# Four-Bit Single-Chip Microcontrollers with 4, 6, and 8 KB of On-Chip ROM ## **Preliminary** #### Overview The LC66354C, LC66356C, and LC66358C are 4-bit CMOS microcontrollers that integrate on a single chip all the functions required in a system controller, including ROM, RAM, I/O ports, a serial interface, comparator inputs, three-value inputs, timers, and interrupt functions. These three microcontrollers are available in a 42-pin package. These products differ from the earlier LC66358A Series and LC66358B Series in the power-supply voltage range, the operating speed, and other points. #### **Features and Functions** - On-chip ROM capacities of 4, 6, and 8 kilobytes, and an on-chip RAM capacity of 512 × 4 bits. - Fully supports the LC66000 Series common instruction set (128 instructions). - I/O ports: 36 pins - 8-bit serial interface: two circuits (can be connected in cascade to form a 16-bit interface) - Instruction cycle time: 0.92 to 10 µs (at 2.5 to 5.5 V) - For the earlier LC66358A Series: 1.96 to 10 μs (at 3.0 to 5.5 V) and 3.92 to 10 μs (at 2.2 to 5.5 V) - For the earlier LC66358B Series: 0.92 to 10 $\mu$ s (at 3.0 to 5.5 V) - Powerful timer functions and prescalers - Time limit timer, event counter, pulse width measurement, and square wave output using a 12-bit timer. - Time limit timer, event counter, PWM output, and square wave output using an 8-bit timer. - Time base function using a 12-bit prescaler. - Powerful interrupt system with 8 interrupt factors and 8 interrupt vector locations. - External interrupts: 3 factors/3 vector locations - Internal interrupts: 5 factors/5 vector locations - Flexible I/O functions Comparator inputs, three-value inputs, 20-mA drive outputs, 15-V high-voltage pins, and pull-up/open-drain options. - Optional runaway detection function (watchdog timer) - 8-bit I/O functions - Power saving functions using halt and hold modes. - Packages: DIP42S, QIP48E (QFP48E) - Evaluation LSIs - LC66599 (evaluation chip) + EVA85/800-TB6630X - LC66E308 (on-chip EPROM microcontroller) used together. ## **Package Dimensions** unit: mm #### 3025B-DIP42S unit: mm #### 3156-QFP48E # **Series Organization** | Type No. | No. of pins | ROM capacity | RAM capacity | Package | | Features | |---------------------------|-------------|--------------------|--------------|-----------------------|----------------------|---------------------------------------------------------| | LC66304A/306A/308A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | | | LC66404A/406A/408A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | Normal versions<br>4.0 to 6.0 V/0.92 µs | | LC66506B/508B/512B/516B | 64 | 6 K/8 K/12 K/16 KB | 512 W | DIP64S | QFP64A | 4.0 t0 6.0 7/0.92 μs | | LC66354A/356A/358A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | | | LC66354S/356S/358S | 42 | 4 K/6 K/8 KB | 512 W | | QFP44M | Low-voltage versions<br>2.2 to 5.5 V/3.92 µs | | LC66556A/558A/562A/566A | 64 | 6 K/8 K/12 K/16 KB | 512 W | DIP64S | QFP64E | 2.2 to 5.5 γ/3.92 μs | | LC66354B/356B/358B | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | | | LC66556B/558B | 64 | 6 K/8 KB | 512 W | DIP64S | QFP64E | Low-voltage high-speed versions 3.0 to 5.5 V/0.92 µs | | LC66562B/566B | 64 | 12 K/16 KB | 512 W | DIP64S | QFP64E | 3.0 to 5.5 γ/0.92 μs | | LC66354C/356C/358C | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | 2.5 to 5.5 V/0.92 µs | | LC662304A/2306A/2308A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S | QFP48E | On-chip DTMF generator versions | | LC662312A/2316A | 42 | 12 K/16 KB | 512 W | DIP42S | QFP48E | 3.0 to 5.5 V/0.95 µs | | LC665304A/665306A/665308A | 48 | 4 K/6 K/8 KB | 512 W | DIP48S | QFP48E | Dual oscillator support | | LC665312A/5316A | 48 | 12 K/16 KB | 512 W | DIP48S | QFP48E | 3.0 to 5.5 V/0.95 µs | | LC66E308 | 42 | EPROM 8 KB | 512 W | DIC42S<br>with window | QFC48<br>with window | | | LC66P308 | 42 | OTPROM 8 KB | 512 W | DIP42S | QFP48E | | | LC66E408 | 42 | EPROM 8 KB | 512 W | DIC42S<br>with window | QFC48<br>with window | Window and OTP evaluation versions 4.5 to 5.5 V/0.92 µs | | LC66P408 | 42 | OTPROM 8 KB | 512 W | DIP42S | QFP48E | 4.5 to 5.5 γ/0.92 μs | | LC66E516 | 64 | EPROM 16 KB | 512 W | DIC64S<br>with window | QFC64<br>with window | | | LC66P516 | 64 | OTPROM 16 KB | 512 W | DIP64S | QFP64E | | | LC66E2316 | 42 | EPROM 16 KB | 512 W | DIC42S<br>with window | QFC48<br>with window | 4.5 to 5.5 \( \text{V/O.05 up} \) | | LC66E5316 | 52/48 | EPROM 16 KB | 512 W | DIC52S<br>with window | QFC48<br>with window | 4.5 to 5.5 V/0.95 μs | | LC66P2316* | 42 | OTPROM 16 KB | 512 W | DIP42S | QFP48E | 4.0 to 5.5 V/0.95 µs | | LC66P5316 | 48 | OTPROM 16 KB | 512 W | DIP48S | QFP48E | 4.0 to 3.3 γ/0.93 μs | Note: \* Under development #### **Pin Assignments** #### QFP48E We recommend the use of reflow-soldering techniques to solder-mount QFP packages. Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a dip-soldering bath (dip-soldering techniques). ## **System Block Diagram** ## Differences between the LC66354C, LC66356C, and LC66358C and the LC6630X Series | Item | LC6630X Series<br>(Including the LC66599 evaluation chip) | LC6635XC Series | |----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | System differences<br>Hardware wait time (number of cycles)<br>when hold mode is cleared | 65536 cycles<br>About 64 ms at 4 MHz (Tcyc = 1 µs) | 16384 cycles<br>About 16 ms at 4 MHz (Tcyc = 1 µs) | | Value of timer 0 after a reset<br>(Including the value after hold mode is<br>cleared) | Set to FF0. | Set to FFC. | | Difference in major features<br>Operating power-supply voltage and<br>operating speed (cycle time) | • LC66304A/306A/308A<br>4.0 to 6.0 V/0.92 to 10 μs<br>• LC66E308/P308<br>4.5 to 5.5 V/0.92 to 10 μs | 2.5 to 5.5 V/0.92 to 10 µs • LC6635XA 2.2 to 5.5 V/3.92 to 10 µs 3.0 to 5.5 V/1.96 to 10 µs • LC6635XB 3.0 to 5.5 V/0.92 to 10 µs | Note: 1. An RC oscillator cannot be used with the LC66354C, LC66356C, and LC66358C. - 2. There are other differences, including differences in output currents and port input voltages. - For details, see the data sheets for the LC66308A, LC66E308, and LC66P308. - 3. Pay close attention to the differences listed here when using the LC66E308 and LC66P308 for evaluation. ## **Pin Function Overview** | Pin | I/O | Overview | Output driver type | Options | State after a reset | |--------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------| | P00<br>P01<br>P02<br>P03 | I/O | I/O ports P00 to P03 Input or output in 4-bit or 1-bit units P00 to P03 support the halt mode control function | Pch: Pull-up MOS type Nch: Intermediate sink current type | Pull-up MOS or Nch OD output Output level on reset | High or low<br>(option) | | P10<br>P11<br>P12<br>P13 | I/O | I/O ports P10 to P13<br>Input or output in 4-bit or 1-bit units | Pch: Pull-up MOS type Nch: Intermediate sink current type | Pull-up MOS or Nch OD output Output level on reset | High or low<br>(option) | | P20/SI0<br>P21/SO0<br>P22/SCK0<br>P23/INT0 | I/O | I/O ports P20 to P23 Input or output in 4-bit or 1-bit units P20 is also used as the serial input SI0 pin. P21 is also used as the serial output SO0 pin. P22 is also used as the serial clock SCK0 pin. P23 is also used as the INT0 interrupt request pin, and also as the timer 0 event counting and pulse width measurement input. | Pch: CMOS type Nch: Intermediate sink current type Nch: +15-V handling when OD option selected | CMOS or Nch OD output | н | | P30/INT1<br>P31/POUT0<br>P32/POUT1 | I/O | I/O ports P30 to P32 Input or output in 3-bit or 1-bit units P30 is also used as the INT1 interrupt request. P31 is also used for the square wave output from timer 0. P32 is also used for the square wave output from timer 1. | Pch: CMOS type Nch: Intermediate sink current type Nch: +15-V handling when OD option selected | CMOS or Nch OD output | н | | P33/HOLD | 1 | Hold mode control input Hold mode is set up by the HOLD instruction when HOLD is low. In hold mode, the CPU is restarted by setting HOLD to the high level. This pin can be used as input port P33 along with P30 to P32. When the P33/HOLD pin is at the low level, the CPU will not be reset by a low level on the RES pin. Therefore, applications must not set P33/HOLD low when power is first applied. | | | | | P40<br>P41<br>P42<br>P43 | I/O | I/O ports P40 to P43 Input or output in 4-bit or 1-bit units Input or output in 8-bit units when used in conjunction with P50 to P53. Can be used for output of 8-bit ROM data when used in conjunction with P50 to P53. | Pch: Pull-up MOS type Nch: Intermediate sink current type Nch: +15-V handling when OD option selected | Pull-up MOS or Nch OD output | н | | P50<br>P51<br>P52<br>P53/INT2 | I/O | I/O ports P50 to P53 Input or output in 4-bit or 1-bit units Input or output in 8-bit units when used in conjunction with P40 to P43. Can be used for output of 8-bit ROM data when used in conjunction with P40 to P43. P53 is also used as the INT2 interrupt request. | Pch: Pull-up MOS type Nch: Intermediate sink current type Nch: +15-V handling when OD option selected | Pull-up MOS or Nch OD output | н | Continued from preceding page. | Pin | I/O | Overview | Output driver type | Options | State after a reset | |----------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------| | P60/SI0<br>P61/SO1<br>P62/SCK1<br>P63/PIN1 | I/O | I/O ports P60 to P63 Input or output in 4-bit or 1-bit units P60 is also used as the serial input SI1 pin. P61 is also used as the serial output SO1 pin. P62 is also used as the serial clock SCK1 pin. P63 is also used for the event count input to timer 1. | Pch: CMOS type Nch: Intermediate sink current type Nch: +15-V handling when OD option selected | CMOS or Nch OD output | Н | | PC2/VREF0<br>PC3/VREF1 | I/O | I/O ports PC2 and PC3 Input or output in 2-bit or 1-bit units PC2 is also used as the VREF0 comparator comparison voltage pin. PC3 is also used as the VREF1 comparator comparison voltage pin. | Pch: CMOS type Nch: Intermediate sink current type | CMOS or Nch OD output | Н | | PD0/CMP0<br>PD1/CMP1<br>PD2/CMP2<br>PD3/CMP3 | I | Dedicated input ports PD0 to PD3 These pins can be switched in software to function as comparator inputs. The comparison voltage for PD0 is provided by VREF0. The comparison voltage for PD1 to PD3 is provided by VREF1. Pins PD0 and PD1 can be set to the comparator function individually, but pins PD2 and PD3 are set together. | | | Normal input | | PE0/TRA<br>PE1/TRB | ı | Dedicated input ports These pins can be switched in software to function as three-value inputs. | | | Normal input | | OSC1<br>OSC2 | I<br>0 | System clock oscillator connections When an external clock is used, leave OSC2 open and connect the clock signal to OSC1. | | Use of either a ceramic oscillator or an external clock can be selected. | | | RES | ı | System reset input When the P33/HOLD pin is at the high level, a low level input to the RES pin will initialize the CPU. | | | | | TEST | I | CPU test pin This pin must be connected to V <sub>SS</sub> during normal operation. | | | | | V <sub>DD</sub><br>V <sub>SS</sub> | | Power supply pins | | | | Note: Pull-up MOS type: The output circuit includes a MOS transistor that pulls the pin up to V<sub>DD</sub>. CMOS output: Complementary output. OD output: Open-drain output. ## **User Options** 1. Port 0 and 1 output level at reset option The output levels at reset for I/O ports 0 and 1, in independent 4-bit groups, can be selected from the following two options. | Option | Conditions and notes | | | |------------------------|--------------------------------------------------|--|--| | Output high at reset | The four bits of ports 0 or 1 are set in a group | | | | 2. Output low at reset | The four bits of ports 0 or 1 are set in a group | | | ## 2. Oscillator circuit options | Option | Circuit | Conditions and notes | |-----------------------|----------------------------------------------|---------------------------------------| | 1. External clock | OSC1 DOSC1 | The input has Schmitt characteristics | | 2. Ceramic oscillator | C1 OSC1 Ceramic oscillator C2 OSC2 C2 OSC2 | | Note: There is no RC oscillator option. 3. Watchdog timer option A runaway detection function (watchdog timer) can be selected as an option. - 4. Port output type options - The output type of each bit (pin) in ports P0, P1, P2, P3 (except for the P33/HOLD pin), P4, P5, P6, and PC can be selected individually from the following two options. | Option | Circuit | Conditions and notes | |---------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Open-drain output | Output data DSB | The port P2, P3, P5, and P6 inputs have Schmitt characteristics. | | Output with built-in pull-up resistor | Output data DSB | The port P2, P3, P5, and P6 inputs have Schmitt characteristics. The CMOS outputs (ports P2, P3, P6, and PC) and the pull-up MOS outputs (P0, P1, P4, and P5) are distinguished by the drive capacity of the p-channel transistor. | • The port PD comparator input and the port PE three-value input are selected in software. # **Specifications** ## Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0$ V | Parameter | Symbol | Conditions | Ratings | Unit | Note | | |------------------------------|---------------------|---------------------------------------------------------------------------------|-----------------|-------------------------------|------|---| | Maximum supply voltage | V <sub>DD</sub> max | V <sub>DD</sub> | | -0.3 to +7.0 | V | | | Input voltage | V <sub>IN</sub> 1 | P2, P3 (except for the P33/HOI and P6 | D pin), P4, P5, | -0.3 to +15.0 | V | 1 | | | V <sub>IN</sub> 2 | All other inputs | | -0.3 to V <sub>DD</sub> + 0.3 | V | 2 | | Output voltage | V <sub>OUT</sub> 1 | P2, P3 (except for the P33/HOI and P6 | D pin), P4, P5, | -0.3 to +15.0 | V | 1 | | | V <sub>OUT</sub> 2 | All other inputs | | $-0.3$ to $V_{DD} + 0.3$ | V | 2 | | | I <sub>ON</sub> | P0, P1, P2, P3 (except for the P33/ <del>HOLD</del> pin),<br>P4, P5, P6, and PC | | 20 | mA | 3 | | Output current per pin | -l <sub>OP</sub> 1 | P0, P1, P4, P5 | | 2 | mA | 4 | | | -I <sub>OP</sub> 2 | P2, P3 (except for the P33/HOLD pin), P6, and PC | | 4 | mA | 4 | | | Σ I <sub>ON</sub> 1 | P0, P1, P2, P3 (except for the P33/ <del>HOLD</del> pin),<br>P40, and P41 | | 75 | mA | 3 | | Total sis sussess | ΣI <sub>ON</sub> 2 | P5, P6, P42, P43, PC | | 75 | mA | 3 | | Total pin current | Σ I <sub>OP</sub> 1 | P0, P1, P2, P3 (except for the P33/HOLD pin),<br>P40, and P41 | | 25 | mA | 4 | | | Σ I <sub>OP</sub> 2 | P5, P6, P42, P43, PC | | 25 | mA | 4 | | Alleweble and disciplination | Dd | T- 0047090 | DIP42S | 600 | mW | | | Allowable power dissipation | Pd max | $Ta = -30 \text{ to } +70^{\circ}\text{C}$ | QFP48E | 430 | mW | 5 | | Operating temperature | Topr | | | -30 to +70 | °C | | | Storage temperature | Tstg | | -55 to +125 | °C | | | Note: 1. Applies to pins with open-drain output specifications. For pins with other than open-drain output specifications, the ratings in the pin column for that - 2. For the oscillator input and output pins, levels up to the free-running oscillation level are allowed. - 3. Sink current - Source current (Applies to pins with pull-up output and CMOS output specifications.) We recommend the use of reflow soldering techniques to solder mount QFP packages. Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a dip-soldering bath (dip-soldering techniques). ## Allowable Operating Ranges at Ta = -30 to $+70^{\circ}$ C, $V_{SS} = 0$ V, $V_{DD} = 2.5$ to 5.5 V, unless otherwise specified. | Parameter | Symbol | Conditions | min | typ | max | Unit | Note | |----------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|-------------|------| | Operating supply voltage | V <sub>DD</sub> | V <sub>DD</sub> : 0.92 Tcyc 10 μs | 2.5 | | 5.5 | V | | | Memory retention supply voltage | V <sub>DD</sub> H | V <sub>DD</sub> : During hold mode | 1.8 | | 5.5 | V | | | | V <sub>IH</sub> 1 | P2, P3 (except for the P33/HOLD pin), P4, P5, and P6: N-channel output transistor off | 0.8 V <sub>DD</sub> | | +13.5 | V | 1 | | Input high-level voltage | V <sub>IH</sub> 2 | P33/HOLD, RES, OSC1: N-channel output transistor off | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | 2 | | , | V <sub>IH</sub> 3 | P0, P1, PC, PD, PE:<br>N-channel output transistor off | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | 3 | | | V <sub>IH</sub> 4 | PE: With 3-value input used, V <sub>DD</sub> = 3.0 to 5.5 V | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | Mid-level input voltage | V <sub>IM</sub> | PE: With 3-value input used, V <sub>DD</sub> = 3.0 to 5.5 V | 0.4 V <sub>DD</sub> | | 0.6 V <sub>DD</sub> | V | | | Common-mode input | V <sub>CMM</sub> 1 | PD0, PC2: When the comparator input is used, V <sub>DD</sub> = 3.0 to 5.5 V | 1.5 | | V <sub>DD</sub> | V | | | voltage range | V <sub>CMM</sub> 2 | PD1, PD2, PD3, PC3: When the comparator input is used, V <sub>DD</sub> = 3.0 to 5.5 V | V <sub>SS</sub> | | V <sub>DD</sub> – 1.5 | V | | | | V <sub>IL</sub> 1 | P2, P3 (except for the P33/HOLD pin), P5, P6, RES, and OSC1: N-channel output transistor off | | | 0.2 V <sub>DD</sub> | V | 2 | | Input low-level voltage | V <sub>IL</sub> 2 | P33/ <del>HOLD</del> : V <sub>DD</sub> = 1.8 to 5.5 V | | | 0.2 V <sub>DD</sub> | V | | | input low-level voltage | V <sub>IL</sub> 3 | P0, P1, P4, PC, PD, PE, TEST:<br>N-channel output transistor off | V <sub>SS</sub> | | 0.2 V <sub>DD</sub> | V | 3 | | | V <sub>IL</sub> 4 | PE: With 3-value input used, V <sub>DD</sub> = 3.0 to 5.5 V | V <sub>SS</sub> | | 0.2 V <sub>DD</sub> | V | | | Operating frequency (instruction cycle time) | fop<br>(Tcyc) | | 0.4<br>(10) | | 4.35<br>(0.92) | MHz<br>(µs) | | | [External clock input conditions] | • | | | | | | • | | Frequency | f <sub>ext</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | 0.4 | | 4.35 | MHz | | | Pulse width | t <sub>extH</sub> , t <sub>extL</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | 100 | | | ns | | | Rise and fall times | t <sub>extR</sub> , t <sub>extF</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | | | 30 | ns | | Note: 1. Applies to pins with open-drain specifications. However, V<sub>IH</sub>2 applies to the P33/HOLD pin. When ports P2, P3, and P6 have CMOS output specifications they cannot be used as input pins. <sup>2.</sup> Applies to pins with open-drain specifications. <sup>3.</sup> When RE is used as a three-value input, V<sub>IH</sub>4, V<sub>IM</sub>, and V<sub>IL</sub>4 apply. When the ports PC pins have CMOS output specifications they cannot be used as input pins. # Electrical Characteristics at Ta = -30 to +70 $^{\circ}C,\,V_{SS}$ = 0 V, $V_{DD}$ = 2.5 to 5.5 V unless otherwise specified. | Parameter | | Symbol | Conditions | min | typ | max | Unit | Note | |------------------------------|--------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|---------------------|------|------| | | | I <sub>IH</sub> 1 | P2, P3 (except for the P33/HOLD pin),<br>P4, P5, and P6: V <sub>IN</sub> = 13.5 V, with the output<br>Nch transistor off | | | 5.0 | μΑ | 1 | | Input high-level current | | I <sub>IH</sub> 2 | P0, P1, PC, OSC1, RES, P33/HOLD:<br>V <sub>IN</sub> = V <sub>DD</sub> , with the output Nch transistor off | | | 1.0 | μA | 1 | | | | I <sub>IH</sub> 3 | PD, PE, PC2, PC3: V <sub>IN</sub> = V <sub>DD</sub> , with the output Nch transistor off | | | 1.0 | μA | 1 | | Input love lovel overent | | I <sub>IL</sub> 1 | Input ports other than PD, PE, PC2, and PC3: V <sub>IN</sub> = V <sub>SS</sub> , with the output Nch transistor off | -1.0 | | | μA | 2 | | Input low-level current | | I <sub>IL</sub> 2 | PC2, PC3, PD, PE: V <sub>IN</sub> = V <sub>SS</sub> , with the output Nch transistor off | -1.0 | | | μA | 2 | | | | \/ 1 | P2, P3 (except for the P33/\overline{HOLD} pin),<br>P6, and PC: I <sub>OH</sub> = -1 mA | V <sub>DD</sub> – 1.0 | | | V | 3 | | Output high-level voltage | | V <sub>OH</sub> 1 | P2, P3 (except for the P33/HOLD pin),<br>P6, and PC: I <sub>OH</sub> = -0.1 mA | V <sub>DD</sub> – 0.5 | | | V | 3 | | | | ٧, ٥ | P0, P1, P4, P5: I <sub>OH</sub> = -50 μA | V <sub>DD</sub> – 1.0 | | | | 4 | | | | V <sub>OH</sub> 2 | P0, P1, P4, P5: I <sub>OH</sub> = -30 μA | V <sub>DD</sub> – 0.5 | | | V | 4 | | Output pull-up current | | I <sub>PO</sub> | P0, P1, P4, P5: V <sub>IN</sub> = V <sub>SS</sub> , V <sub>DD</sub> = 5.5 V | -1.6 | | | mA | 4 | | | | V <sub>OL</sub> 1 | P0, P1, P2, P3, P4, P5, P6, and PC (except for the P33/HOLD pin): I <sub>OL</sub> = 1.6 mA | | | 0.4 | V | 5 | | Output low-level voltage | | V <sub>OL</sub> 2 | P0, P1, P2, P3, P4, P5, P6, and PC (except for the P33/HOLD pin): I <sub>OL</sub> = 8 mA | | | 1.5 | ٧ | | | 0 " | | I <sub>OFF</sub> 1 | P2, P3, P4, P5, P6: V <sub>IN</sub> = 13.5 V | | | 5.0 | μA | 5 | | Output off leakage current | | I <sub>OFF</sub> 2 | P0, P1, PC: V <sub>IN</sub> = V <sub>DD</sub> | | | 1.0 | μA | 5 | | Comparator offset voltage | | V <sub>OFF</sub> 1 | PD1 to PD3: $V_{IN} = V_{SS}$ to $V_{DD} - 1.5 \text{ V}$ , $V_{DD} = 3.0$ to 5.5 V | | ±50 | ±300 | mV | | | | | V <sub>OFF</sub> 2 | PD0: V <sub>IN</sub> = 1.5 to V <sub>DD</sub> , V <sub>DD</sub> = 3.0 to 5.5 V | | ±50 | ±300 | mV | | | [Schmitt characteristics] | | | | | | • | | | | Hysteresis voltage | | V <sub>HIS</sub> | | | 0.1 V <sub>DD</sub> | | | | | High-level threshold volta | ge | Vt H | P2, P3, P5, P6, OSC1 (EXT), RES | 0.5 V <sub>DD</sub> | | 0.8 V <sub>DD</sub> | V | | | Low-level threshold voltage | je | Vt L | | 0.2 V <sub>DD</sub> | | 0.5 V <sub>DD</sub> | V | | | [Ceramic oscillator] | | | | | | • | | | | Oscillator frequency | | f <sub>CF</sub> | OSC1, OSC2: Figure 2, 4 MHz | | 4.0 | | MHz | | | Oscillator stabilization tim | е | f <sub>CFS</sub> | Figure 3, 4 MHz | | | 10 | ms | | | [Serial clock] | | | | | | | | | | Ovele time | Input | | | 0.9 | | | μs | | | Cycle time | Output | t <sub>CKCY</sub> | | 2.0 | | | Тсус | | | Low-level and high-level | Input | t <sub>CKL</sub> | SCK0, SCK1: With the timing of Figure 4 and the test load of Figure 5. | 0.4 | | | μs | | | pulse widths | Output | t <sub>CKH</sub> | the test load of Figure 5. | 1.0 | | | Тсус | | | Rise an fall times | Output | t <sub>CKR</sub> , t <sub>CKF</sub> | | | | 0.1 | μs | | | [Serial input] | | | | ' | | | | | | Data setup time | | t <sub>ICK</sub> | SI0, SI1: With the timing of Figure 4. Stipulated with respect to the rising edge (↑) of | 0.3 | | | μs | | | Data hold time | | t <sub>CKI</sub> | SCK0 or SCK1. | 0.3 | | | μs | | | [Serial output] | | | | ' | | | | | | Output delay time | | t <sub>CKO</sub> | SO0, SO1: With the timing of Figure 4 and the test load of Figure 5. Stipulated with respect to the falling edge (↓) of SCK0 or SCK1. | | | 0.3 | | | | | | | 1 0 0 ( ) = = = = = | | | l | | 1 | #### Continued from preceding page. | Parameter | Symbol | Conditions | min | typ | max | Unit | Note | |----------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|------| | [Pulse conditions] | | | | | | | • | | INT0 high and low-level | t <sub>IOH</sub> , t <sub>IOL</sub> | INT0: Figure 6, conditions under which the INT0 interrupt can be accepted, conditions under which the timer 0 event counter or pulse width measurement input can be accepted | 2 | | | Тсус | | | High and low-level pulse widths for interrupt inputs other than INT0 | $t_{IIH}$ , $t_{IIL}$ | INT1, INT2: Figure 6, conditions under which the corresponding interrupt can be accepted | 2 | | | Тсус | | | PIN1 high and low-level pulse widths | t <sub>PINH</sub> , t <sub>PINL</sub> | PIN1: Figure 6, conditions under which the timer 1 event counter input can be accepted | 2 | | | Тсус | | | RES high and low-level pulse widths | t <sub>RSH</sub> , t <sub>RSL</sub> | RES: Figure 6, conditions under which reset can be applied. | 3 | | | Тсус | | | | | | | | | | • | | Comparator response speed | T <sub>RS</sub> | PD: Figure 7, V <sub>DD</sub> = 3.0 to 5.5 V | | | 20 | ms | | | Operating current drain | | V <sub>DD</sub> : 4-MHz ceramic oscillator | | 3.0 | 5.0 | mA | - 6 | | Operating current drain | I <sub>DD</sub> OP | V <sub>DD</sub> : 4-MHz external clock | | 3.0 | 5.0 | mA | ] " | | Halt mode current drain | | V <sub>DD</sub> : 4-MHz ceramic oscillator | | 1.0 | 2.0 | mA | | | | IDDHALT | V <sub>DD</sub> : 4-MHz external clock | | 1.0 | 2.0 | mA | | | Hold mode current drain | I <sub>DDHOLD</sub> | V <sub>DD</sub> : V <sub>DD</sub> = 1.8 to 5.5 V | | 0.01 | 10 | μA | | Note: 1. With the output Nch transistor off in shared I/O ports with the open-drain output specifications. These pins cannot be used as input pins if the CMOS output specifications are selected. - 2. With the output Nch transistor off in shared I/O ports with the open-drain output specifications. The rating for the pull-up output specification pins is stipulated in terms of the output pull-up current IPO. These pins cannot be used as input pins if the CMOS output specifications are selected. - 3. With the output Nch transistor off for CMOS output specification pins. - 4. With the output Nch transistor off for pull-up output specification pins. - 5. With the output Nch transistor off for open-drain output specification pins. - 6. Reset state Figure 1 External Clock Input Waveform Figure 2 Ceramic Oscillator Circuit Figure 3 Oscillator Stabilization Period **Table 1 Guaranteed Ceramic Oscillator Constants** | 4 MHz | C1 = 33 pF ± 10% | 4 MHz | C1 = 33 pF ± 10% | |-------------------------|------------------|----------|------------------| | (Murata Mfg. Co., Ltd.) | C2 = 33 pF ± 10% | ( ) , | C2 = 33 pF ± 10% | | CSA4.00MG | Rd = 0 | KBR4.0MS | Rd = 0 | Figure 4 Serial I/O Timing Figure 5 Timing Load Figure 6 Input Timing for the INT0, $\overline{INT1}$ , $\overline{INT2}$ , PIN1, and $\overline{RES}$ pins Figure 7 Comparator Response Speed Trs Timing #### LC66XXX Series Instruction Table (by function) Abbreviations: AC: Accumulator E: E register CF: Carry flag ZF: Zero flag HL: Data pointer DPH, DPL XY: Data pointer DPX, DPY M: Data memory M (HL): Data memory pointed to by the DPH, DPL data pointer M (XY): Data memory pointed to by the DPX, DPY auxiliary data pointer M2 (HL): Two words of data memory (starting on an even address) pointed to by the DPH, DPL data pointer SP: Stack pointer M2 (SP): Two words of data memory pointed to by the stack pointer M4 (SP): Four words of data memory pointed to by the stack pointer in: n bits of immediate data t2: Bit specification | t2 | 11 | 10 | 01 | 00 | |-----|----|----|----|----| | Bit | 23 | 22 | 21 | 20 | PCh: Bits 8 to 11 in the PC PCm: Bits 4 to 7 in the PC PCl: Bits 0 to 3 in the PC Fn: User flag, n = 0 to 15 TIMER0: Timer 0 TIMER1: Timer 1 SIO: Serial register P: Port P (i4): Port indicated by 4 bits of immediate data INT: Interrupt enable flag ( ), [ ]: Indicates the contents of a location ←: Transfer direction, result ∀: Exclusive or ∧: Logical and ∨: Logical or +: Addition -: Subtraction —: Taking the one's complement | | | Instructi | on code | er of | er of | 0 " | B: | Affected | N. c | |-------------|----------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------| | | Mnemonic | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Number of bytes | Number of cycles | Operation | Description | status<br>bits | Note | | [Accumula | ator manipulation instru | ictions] | | | | | | | | | CLA | Clear AC | 1 0 0 0 | 0 0 0 0 | 1 | 1 | AC ← 0<br>(Equivalent to LAI 0.) | Clear AC to 0. | ZF | Has a vertical skip function. | | DAA | Decimal adjust AC in addition | 1 1 0 0<br>0 0 1 0 | 1 1 1 1 0 | 2 | 2 | AC ← (AC) + 6<br>(Equivalent to ADI 6.) | Add six to AC. | ZF | | | DAS | Decimal adjust AC in subtraction | 1 1 0 0<br>0 0 1 0 | 1 1 1 1 1 1 1 0 1 0 | 2 | 2 | AC ← (AC) + 10<br>(Equivalent to<br>ADI 0AH.) | Add 10 to AC. | ZF | | | CLC | Clear CF | 0 0 0 1 | 1 1 1 0 | 1 | 1 | CF ← 0 | Clear CF to 0. | CF | | | STC | Set CF | 0 0 0 1 | 1 1 1 1 | 1 | 1 | CF ← 1 | Set CF to 1. | CF | | | CMA | Complement AC | 0 0 0 1 | 1 0 0 0 | 1 | 1 | $AC \leftarrow \overline{(AC)}$ | Take the one's complement of AC. | ZF | | | IA | Increment AC | 0 0 0 1 | 0 1 0 0 | 1 | 1 | AC ← (AC) + 1 | Increment AC. | ZF, CF | | | DA | Decrement AC | 0 0 1 0 | 0 1 0 0 | 1 | 1 | AC ← (AC) – 1 | Decrement AC. | ZF, CF | | | RAR | Rotate AC right through CF | 0 0 0 1 | 0 0 0 0 | 1 | 1 | $\begin{array}{l} AC_3 \leftarrow (CF), \\ ACn \leftarrow (ACn + 1), \\ CF \leftarrow (AC_0) \end{array}$ | Shift AC (including CF) right. | CF | | | RAL | Rotate AC left<br>through CF | 0 0 0 0 | 0 0 0 1 | 1 | 1 | $\begin{array}{c} AC_0 \leftarrow (CF), \\ ACn + 1 \leftarrow (ACn), \\ CF \leftarrow (AC_3) \end{array}$ | Shift AC (including CF) left. | CF, ZF | | | TAE | Transfer AC to E | 0 1 0 0 | 0 1 0 1 | 1 | 1 | E ← (AC) | Transfer the contents of AC to E. | | | | TEA | Transfer E to AC | 0 1 0 0 | 0 1 1 0 | 1 | 1 | AC ← (E) | Transfer the contents of E to AC. | ZF | | | XAE | Exchange AC with E | 0 1 0 0 | 0 1 0 0 | 1 | 1 | $(AC) \leftrightarrow (E)$ | Exchange the contents of AC and E. | | | | [Memory i | manipulation instruction | ns] | | | _ | | | | | | IM | Increment M | 0 0 0 1 | 0 0 1 0 | 1 | 1 | M (HL) ←<br>[M (HL)] + 1 | Increment M (HL). | ZF, CF | | | DM | Decrement M | 0 0 1 0 | 0 0 1 0 | 1 | 1 | M (HL) ←<br>[M (HL)] – 1 | Decrement M (HL). | ZF, CF | | | IMDR i8 | Increment M direct | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | M (i8) ← [M (i8)] + 1 | Increment M (i8). | ZF, CF | | | DMDR i8 | Decrement M direct | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 1 1 1 I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | M (i8) ← [M (i8)] – 1 | Decrement M (i8). | ZF, CF | | | SMB t2 | Set M data bit | 0 0 0 0 | 1 1 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | [M (HL), t2] ← 1 | Set the bit in M (HL) specified by t0 and t1 to 1. | | | | RMB t2 | Reset M data bit | 0 0 1 0 | 1 1 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | [M (HL), t2] ← 0 | Clear the bit in M (HL) specified by t0 and t1 to 0. | ZF | | | [Arithmetic | c, logic and comparisor | n instructions] | | | | | | | | | AD | Add M to AC | 0 0 0 0 | 0 1 1 0 | 1 | 1 | AC ← (AC) +<br>[M (HL)] | Add the contents of AC and M (HL) as two's complement values and store the result in AC. | ZF, CF | | | ADDR i8 | Add M direct to AC | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 1 0 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | AC ← (AC) + [M (i8)] | Add the contents of AC and M (i8) as two's complement values and store the result in AC. | ZF, CF | | | ADC | Add M to AC with CF | 0 0 0 0 | 0 0 1 0 | 1 | 1 | AC ← (AC) +<br>[M (HL)] + (CF) | Add the contents of AC,<br>M (HL) and C as two's<br>complement values and<br>store the result in AC. | ZF, CF | | | ADI i4 | Add immediate data to AC | 1 1 0 0 0 0 0 1 0 | 1 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $AC \leftarrow (AC) + I_3, I_2, I_1, I_0$ | Add the contents of AC and the immediate data as two's complement values and store the result in AC. | ZF | | | SUBC | Subtract AC from M with CF | 0 0 0 1 | 0 1 1 1 | 1 | 1 | AC ← [M (HL)] − (AC) − (CF) | Subtract the contents of AC and $\overline{CF}$ from M (HL) as two's complement values and store the result in AC. | ZF, CF | CF will be zero if<br>there was a<br>borrow and one<br>otherwise. | | ANDA | And M with AC then store AC | 0 0 0 0 | 0 1 1 1 | 1 | 1 | AC ← (AC) ∧<br>[M (HL)] | Take the logical and of AC and M (HL) and store the result in AC. | ZF | | | ORA | Or M with AC then store AC | 0 0 0 0 | 0 1 0 1 | 1 | 1 | $\begin{array}{c} AC \leftarrow (AC) \ \lor \\ [M \ (HL)] \end{array}$ | Take the logical or of AC and M (HL) and store the result in AC. | ZF | | Continued from preceding page. | | Mnemonic | Instructi | on code | Number of bytes | s of | Operation | Description | Affected status | Note | |------------|---------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------|------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------| | | | | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Numb<br>bytes | Numb | Operation | Description | bits | Note | | [Arithmeti | c, logic and comparisor | n instructions] | • | | • | | | • | | | EXL | Exclusive or M with AC then store AC | 0 0 0 1 | 0 1 0 1 | 1 | 1 | $\begin{array}{c} AC \leftarrow (AC) \ \forall \\ [M \ (HL)] \end{array}$ | Take the logical exclusive or of AC and M (HL) and store the result in AC. | ZF | | | ANDM | And M with AC then store M | 0 0 0 0 | 0 0 1 1 | 1 | 1 | M (HL) ← (AC) ∧<br>[M (HL)] | Take the logical and of AC and M (HL) and store the result in M (HL). | ZF | | | ORM | Or M with AC then store M | 0 0 0 0 | 0 1 0 0 | 1 | 1 | M (HL) ← (AC) ∨<br>[M (HL)] | Take the logical or of AC and M (HL) and store the result in M (HL). | ZF | | | | | | | | | | Compare the contents of AC and M (HL) and set or clear CF and ZF according to the result. Magnitude | | | | СМ | Compare AC with M | 0 0 0 1 | 0 1 1 0 | 1 | 1 | [M (HL)] + (AC) + 1 | comparison CF ZF [M (HL)] > (AC) 0 0 [M (HL)] = (AC) 1 1 | ZF, CF | | | | | | | | | | [M (HL)] < (AC) 1 0 | | | | CI i4 | Compare AC with immediate data | 1 1 0 0 1 0 | 1 1 1 1 1 1 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 | I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> + (AC) + 1 | Compare the contents of AC and the immediate data $l_3 \ l_2 \ l_1 \ l_0$ and set or clear CF and ZF according to the result. Magnitude comparison | ZF, CF | | | CLI i4 | Compare DP <sub>L</sub> with immediate data | 1 1 0 0 1 1 | 1 1 1 1<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | $ZF \leftarrow 1$<br>if $(DP_L) = I_3 I_2 I_1 I_0$<br>$ZF \leftarrow 0$<br>if $(DP_L) = I_3 I_2 I_1 I_0$ | Compare the contents of DP <sub>L</sub> with the immediate data. Set ZF if identical and clear ZF if not. | ZF | | | CMB t2 | Compare AC bit with M data bit | 1 1 0 0 1 1 0 1 | 1 1 1 1<br>0 0 t <sub>1</sub> t <sub>0</sub> | 2 | 2 | $ZF \leftarrow 1$<br>if (AC, t2) = [M (HL),<br>t2]<br>$ZF \leftarrow 0$<br>if (AC, t2) [M (HL),<br>t2] | Compare the corresponding bits specified by t0 and t1 in AC and M (HL). Set ZF if identical and clear ZF if not. | ZF | | | [Load and | store instructions] | | | | | | | | | | LAE | Load AC and E from<br>M2 (HL) | 0 1 0 1 | 1 1 0 0 | 1 | 1 | AC ← M (HL),<br>E ← M (HL + 1) | Load the contents of M2 (HL) into AC, E. | | | | LAI i4 | Load AC with immediate data | 1 0 0 0 | l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 1 | 1 | $AC \leftarrow I_3 I_2 I_1 I_0$ | Load the immediate data into AC. | ZF | Has a vertical skip function | | LADR i8 | Load AC from M direct | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 0 1<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | AC ← [M (i8)] | Load the contents of M (i8) into AC. | ZF | | | S | Store AC to M | 0 1 0 0 | 0 1 1 1 | 1 | 1 | M (HL) ← (AC) | Store the contents of AC into M (HL). | | | | SAE | Store AC and E to<br>M2 (HL) | 0 1 0 1 | 1 1 1 0 | 1 | 1 | M (HL) ← (AC)<br>M (HL + 1) ← (E) | Store the contents of AC, E into M2 (HL). | | | | LA reg | Load AC from<br>M (reg) | 0 1 0 0 | 1 0 t <sub>0</sub> 0 | 1 | 1 | AC ← [M (reg)] | Load the contents of M (reg) into AC. The reg is either HL or XY depending on t <sub>0</sub> . reg T <sub>0</sub> HL 0 XY 1 | ZF | | Continued from preceding page. | | | Instructi | on code | Number of bytes | er of | 0 " | B | Affected | N . | |------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------| | | Mnemonic | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Numb<br>bytes | Numb<br>cycles | Operation | Description | status<br>bits | Note | | [Load and | store instructions] | | | | | | | | | | LA reg, I | Load AC from M (reg)<br>then increment reg | 0 1 0 0 | 1 0 t <sub>0</sub> 1 | 1 | 2 | $\begin{aligned} & AC \leftarrow [M \text{ (reg)}] \\ & DP_L \leftarrow (DP_L) + 1 \\ & \text{or } DP_Y \leftarrow (DP_Y) + 1 \end{aligned}$ | Load the contents of M (reg) into AC. (The reg is either HL or XY.) Then increment the contents of either DP <sub>L</sub> or DP <sub>Y</sub> . The relationship between t <sub>0</sub> and reg is the same as that for the LA reg instruction. | ZF | ZF is set according to the result of incrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | LA reg, D | Load AC from M (reg)<br>then decrement reg | 0 1 0 1 | 1 0 t <sub>0</sub> 1 | 1 | 2 | $\label{eq:acceptance} \begin{split} AC &\leftarrow [M \ (reg)] \\ DP_L &\leftarrow (DP_L) - 1 \\ or \ DP_Y &\leftarrow (DP_Y) - 1 \end{split}$ | Load the contents of M (reg) into AC. (The reg is either HL or XY.) Then decrement the contents of either DP <sub>L</sub> or DP <sub>Y</sub> . The relationship between t <sub>0</sub> and reg is the same as that for the LA reg instruction. | ZF | ZF is set according to the result of decrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XA reg | Exchange AC with M (reg) | 0 1 0 0 | 1 1 t <sub>0</sub> 0 | 1 | 1 | $(AC) \leftrightarrow [M (reg)]$ | Exchange the contents of M (reg) and AC. The reg is either HL or XY depending on t <sub>0</sub> . Teg T <sub>0</sub> HL 0 XY 1 | | | | XA reg, I | Exchange AC with M (reg) then increment reg | 0 1 0 0 | 1 1 t <sub>0</sub> 1 | 1 | 2 | $ \begin{aligned} &(AC) \leftrightarrow [M \; (reg)] \\ &DP_{L} \leftarrow (DP_{L}) + 1 \\ ∨ \; DP_{Y} \leftarrow (DP_{Y}) + 1 \end{aligned} $ | Exchange the contents of M (reg) and AC. (The reg is either HL or XY.) Then increment the contents of either DP $_{\rm L}$ or DP $_{\rm Y}$ . The relationship between $t_0$ and reg is the same as that for the XA reg instruction. | ZF | ZF is set according to the result of incrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XA reg, D | Exchange AC with M (reg) then decrement reg | 0 1 0 1 | 1 1 t <sub>0</sub> 1 | 1 | 2 | $(AC) \leftrightarrow [M \text{ (reg)}]$ $DP_L \leftarrow (DP_L) - 1$ or $DP_Y \leftarrow (DP_Y) - 1$ | Exchange the contents of M (reg) and AC. (The reg is either HL or XY.) Then decrement the contents of either DP $_{\rm L}$ or DP $_{\rm Y}$ . The relationship between $t_0$ and reg is the same as that for the XA reg instruction. | ZF | ZF is set according to the result of decrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XADR i8 | Exchange AC with M direct | | 1 0 0 0<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $(AC) \leftrightarrow [M (i8)]$ | Exchange the contents of AC and M (i8). | | | | LEAI i8 | Load E & AC with immediate data | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 1 | 2 | 2 | $E \leftarrow I_7 I_6 I_5 I_4$<br>$AC \leftarrow I_3 I_2 I_1 I_0$ | Load the immediate data i8 into E, AC. | | | | RTBL | Read table data from program ROM | 0 1 0 1 | 1 0 1 0 | 1 | 2 | E, AC ← [ROM (PCh, E, AC)] | Load into E, AC the ROM data at the location determined by replacing the lower 8 bits of the PC with E, AC. | | | | RTBLP | Read table data from<br>program ROM then<br>output to P4, 5 | 0 1 0 1 | 1 0 0 0 | 1 | 2 | Port 4, 5 ←<br>[ROM (PCh, E, AC)] | Output from ports 4 and 5 the ROM data at the location determined by replacing the lower 8 bits of the PC with E, AC. | | | | [Data poin | nter manipulation instru | ctions] | | | | | | | | | LDZ i4 | Load DP <sub>H</sub> with zero<br>and DP <sub>L</sub> with<br>immediate data<br>respectively | 0 1 1 0 | l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 1 | 1 | $\begin{array}{c} DP_H \leftarrow 0 \\ DPL \leftarrow I_3 I_2 I_1 I_0 \end{array}$ | Load zero into DP <sub>H</sub> and the immediate data i4 into DP <sub>L</sub> . | | | | LHI i4 | Load DP <sub>H</sub> with immediate data | 1 1 0 0<br>0 0 0 0 | 1 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $DP_H \leftarrow I_3 \; I_2 \; I_1 \; I_0$ | Load the immediate data i4 into DP <sub>H</sub> . | | | | LLI i4 | Load DP <sub>L</sub> with immediate data | 1 1 0 0 0 0 1 | 1 1 1 1<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | $DP_L \leftarrow I_3 \; I_2 \; I_1 \; I_0$ | Load the immediate data i4 into DP <sub>L</sub> . | | | | LHLI i8 | Load DP <sub>H</sub> , DP <sub>L</sub> with immediate data | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | | 2 | 2 | $\begin{array}{c} DP_H \leftarrow I_7 I_6 I_5 I_4 \\ DP_L \leftarrow I_3 I_2 I_1 I_0 \end{array}$ | Load the immediate data into DL <sub>H</sub> , DP <sub>L</sub> . | | | | LXYI i8 | Load DP <sub>X</sub> , DP <sub>Y</sub> with immediate data | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 0 0<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | $\begin{array}{c} DP_X \leftarrow I_7 \; I_6 \; I_5 \; I_4 \\ DP_Y \leftarrow I_3 \; I_2 \; I_1 \; I_0 \end{array}$ | Load the immediate data into DL <sub>X</sub> , DP <sub>Y</sub> . | | | Continued from preceding page. | | Mnemonic | Instruction | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | lumber of ytes | Number of cycles | Operation | Description | Affected status bits | Note | |-------------|------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------| | [Data poi | nter manipulation instru | | | <u>هٔ</u> ک | Zδ | | | | | | IL | Increment DP <sub>L</sub> | 0 0 0 1 | 0 0 0 1 | 1 | 1 | $DP_L \leftarrow (DP_L) + 1$ | Increment the contents of DP <sub>L</sub> . | ZF | | | DL | Decrement DP <sub>L</sub> | 0 0 1 0 | 0 0 0 1 | 1 | 1 | $DP_L \leftarrow (DP_L) - 1$ | Decrement the contents of DP <sub>L</sub> . | ZF | | | IY | Increment DP <sub>Y</sub> | 0 0 0 1 | 0 0 1 1 | 1 | 1 | $DP_Y \leftarrow (DP_Y) + 1$ | Increment the contents of DP <sub>Y</sub> . | ZF | | | DY | Decrement DP <sub>Y</sub> | 0 0 1 0 | 0 0 1 1 | 1 | 1 | $DP_Y \leftarrow (DP_Y) - 1$ | Decrement the contents of DP <sub>Y</sub> . | ZF | | | TAH | Transfer AC to DP <sub>H</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1<br>0 0 0 0 | 2 | 2 | DP <sub>H</sub> ← (AC) | Transfer the contents of AC to DP <sub>H</sub> . | | | | THA | Transfer DP <sub>H</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1 0 0 0 | 2 | 2 | $AC \leftarrow (DP_H)$ | Transfer the contents of DP <sub>H</sub> to AC. | ZF | | | XAH | Exchange AC with DP <sub>H</sub> | 0 1 0 0 | 0 0 0 0 | 1 | 1 | $(AC) \leftrightarrow (DP_H)$ | Exchange the contents of AC and DP <sub>H</sub> . | | | | TAL | Transfer AC to DP <sub>L</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1 0 0 0 1 | 2 | 2 | $DP_L \leftarrow (AC)$ | Transfer the contents of AC to DP <sub>L</sub> . | | | | TLA | Transfer DP <sub>L</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1<br>0 0 0 1 | 2 | 2 | $AC \leftarrow (DP_L)$ | Transfer the contents of DP <sub>L</sub> to AC. | ZF | | | XAL | Exchange AC with DP <sub>L</sub> | 0 1 0 0 | 0 0 0 1 | 1 | 1 | $(AC) \leftrightarrow (DP_L)$ | Exchange the contents of AC and DP <sub>L</sub> . | | | | TAX | Transfer AC to DP <sub>X</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1<br>0 0 1 0 | 2 | 2 | $DP_X \leftarrow (AC)$ | Transfer the contents of AC to DP <sub>X</sub> . | | | | TXA | Transfer DP <sub>X</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1<br>0 0 1 0 | 2 | 2 | $AC \leftarrow (DP_X)$ | Transfer the contents of DP <sub>X</sub> to AC. | ZF | | | XAX | Exchange AC with DP <sub>X</sub> | 0 1 0 0 | 0 0 1 0 | 1 | 1 | $(AC) \leftrightarrow (DP_X)$ | Exchange the contents of AC and DP <sub>X</sub> . | | | | TAY | Transfer AC to DP <sub>Y</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1<br>0 0 1 1 | 2 | 2 | $DP_Y \leftarrow (AC)$ | Transfer the contents of AC to DP <sub>Y</sub> . | | | | TYA | Transfer DP <sub>Y</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1<br>0 0 1 1 | 2 | 2 | $AC \leftarrow (DP_Y)$ | Transfer the contents of DP <sub>Y</sub> to AC. | ZF | | | XAY | Exchange AC with DP <sub>Y</sub> | 0 1 0 0 | 0 0 1 1 | 1 | 1 | $(AC) \leftrightarrow (DP_Y)$ | Exchange the contents of AC and DP <sub>Y</sub> . | | | | [Flag mar | nipulation instructions] | | | | | | | | | | SFB n4 | Set flag bit | 0 1 1 1 | $n_3 n_2 n_1 n_0$ | 1 | 1 | Fn ← 1 | Set the flag specified by n4 to 1. | | | | RFB n4 | Reset flag bit | 0 0 1 1 | $n_3 n_2 n_1 n_0$ | 1 | 1 | Fn ← 0 | Reset the flag specified by n4 to 0. | ZF | | | [Jump an | d subroutine instruction | s] | | | | 1 | 1 | T | 1 | | JMP<br>addr | Jump in the current bank | 1 1 1 0<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | P <sub>11</sub> P <sub>10</sub> P <sub>9</sub> P <sub>8</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC13, 12 ←<br>PC13, 12<br>PC11 to 0 ←<br>P <sub>11</sub> to P <sub>8</sub> | Jump to the location in the same bank specified by the immediate data P12. | | This becomes<br>PC12 + (PC12)<br>immediately<br>following a BANK<br>instruction. | | JPEA | Jump to the address<br>stored at E and AC<br>in the current page | 0 0 1 0 | 0 1 1 1 | 1 | 1 | PC13 to 8 ← PC13 to 8, PC7 to 4 ← (E), PC3 to 0 ← (AC) | Jump to the location<br>determined by replacing the<br>lower 8 bits of the PC<br>by E, AC. | | | | CAL<br>addr | Call subroutine | 0 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 P <sub>10</sub> P <sub>9</sub> P <sub>8</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $\begin{array}{l} \text{PC13 to } 11 \leftarrow 0, \\ \text{PC10 to } 0 \leftarrow \\ \text{P}_{10} \text{ to } \text{P}_{0}, \\ \text{M4 (SP)} \leftarrow \\ (\text{CF, ZF, PC13 to 0}), \\ \text{SP} \leftarrow (\text{SP})\text{-4} \end{array}$ | Call a subroutine. | | | | CZP<br>addr | Call subroutine in the zero page | 1 0 1 0 | P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 1 | 2 | $\begin{array}{l} \text{PC13 to 6,} \\ \text{PC10} \leftarrow 0, \\ \text{PC5 to 2} \leftarrow P_3 \text{ to P_0,} \\ \text{M4 (SP)} \leftarrow \\ (\text{CF, ZF, PC12 to 0),} \\ \text{SP} \leftarrow \text{SP-4} \end{array}$ | Call a subroutine on page 0 in bank 0. | | | | BANK | Change bank | 0 0 0 1 | 1 0 1 1 | 1 | 1 | | Change the memory bank and register bank. | | | Continued from preceding page. | | | Instructi | on code | er of | er of | | | Affected | | |---------------|-------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mnemonic | | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Numbe<br>bytes | Number of cycles | Operation | Description | status<br>bits | Note | | [Jump and | d subroutine instruction | s] | | | | 1 | | | • | | PUSH | Push reg on M2 (SP) | | 1 1 1 1<br>1 i <sub>1</sub> i <sub>0</sub> 0 | 2 | 2 | $M2 (SP) \leftarrow (reg)$ $SP \leftarrow (SP) - 2$ | Store the contents of reg in M2 (SP). Subtract 2 from SP after the store. Teg i <sub>1</sub> i <sub>0</sub> HL 0 0 XY 0 1 AE 1 0 Illegal value 1 1 | | | | POP<br>reg | Pop reg off M2 (SP) | 1 1 0 0 1 1 1 0 | | 2 | 2 | $SP \leftarrow (SP) + 2$ $reg \leftarrow [M2 (SP)]$ | Add 2 to SP and then load the contents of M2(SP) into reg. The relation between i1i0 and reg is the same as that for the PUSH reg instruction. | | | | RT | Return from subroutine | 0 0 0 1 | 1 1 0 0 | 1 | 2 | SP ← (SP) + 4<br>PC ← [M4 (SP)] | Return from a subroutine or interrupt handling routine. ZF and CF are not restored. | | | | RTI | Return from interrupt routine | 0 0 0 1 | 1 1 0 1 | 1 | 2 | $\begin{array}{c} SP \leftarrow (SP) + 4 \\ PC \leftarrow [M4 \ (SP)] \\ CF, ZF \leftarrow [M4 \ (SP)] \end{array}$ | Return from a subroutine or interrupt handling routine. ZF and CF are restored. | ZF, CF | | | [Branch ir | nstructions] | | | • | • | • | • | • | | | BAt2<br>addr | Branch on AC bit | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$<br>if (AC, t2) = 1 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in AC specified by the immediate data $t_1$ $t_0$ is one. | | | | BNAt2<br>addr | Branch on no AC bit | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 0 t <sub>1</sub> t <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (AC, t2) = 0 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in AC specified by the immediate data $t_1$ $t_0$ is zero. | | | | BMt2<br>addr | Branch on M bit | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 1 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow$ $P_7 P_6 P_5 P_4$ $P_3 P_2 P_1 P_0$ if [M (HL),t2] = 1 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in M (HL) specified by the immediate data $t_1$ $t_0$ is one. | | | | BNMt2<br>addr | Branch on no M bit | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 1 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow$ $P_7 P_6 P_5 P_4$ $P_3 P_2 P_1 P_0$ if [M (HL),t2] $= 0$ | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in M (HL) specified by the immediate data $t_1$ $t_0$ is zero. | | | | BPt2<br>addr | Branch on Port bit | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 0 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow$ $P_7 P_6 P_5 P_4$ $P_3 P_2 P_1 P_0$ if $[P (DP_L), 12]$ = 1 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in port (DP <sub>L</sub> ) specified by the immediate data $t_1$ $t_0$ is one. | | Internal control registers can also be tested by executing this instruction immediately after a BANK instruction. However, this is limited to registers that can be read out. | | BNPt2<br>addr | Branch on no Port bit | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 0 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow$ $P_7 P_6 P_5 P_4$ $P_3 P_2 P_1 P_0$ if [P (DP <sub>L</sub> ), t2] $= 0$ | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in port (DP <sub>L</sub> ) specified by the immediate data $t_1$ $t_0$ is zero. | | Internal control registers can also be tested by executing this instruction immediately after a BANK instruction. However, this is limited to registers that can be read out. | Continued from preceding page. | | Mnemonic | Instructi | on code | Number of bytes | s s | Operation | Description | Affected status | Note | |------------------|-------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------| | | WHEITIOTHC | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Numk<br>bytes | Numb | Operation | Description | bits | Note | | [Branch ir | nstructions] | | | | | | | | | | BC addr | Branch on CF | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$<br>if (CF) = 1 | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if CF is one. | | | | BNC<br>addr | Branch on no CF | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (CF) = 0 | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if CF is zero. | | | | BZ addr | Branch on ZF | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$<br>if $(ZF) = 1$ | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if ZF is one. | | | | BNZ<br>addr | Branch on no ZF | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if $(ZF) = 0$ | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if ZF is zero. | | | | BFn4<br>addr | Branch on flag bit | 1 1 1 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$<br>if (Fn) = 1 | Branch to the location in the same page specified by P <sub>0</sub> to P <sub>7</sub> if the flag (of the 16 user flags) specified by n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> is one. | | | | BNFn4<br>addr | Branch on no flag bit | 1 0 1 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (Fn) = 0 | Branch to the location in the same page specified by $P_0$ to $P_7$ if the flag (of the 16 user flags) specified by $n_3$ $n_2$ $n_1$ $n_0$ is zero. | | | | [I/O instru | ictions] | | | | | I | | | | | IP0 | Input port 0 to AC | 0 0 1 0 | 0 0 0 0 | 1 | 1 | AC ← (P0) | Input the contents of port 0 to AC. | ZF | | | IP | Input port to AC | 0 0 1 0 | 0 1 1 0 | 1 | 1 | $AC \leftarrow [P \ (DP_L)]$ | Input the contents of port P (DP <sub>L</sub> ) to AC. | ZF | | | IPM | Input port to M | 0 0 0 1 | 1 0 0 1 | 1 | 1 | $M (HL) \leftarrow [P (DP_L)]$ | Input the contents of port P (DP <sub>L</sub> ) to M (HL). | | | | IPDR i4 | Input port to<br>AC direct | 1 1 0 0 0 0 1 1 0 | 1 1 1 1 1 1 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 | AC ← [P (i4)] | Input the contents of P (i4) to AC. | ZF | | | IP45 | Input port 4, 5 to<br>E, AC respectively | 1 1 0 0 1 | 1 1 1 1 0 0 | 2 | 2 | E ← [P (4)]<br>AC ← [P (5)] | Input the contents of ports P (4) and P (5) to E and AC respectively. | | | | ОР | Output AC to port | 0 0 1 0 | 0 1 0 1 | 1 | 1 | $P(DP_L) \leftarrow (AC)$ | Output the contents of AC to port P (DP <sub>L</sub> ). | | | | ОРМ | Output M to port | 0 0 0 1 | 1 0 1 0 | 1 | 1 | $P \; (DP_L) \leftarrow [M \; (HL)]$ | Output the contents of M (HL) to port P (DP <sub>L</sub> ). | | | | OPDR i4 | Output AC to port direct | 1 1 0 0<br>0 1 1 1 | 1 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | P (i4) ← (AC) | Output the contents of AC to P (i4). | | | | OP45 | Output E, AC to port<br>4, 5 respectively | 1 1 0 0 1 | 1 1 1 1 0 1 0 1 | 2 | 2 | $\begin{array}{c} P (4) \leftarrow (E) \\ P (5) \leftarrow (AC) \end{array}$ | Output the contents of E and AC to ports P (4) and P (5) respectively. | | | | SPB t2 | Set port bit | 0 0 0 0 | 1 0 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | $[P\ (DP_L),t2]\leftarrow 1$ | Set to one the bit in port P (DP <sub>L</sub> ) specified by the immediate data t <sub>1</sub> t <sub>0</sub> . | | | | RPB t2 | Reset port bit | 0 0 1 0 | 1 0 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | $[P (DP_L), t2] \leftarrow 0$ | Clear to zero the bit in port P (DP <sub>L</sub> ) specified by the immediate data t <sub>1</sub> t <sub>0</sub> . | ZF | | | ANDPDR<br>i4, p4 | And port with immediate data then output | 1 1 0 0<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 0 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $P (P_3 \text{ to } P_0) \leftarrow [P (P_3 \text{ to } P_0)] \lor I_3 \text{ to } I_0$ | Take the logical AND of P ( $P_3$ to $P_0$ ) and the immediate data $I_3$ $I_2$ $I_1$ $I_0$ and output the result to P ( $P_3$ to $P_0$ ). | ZF | | | ORPDR<br>i4, p4 | Or port with immediate data then output | 1 1 0 0<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 0 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $ \begin{array}{c} P \ (P_3 \ to \ P_0) \leftarrow \\ [P \ (P_3 \ to \ P_0)] \ \lor \\ I_3 \ to \ I_0 \end{array} $ | Take the logical OR of P ( $P_3$ to $P_0$ ) and the immediate data $I_3$ $I_2$ $I_1$ $I_0$ and output the result to P ( $P_3$ to $P_0$ ). | ZF | | Continued from preceding page. | | Mnemonic | Instructi | on code | er of | s of | Operation | Description | Affected status | Note | |-------------|------------------------------------|--------------------|------------------------------------------------------------------------|----------------------------|------|----------------------------------------------|---------------------------------------------------------------------------|-----------------|------| | | whemonic | Instruction code | | Jo Jack Septical Operation | | Description | bits | Note | | | [Timer co | ntrol instructions] | | | | | | | | | | WTTM0 | Write timer 0 | 1 1 0 0 | 1 0 1 0 | 1 | 2 | TIMER0 ← [M2 (HL)],<br>(AC) | Write the contents of M2 (HL),<br>AC into the timer 0 reload<br>register. | | | | WTTM1 | Write timer 1 | 1 1 0 0 1 1 1 1 | 1 1 1 1 0 0 | 2 | 2 | $TIMER1 \leftarrow (E), (AC)$ | Write the contents of E, AC into the timer 1 reload register A. | | | | RTIM0 | Read timer 0 | 1 1 0 0 | 1 0 1 1 | 1 | 2 | M2 (HL),<br>AC ← (TIMER0) | Read out the contents of the timer 0 counter into M2 (HL), AC. | | | | RTIM1 | Read timer 1 | 1 1 0 0<br>1 1 1 1 | 1 1 1 1<br>0 1 0 1 | 2 | 2 | $E,AC \leftarrow (TIMER1)$ | Read out the contents of the timer 1 counter into E, AC. | | | | START0 | Start timer 0 | 1 1 0 0<br>1 1 1 0 | 1 1 1 1 0 | 2 | 2 | Start timer 0 counter | Start the timer 0 counter. | | | | START1 | Start timer 1 | 1 1 0 0 1 1 1 0 | 1 1 1 1 0 1 1 | 2 | 2 | Start timer 1 counter | Start the timer 1 counter. | | | | STOP0 | Stop timer 0 | 1 1 0 0 1 1 1 1 | 1 1 1 1 0 | 2 | 2 | Stop timer 0 counter | Stop the timer 0 counter. | | | | STOP1 | Stop timer 1 | 1 1 0 0 1 1 1 1 | 1 1 1 1 1 0 1 1 1 | 2 | 2 | Stop timer 1 counter | Stop the timer 1 counter. | | | | [Interrupt | control instructions] | T | | | | ı | I | | | | MSET | Set interrupt master enable flag | 1 1 0 0 0 1 0 1 | 1 1 0 1 0 0 0 | 2 | 2 | MSE ← 1 | Set the interrupt master enable flag to one. | | | | MRESET | Reset interrupt master enable flag | 1 1 0 0 1 | 1 1 0 1 0 0 0 | 2 | 2 | MSE ← 0 | Clear the interrupt master enable flag to zero. | | | | EIH i4 | Enable interrupt high | 1 1 0 0 0 1 0 1 | 1 1 0 1<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | EDIH ← (EDIH) ∨ i4 | Set the interrupt enable flag to one. | | | | EIL i4 | Enable interrupt low | 1 1 0 0 0 0 1 0 0 | 1 1 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | EDIL ← (EDIL) ∨ i4 | Set the interrupt enable flag to one. | | | | DIH i4 | Disable interrupt high | 1 1 0 0 1 | 1 1 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | EDIH ← (EDIH) ∧ i4 | Clear the interrupt enable flag to zero. | ZF | | | DIL i4 | Disable interrupt low | 1 1 0 0 1 0 0 0 | 1 1 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $EDIL \leftarrow (EDIL) \land \overline{i4}$ | Clear the interrupt enable flag to zero. | ZF | | | WTSP | Write SP | 1 1 0 0 1 | 1 1 1 1 1 1 1 0 1 0 | 2 | 2 | SP ← (E), (AC) | Transfer the contents of E, AC to SP. | | | | RSP | Read SP | 1 1 0 0 1 | 1 1 1 1 1 1 1 1 1 1 1 | 2 | 2 | $E,AC \leftarrow (SP)$ | Transfer the contents of SP to E, AC. | | | | [Standby | control instructions] | | | | | | | | | | HALT | HALT | 1 1 0 0 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2 | 2 | HALT | Enter halt mode. | | | | HOLD | HOLD | 1 1 0 0 1 | 1 1 1 1 1 1 1 1 | 2 | 2 | HOLD | Enter hold mode. | | | | [Serial I/O | control instructions] | | | | | <u> </u> | | 1 | | | STARTS | Start serial I O | 1 1 0 0 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2 | 2 | START SI O | Start SIO operation. | | | | WTSIO | Write serial I O | 1 1 0 0 | 1 1 1 1 | 2 | 2 | SIO ← (E), (AC) | Write the contents of E, AC to SIO. | | | | RSIO | Read serial I O | 1 1 0 0 | 1 1 1 1 1 1 1 1 1 | 2 | 2 | $E,AC \leftarrow (SIO)$ | Read out the contents of SIO into E, AC. | | | | [Other ins | tructions] | T | Γ | | | Γ | Γ | T | | | NOP | No operation | 0 0 0 0 | 0 0 0 0 | 1 | 1 | No operation | Consume one machine cycle without performing any operation. | | | | SB i2 | Select bank | 1 1 0 0 1 1 1 0 0 | 1 1 1 1<br>0 0 I <sub>1</sub> I <sub>0</sub> | 2 | 2 | PC12 ← I <sub>1</sub> I <sub>0</sub> | Specify the memory bank. | | | Note: The range of for i2 in SB instruction varies according to device. Refer to User's $\,$ Manual for that. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of February, 1997. Specifications and information herein are subject to change without notice.