4-Bit Single-Chip Microcontrollers Featuring 4 KB to 8 KB of ROM, 1 Kbit of RAM, and an LCD Driver for Medium Speed Small-Scale Control Applications #### Overview The LC5822, LC5823, and LC5824 are CMOS microcontrollers that feature the low-voltage operation required for battery-power applications and that provide 4 KB, 6 KB, or 8 KB of ROM, 1 kilobit of RAM, and an LCD driver. These microcontrollers support an instruction set based on that of the earlier LC5800, LC5812, and LC5814 for excellent efficiency in software development. ## **Applications** - LCD display in multi-function watches, timers, and other products - · Control and LCD display in timers - Control and LCD display in miniature test equipment, health maintenance equipment, and other products - These microcontrollers are optimal for products that include an LCD display, especially battery powered products. #### Wide Allowable Operating Ranges | Power options supply | Cycle times | Supply<br>voltage<br>range | Notes | |----------------------|-------------|---------------------------------|--------------------------------------------| | EXT-V | 10 µs | V <sub>DD</sub> = 2.3 to 3.6 V | When an 800-kHz ceramic oscillator is used | | EXT-V | 20 µs | V <sub>DD</sub> = 2.3 to 3.6 V | When an 400-kHz ceramic oscillator is used | | EXT-V | 61 µs | V <sub>DD</sub> = 2.3 to 3.6 V | When an 65-kHz crystal oscillator is used | | EXT-V | 122 µs | V <sub>DD</sub> = 2.0 to 3.6 V | When an 32-kHz crystal oscillator is used | | Li | 122 µs | V <sub>DD</sub> = 2.6 to 3.6 V* | When an 32-kHz crystal oscillator is used | | Ag | 122 µs | V <sub>DD</sub> = 1.3 to 1.65 V | When an 32-kHz crystal oscillator is used | Note\*: When the backup flag is set, the BAK pin is connected to $V_{DD}$ . ## **Features** • These microcontrollers are high-end versions of the LC5800 and provide the following features. Low Current Drain \* In halt mode (typical) - Ceramic oscillator 400 kHz (3.0 V) 200 μA - Crystal oscillator 32 kHz (1.5 V, Ag specifications) 3.0 μA (LCD biases other than 1/3) 4.5 μA (LCD drive: 1/3 bias) - Crystal oscillator 32 kHz (3.0 V, Li specifications) 2.0 μA (LCD biases other than 1/3) 6.0 μA (LCD drive: 1/3 bias) #### Timer and Counter Functions - One 8-bit programmable timer (May be used as an event counter) - One 8-bit programmable reload timer - Time base timer (for clocks) - Watchdog timer - 8-bit serial I/O (3-pin synchronous system) ## Standby Functions - Clock standby function (halt mode) - Only the oscillator circuits, the divider circuit, and the LCD driver operate. All other internal operations are stopped. This provides a power-saving function in which current drain is minimized, and allows a clock function to be implemented easily with low power dissipation. Furthermore, low-speed and high-speed modes can be included the control of the transfer of the control of the transfer of the control of the transfer of the control of the transfer of the control contr - implemented by setting the operating modes of the two oscillator circuits. - Full standby function (hold mode) - Halt mode can be cleared by any of two external and two internal interrupts. - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein. #### Improved I/O Functions - External interrupt pins - Input pins that can clear halt mode: 10 pins (maximum) - Input ports with input resistors that can be controlled from software: 8 pins (maximum) - Pins with a function that prevents the input port floating state: 8 pins (maximum) - LCD drive pins: 4 pins (common), 42 pins (segment outputs) - General-purpose I/O ports: 16 pins (when all 4 P port pins are used) - General-purpose inputs: 8 pins - General-purpose outputs (1): 1 pin (the ALM pin) - General-purpose outputs (2):42 pins (when all 42 of the LCD segment outputs are switched over to function as general-purpose outputs) • 8-bit serial output port: 1 set (3 pins: output, input, and clock) #### Functional Overview • Program ROM: 4096 × 16 bits LC5824 $3072 \times 16 \text{ bits}$ LC5823 $2048 \times 16 \text{ bits}$ LC5822 - Internal RAM: 256 × 4 bits - All instructions execute in a single cycle. - Extensive set of interrupt functions for clearing halt and hold mode - 8 halt mode clearing functions - 5 hold mode clearing functions - 6 interrupt functions - Subroutines can be nested up to 8 levels (Specialpurpose registers that are shared with the interrupt function are built in.) - · Powerful hardware to increase system processing capacity - Segment port related hardware Built-in segment PLA circuit Built-in segment decoder Support for six different LCD drive specifications Outputs can be switched to CMOS levels - Built-in 8-bit synchronous serial I/O circuit - 8-bit read/write timer (plus a separate 8-bit prescaler; can be used as and event counter) - 8-bit reload timer (plus built-in 8-bit prescaler) - Built-in 8-bit prescaler (for use with timer 1, timer 2, and the serial counter) - All of RAM can be used a working area (RAM bank system) - Dedicated data pointer register for RAM access - 15-stage divider circuit for clocks (also used as the LCD voltage alternation frequency generator) - 8-bit table reference function (reads 8-bit ROM data) - Chattering prevention circuit (on two ports) - Alarm signal generation circuit • LCD panel drive output pins with high flexibility (42 pins) | Drive system | Number of driven segments | Required number of common pins | |--------------|---------------------------|--------------------------------| | bias · duty | 168 segments | 4 pins | | bias · duty | 126 segments | 3 pins | | bias · duty | 168 segments | 4 pins | | bias · duty | 126 segments | 3 pins | | bias · duty | 84 segments | 2 pins | | Static drive | 42 segments | 1 pin | - The LCD output pins can be switched to function as general-purpose outputs. - CMOS/p-channel/n-channel type combinations: Up to 42 pins - An alternation frequency appropriate for the LCD panel used can be selected. - An oscillator appropriate for your system's specifications can be selected. - A 32- or 65-kHz crystal oscillator can be selected (Used when a clock function is required or for low current drain operation.) - A ceramic oscillator with a frequency from 400 kHz to 2 MHz can be selected (when high-speed operation is required.) Available delivery formats: QIP-80 and chip ## **Package Dimensions** unit: mm #### 3174-QFP80E ## **Pin Assignment** ## **Pad Arrangement** Chip size: 4.92 mm $\times$ 5.15 mm Pad size: 120 $\mu$ m $\times$ 120 $\mu$ m (chip specifications) ## **Pad Coordinates** | DAD No | Pin | Coordi | nates | DAD No. | Din | Coordi | | DAD No | Din | Coordi | nates | |---------|-----------------|--------|-------|---------|-----------------------|--------|-------|---------|---------------|--------|-------| | PAD No. | PIN | Xμm | Υμm | PAD No. | Pin | Χμm | Υμm | PAD No. | Pin | Χμm | Υμm | | 60 | Seg 22 | -2030 | -2178 | 5 | V <sub>DD</sub> 3 | 2257 | -1212 | 33 | Seg 11 | -194 | 2178 | | 61 | Seg 23 | -1850 | -2178 | 6 | V <sub>DD</sub> 2/BAK | 2257 | -1032 | 34 | Seg 12 | -374 | 2178 | | 62 | Seg 24 | -1670 | -2178 | 7 | V <sub>DD</sub> 1 | 2257 | -852 | 35 | Seg 13 | -546 | 2178 | | 63 | Seg 25 | -1490 | -2178 | 8 | ALM | 2257 | -601 | 36 | Seg 14 | -726 | 2178 | | 64 | Seg 26 | -1310 | -2178 | 9 | SO1 | 2257 | -419 | 37 | Seg 15 | -906 | 2178 | | 65 | Seg 27 | -1130 | -2178 | 10 | SO2 I/O port | 2257 | -236 | 38 | Seg 16 | -1086 | 2178 | | 66 | Seg 28 | -950 | -2178 | 11 | SO3 I/O port | 2257 | 56 | 39 | Seg 17 | -1266 | 2178 | | 67 | Seg 29 | -770 | -2178 | 12 | SO4 I/O port | 2257 | 132 | 40 | Seg 18 | -1446 | 2178 | | 68 | Seg 30 | -590 | -2178 | 13 | M1 | 2257 | 364 | 41 | Seg 19 | -1626 | 2178 | | 69 | Seg 31 | -410 | -2178 | 14 | M2 I/O port | 2257 | 544 | 42 | Seg 20 | -1806 | 2178 | | 70 | Seg 32 | -230 | -2178 | 15 | M3 I/O port | 2257 | 724 | 43 | Seg 21 | -1986 | 2178 | | 71 | Seg 33 | -50 | -2178 | 16 | M4 I/O port | 2257 | 904 | 44 | COM1 | -2270 | 1871 | | 72 | Seg 34 | 122 | -2178 | 17 | RES I/O port | 2257 | 1636 | 45 | COM2 | -2270 | 1628 | | 73 | Seg 35 | 302 | -2178 | 18 | Test | 2330 | 1998 | 46 | S1 | -2270 | 1367 | | 74 | Seg 36 | 482 | -2178 | 19 | Test | 2330 | 2178 | 47 | S2 Input port | -2270 | 1140 | | 75 | Seg 37 | 662 | -2178 | 20 | TST | 2150 | 2178 | 48 | S3 Input port | -2270 | 960 | | 76 | Seg 38 | 842 | -2178 | 21 | CUP1 | 1970 | 2178 | 49 | S4 Input port | -2270 | 734 | | 77 | Seg 39 | 1022 | -2178 | 22 | CUP2 | 1790 | 2178 | 50 | K1 | -2270 | 328 | | 78 | Seg 40 | 1202 | -2178 | 23 | Seg 1 | 1606 | 2178 | 51 | K2 Input port | -2270 | 88 | | 79 | Seg 41 | 1382 | -2178 | 24 | Seg 2 | 1426 | 2178 | 52 | K3 Input port | -2270 | -140 | | 80 | Seg 42 | 1562 | -2178 | 25 | Seg 3 | 1246 | 2178 | 53 | K4 Input port | -2270 | -380 | | 81 | XC | 1774 | -2178 | 26 | Seg 4 | 1066 | 2178 | 54 | A1 | -2270 | -593 | | 82 | XTOUT | 1954 | -2178 | 27 | Seg 5 | 886 | 2178 | 55 | A2 I/O ports | -2270 | -773 | | 83 | XTIN | 2134 | -2178 | 28 | Seg 6 | 706 | 2178 | 56 | A3 I/O ports | -2270 | -953 | | 1 | V <sub>DD</sub> | 2257 | -1959 | 29 | Seg 7 | 526 | 2178 | 57 | A4 I/O ports | -2270 | -1133 | | 2 | V <sub>SS</sub> | 2257 | -1779 | 30 | Seg 8 | 346 | 2178 | 58 | COM3/P3 | -2270 | -1602 | | 3 | CFIN/P1 | 2257 | -1599 | 31 | Seg 9 | 166 | 2178 | 59 | COM4/P4 | -2270 | -1846 | | 4 | CFOUT/P2 | 2257 | -1402 | 32 | Seg 10 | -14 | 2178 | | | | | Note: • The pin numbers are the QIP-80E mass-production package pin numbers. - The test pin (TST) must be connected to V<sub>SS</sub>. - Pads number 42 and 43 in the chip version must be left open. - Do not use solder dip techniques to mount the QIP-80E package version. - In the chip version, the substrate must be either connected to $V_{SS}$ or left open. ## **System Block Diagram** PC: RAM: Data memory Program counter ROM: Program memory IR: Instruction register Data pointer register STS1: Status register 1 BNK: Bank register STS2: Status register 2 APG: RAM page flag STS3: Status register 3 AC: Accumulator STS4: Status register 4 ALU: Arithmetic and logic unit PLA: Programmed logic array used for segment data and strobe functions B: B register WAIT.C: Wait time counter OPG: ROM page flag ## **Pin Functions** | Pin No. | Pin | I/O | Function | Options | Status at reset | |----------------------|-----------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 24<br>25 | V <sub>DD</sub><br>V <sub>SS</sub> | _<br>_ | Power supply | | | | | | | LCD drive power supply | | | | 30<br>29<br>28 | V <sub>DD</sub> 1<br>V <sub>DD</sub> 2/BAK<br>V <sub>DD</sub> 3 | _<br>_<br>_ | Power supply | Ag specifications Li specifications EXT-V specifications | | | 42<br>43 | CUP1<br>CUP2 | _ | Connections of the LCD power supply step-up (step-down) capacitors | | | | 26<br>27 | CFIN<br>CFOUT | Input<br>Output | System clock oscillator connections Ceramic element connections (CF specifications) RC component connections (RC specifications) This oscillator circuit is stopped when a STOP or SLOW instruction is executed. | CF specifications RC specifications Unused | | | 23<br>22 | XTIN<br>XTOUT | Input<br>Output | Used for reference counting (clock specifications, LCD alternation frequency) and as the system clock. • 32-kHz crystal oscillator • 65-kHz crystal oscillator *: This oscillator circuit is stopped when a STOP instruction is executed. | 32-kHz specifications 65-kHz specifications 38-kHz specifications Unused | | | _ | XC | _ | Used for the phase compensation capacitor connected between this pin and XTOUT and XTIN. This pin is only used in the chip product. | | | | 67<br>68<br>69<br>70 | \$1<br>\$2<br>\$3<br>\$4 | Input | Input-only port Input pins used to acquire input data to RAM 1.95-ms and 7.8-ms chattering exclusion circuits included. Pull-down resistors are built in. Note: the 1.95 ms and 7.8 ms values are for a Ø0 of 32.768 kHz. | Presence or absence of<br>low-level hold<br>transistors | Pull-down resistors<br>enabled Note: After a reset is<br>cleared, these pins go to<br>the floating state. | | 71<br>72<br>73<br>74 | K1<br>K2<br>K3<br>K4 | Input | Input-only port Input pins used to acquire input data to RAM 1.95-ms and 7.8-ms chattering exclusion circuits included. Pull-down resistors are built in. Note: the 1.95 ms and 7.8 ms values are for a Ø0 of 32.768 kHz. | Presence or absence of<br>low-level hold<br>transistors | Pull-down resistors<br>enabled Note: After a reset is<br>cleared, these pins go to<br>the floating state. | | 36<br>37<br>38<br>39 | M1<br>M2<br>M3<br>M4 | I/O | I/O port Input pins used to acquire input data to RAM. Output pins used to output RAM data. M4 is also used as the TM1 external clock input in TM1 mode 3. M3 is also used for HEF8 halt mode clear control. The minimum period for clock signal inputs is twice the cycle time Pull-down resistors are built in. | Presence or absence of<br>low-level hold<br>transistors Output type: CMOS or<br>p-channel | Pull-down resistors enabled Note: After a reset is cleared, these pins go to the floating state. Input mode The output latch data is set to 1. | | 26<br>27<br>79<br>80 | P1<br>P2<br>P3<br>P4 | I/O | I/O port Input pins used to acquire input data to RAM. Output pins used to output RAM data. Pull-down resistors are built in. | The same as those for M1 to M4. However, only for valid ports. | The same as those for M1 to M4. However, only for valid ports. | | 76<br>77<br>78<br>79 | A1<br>A2<br>A3<br>A4 | I/O | I/O port Input pins used to acquire input data to RAM. Output pins used to output RAM data. Pull-down resistors are built in. A1 is also used as the external interrupt request control input signal (INT). | The same as those for M1 to M4. | The same as those for M1 to M4. | ## Continued from preceding page. | Pin No. | Pin | I/O | | F | unction | | | | Options | Status at reset | |----------------------|--------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32<br>33<br>34<br>35 | SO1<br>SO2<br>SO3<br>SO4 | I/O | I/O port Input pins used Output pins used Pull-down resist SO1 to SO3 are a The serial interf control. Pin functions: SO1: Serial inpu SO2: Serial out SO3: Serial clock to sources, and can edges under proc | d to output<br>ors are bu<br>also used a<br>ace function<br>ut<br>but<br>ck<br>can be take<br>be set up | t RAM data ilt in. as the seria on can be se en from eith to detect ei | I interface p<br>elected und<br>er internal o | er program<br>or external | ldent<br>M4 | ical to M1 through | Identical to M1 through M4 | | 31 | ALM | Output | Output-only pin • A signal modula program control | - | ø3, or ø4 o | an be outp | ut under | | | Low-level output | | 40 | RES | Input | IC internal reset i The program cc The reset input Either a pull-up Note: Application 500 µs to e | unter is se<br>level can b<br>or a pull-do<br>s must app | ne set to be<br>own resisto<br>oly the rese | either high<br>r is built in. | or low. | pull-<br>• Sele | ection of a pull-up or<br>down resistor<br>ection of active-low<br>ctive-high reset<br>c | | | 44<br>64<br>1<br>21 | Seg 22<br>Seg 21<br>Seg 22<br>Seg 42 | Output | LCD panel drive LCD panel drive (1) Static (2) 1/2 bias 1/2 (3) 1/2 bias 1/3 (4) 1/2 bias 1/3 (5) 1/3 bias 1/3 (6) 1/3 bias 1/3 One of items (1) General-purpos (1) CMOS output (2) p-channel op (3) n-channel op One of items (1) The adoption of means that ther LCD/general-put coutput latch cost standby states at Any combination may be used. | 2 duty 3 duty 4 duty 5 duty 4 duty 5 duty 6 through (5) 6 e output pout 6 pen-drain coen-drain coen | is selected<br>orts<br>output<br>output<br>is selected<br>ent PLA in ted for progr<br>out states of<br>ported in the | d as a mask<br>d as a mask<br>hese micro<br>ams to con<br>f these pins<br>e oscillator | option. controllers rol the . stopped | drivingen Swith Sw | tching between LCE e output and eral-purpose output tching between the 0 drive type options tatic /2 bias 1/2 duty /2 bias 1/3 duty /3 bias 1/3 duty /3 bias 1/4 duty oral-purpose output e switching MOS -channel open-drain -channel open-drain adby mode output h control | —All off * Determined by the master options • When used as general-purpose outputs: —High level —Low level * Determined by the master options Note: When a combination of LCD drive and general-purpose outputs is selected, these pins will be either: | | 65<br>66<br>79<br>80 | COM1<br>COM2<br>COM3<br>COM4 | Output | Common drive or The table below I types. However, note th typical specificati COM1 COM2 COM3 COM4 Alternation frequency Note: Note that the common pi Test input In the QIP-80 version Vss. | ists which at the lister ons when a Static X X X 32 Hz The "X" symmon cannot b Dersion, this | d alternatio Ø0 is 32.76i 1/2 duty | ed in each on frequencial Representation of the frequencial Representation of the frequency | 1/4/duty 0 0 64 Hz orrespondine. | | | *In products with the CF specifications, the alternation frequency signal stops briefly. | | _ | TEST<br>TEST | | Test pins.<br>(These are not us | sed in the o | device user | interface.) | | | | | # Sample Application Circuit LCD : 1/2 bias — 1/4 duty ## **Oscillator Circuit Options** Continued from preceding page. ## **Crystal Oscillator Circuit Options** ## **Input Port Options** ## **RES Pin** | Option | Circuit type | Notes | |------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pull-up resistor,<br>pull-down<br>resistor,<br>resistors left<br>open, and level<br>selections | Pull-up resistor RES A "H"Reset "L"Reset | Internal resistor and polarity selections Reset on low, pull-up resistor included Reset on high, pull-down resistor included Reset on low, no resistors connected Reset on high, no resistors connected | #### **Mask Option List** Voltage specifications - · Ag specifications - · Li specifications - EXT-V specifications #### LCD driver - Static - 1/2 bias 1/2 duty - 1/2 bias 1/3 duty - 1/2 bias 1/4 duty - 1/3 bias 1/3 duty - 1/3 bias 1/4 duty - Unused Segment port states during a reset #### LCD driver pins - All lit - All off CMOS p/n-channel pins - · High level - · Low level #### Oscillator specifications - CF only (ceramic oscillator element) - RC only (using a resistor and a capacitor) - · Crystal only - CF + crystal - RC + crystal #### CF - 400 kHz - 800 kHz - 1 MHz - 2 MHz - 4 MHz #### RC - 400 kHz - 800 kHz - 1 MHz #### Crystal - 32 kHz - 65 kHz - 38 kHz ## LCD alternation frequency - SLOW - TYP - FAST ## External reset circuit - RES pin - RES pin + S1 to S4 pressed at the same time Internal reset circuit (power on reset) - Selected - · Disabled #### RES pin - · Reset on low, pull-up resistor included - Reset on high, pull-down resistor included - Reset on low, no resistors connected - · Reset on high, no resistors connected ## Alarm output initial level - Low level - High level #### Chronometer and strobe selection - 00H - 10H - 00H & 10H - Unused #### Port S low level hold transistors - · Low level hold transistors present - Low level hold transistors disabled #### Port K low level hold transistors - Low level hold transistors present - · Low level hold transistors disabled #### Port M low level hold transistors - Low level hold transistors present - · Low level hold transistors disabled #### Port P low level hold transistors - Low level hold transistors present - · Low level hold transistors disabled #### Port SO low level hold transistors - · Low level hold transistors present - Low level hold transistors disabled ### Port A low level hold transistors - Low level hold transistors present - · Low level hold transistors disabled ## M1 to M4 outputs - CMOS - p-channel - n-channel ## P1 to P4 outputs - CMOS - p-channel - n-channel #### A1 to A4 outputs - CMOS - p-channel - n-channel These electrical characteristics are provisional and the values are subject to change. ## **Ag Specifications** ## Absolute Maximum Ratings at $Ta=25^{\circ}C~\pm 2^{\circ}C,~V_{SS}=0~V$ | Doromotor | Cumbal | Conditions and applicable nine | | Unit | | | |------------------------|--------------------|------------------------------------------------------------------------------------------------------|------|------|-----------------------|-------| | Parameter | Symbol | Conditions and applicable pins | min | typ | max | Offic | | | V <sub>DD</sub> | | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 1 | | -0.3 | | +4.0 | V | | Maximum supply voltage | V <sub>DD</sub> 2 | | -0.3 | | +5.5 | V | | | V <sub>DD</sub> 3 | For 1/3-bias LCD drive techniques | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 3 | For LCD drive techniques other than 1/3 bias | -0.3 | | +4.0 | V | | Maximum input voltage | V <sub>IN</sub> 1 | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4, RES,TST | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Maximum output voltage | V <sub>OUT</sub> 1 | M1 to M4, A1 to A4, SO1 to SO4, ALM, CUP2<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in input mode) | -0.3 | | +0.3 | V | | , , | V <sub>OUT</sub> 2 | SEGOUT, COM1 to COM4, CUP1 | -0.3 | | $V_{DD}3 + 0.3$ | V | | Operating temperature | Topg | | -20 | | +65 | °C | | Storage temperature | Tstg | | -30 | | +125 | °C | ## Allowable Operating Ranges at $Ta = 25^{\circ}C \pm 2^{\circ}C$ , $V_{SS} = 0~V$ | Parameter | Cumbal | Conditions and applicable pins | | | Unit | | |--------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------|-----| | Parameter | Symbol Conditions and applicable pins | | min | typ | | max | | | V <sub>DD</sub><br>V <sub>DD</sub> 1 | VBAK = V <sub>DD</sub> 1 | 1.3 | | 1.65 | ٧ | | Supply voltage | V <sub>DD</sub> 2 | | 2.4 | | 3.3 | V | | | V <sub>DD</sub> 3 | For 1/3-bias LCD drive techniques | 3.7 | | 4.95 | V | | | V <sub>DD</sub> 3 | For LCD drive techniques other than 1/3 bias | 2.4 | | 3.3 | | | High-level input voltage | V <sub>IH</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in input mode)<br>RES | V <sub>DD</sub> – 0.2 | | V <sub>DD</sub> | ٧ | | Low-level input voltage | V <sub>IL</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in input mode)<br>RES | 0 | | 0.2 | ٧ | | Operating frequency | fopg | $Ta = -20 \text{ to } +65^{\circ}\text{C}$ | 32 | | 33 | kHz | ## Electrical Characteristics at Ta = 25°C $\pm 2^{\circ}C,\,V_{SS}$ = 0 V, $V_{DD}$ = $V_{DD}1$ | Parameter | Symbol | Conditions and applicable pins | | Ratings | | Unit | |---------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|------|------| | Parameter | Symbol | Conditions and applicable pins | min | typ | max | Unit | | | R <sub>IN</sub> 1A | $V_{DD}$ = 1.5 V, Low level hold transistor $V_{IN}$ = 0.35 $V_{DD}$ *1 Figure 1 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 1B | $V_{DD}$ = 1.5 V, Programmable pull-down resistor $V_{IN}$ = 0.7 $V_{DD}$ *1 Figure 1 | 50 | | 1000 | kΩ | | Input resistance | R <sub>IN</sub> 2A | $V_{DD}$ = 1.5 V, Low level hold transistor $V_{IN}$ = 0.35 $V_{DD}$ , Input mode *2, Figure 1 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 2B | $V_{DD}$ = 1.5 V, Programmable pull-down resistor $V_{IN}$ = 0.7 $V_{DD}$ , Input mode *2, Figure 1 | 50 | | 1000 | kΩ | | | R <sub>IN</sub> 3 | $V_{DD}$ = 1.5 V, The RES pin pull-up/pull-down resistor $V_{IN}$ = 0.7 $V_{DD}$ /0.3 $V_{DD}$ | 10 | | 300 | kΩ | | High-level output voltage | V <sub>OH</sub> 1 | $V_{DD} = 1.3 \text{ V}, I_{OH} = -250 \mu\text{A}, \text{ALM}$ | V <sub>DD</sub> – 0.65 | | | V | | Low-level output voltage | V <sub>OL</sub> 1 | V <sub>DD</sub> = 1.3 V, I <sub>OL</sub> = 250 μA, ALM | | | 0.65 | V | | High-level output voltage | V <sub>OH</sub> 2 | $V_{DD}$ = 1.5 V, M1 to 4, A1 to 4, SO1 to 4 $I_{OH}$ = -20 $\mu$ A, (With M1 to M4, A1 to A4, and SO1 to SO4 in output mode) | V <sub>DD</sub> – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 2 | $\begin{split} V_{DD} = 1.5 \text{ V, M1 to 4, A1 to 4, SO1 to 4} \\ I_{OL} = 20 \mu\text{A,} \\ \text{(With M1 to M4, A1 to A4, and SO1 to SO4 in output mode)} \end{split}$ | | | 0.2 | V | ## Continued from preceding page. | Parameter | Symbol | Conditions and applicable pins | | Ratings | | Unit | |---------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|-------------------------|-------| | raiailletei | Symbol | Conditions and applicable pins | min | typ | max | Offic | | Segment driver output impedance | | | | | | | | [When Set Up as CMOS Output Po | orts] | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD}$ = 1.5 V, $I_{OH}$ = -3 $\mu$ A, Segment 1 to 42 | V <sub>DD</sub> – 1.0 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | $V_{DD}$ = 1.5 V, $I_{OL}$ = 3 $\mu$ A, Segment 1 to 42 | | | 1.0 | V | | [When Set Up as P-Channel Open- | Drain Output | Ports] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | V <sub>DD</sub> = 1.5 V, I <sub>OH</sub> = -3 μA, Segment 1 to 42 | | 0.3 | 1.0 | V | | Output off leakage current | I <sub>OFF</sub> | V <sub>DD</sub> = 1.5 V, V <sub>OL</sub> = V <sub>SS</sub> , Segment 1 to 42 | | | 1.0 | μΑ | | [Static Drive] | | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD}$ = 1.5 V, $I_{OH}$ = -0.4 $\mu$ A, SEGOUT | V <sub>DD</sub> 2 – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | V <sub>DD</sub> = 1.5 V, I <sub>OH</sub> = -4 μA, COM1 | V <sub>DD</sub> 2 – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 4 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 4 μA, COM1 | | | 0.2 | V | | [Duplex Drive (1/2 bias - 1/2 duty)] | | | <u>'</u> | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -0.4 \mu\text{A}, SEGOUT$ | V <sub>DD</sub> 2 - 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -4 \mu\text{A}, \text{COM1 to COM2}$ | V <sub>DD</sub> 2 – 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD} = 1.5 \text{ V}, I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A}, COM1 to COM2$ | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 4 μA, COM1 to COM2 | | | 0.2 | V | | [1/2 Bias - 1/3 Duty and 1/2 Bias - 1 | 1/4 Duty Drive | e] | - | | ' | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{ SEGOUT}$ | V <sub>DD</sub> 2 – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD}$ = 1.5 V, $I_{OH}$ = -4 $\mu$ A, COM1 to COM3 (1/3 duty) COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 2 – 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD} = 1.5 \text{ V}, I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A},$ COM1 to COM3 (1/3 duty), COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | $V_{DD} = 1.5 \text{ V}, I_{OL} = 4 \mu\text{A}, \text{COM1 to 2}$<br>COM1 to COM3 (1/3 duty), COM1 to COM4 (1/4 duty) | | | 0.2 | V | | [1/3 Bias - 1/3 Duty and 1/3 Bias - 1 | 1/4 Duty Drive | [] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -0.4 \mu\text{A}, SEGOUT$ | V <sub>DD</sub> 3 - 0.2 | | | V | | M1-level output voltage | V <sub>OM</sub> 1-3 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 2 – 0.2 | | V <sub>DD</sub> 2 + 0.2 | V | | M2-level output voltage | V <sub>OM</sub> 2-3 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD}$ = 1.5 V, $I_{OH}$ = -4 $\mu$ A, COM1 to COM3 (1/3 duty) COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 3 - 0.2 | | | V | | M1-level output voltage | V <sub>OM</sub> 1–4 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A},$<br>COM1 to COM3 (1/3 duty), COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 2 - 0.2 | | V <sub>DD</sub> 2 + 0.2 | V | | M2-level output voltage | V <sub>OM</sub> 2–4 | $V_{DD} = 1.5 \text{ V}, I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A},$ COM1 to COM3 (1/3 duty), COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | $V_{DD}$ = 1.5 V, $I_{OL}$ = 4 $\mu$ A, COM1 to COM3 (1/3 duty), COM1 to COM4 (1/4 duty) | | | 0.2 | V | ## Continued from preceding page. | Danasatan | 0 | Conditions and applicable visa | | Ratings | | l lmit | |---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------|------|---------|------|--------| | Parameter | Symbol | Conditions and applicable pins | min | typ | max | Unit | | [Output Voltage] | | | , | | ' | | | LCD drive method: 1/3 bias | | | | | | | | (doubler) | V <sub>DD</sub> 2 | $V_{DD}$ = 1.35 V, fopg = 32.768 kHz, C1 to C3 = 0.1 $\mu$ F Figure 2 | 2.5 | | | ٧ | | (tripler) | V <sub>DD</sub> 3 | $V_{DD}$ = 1.35 V, fopg = 32.768 kHz, C1 to C3 = 0.1 $\mu$ F Figure 2 | 3.75 | | | ٧ | | LCD drive method: 1/2 bias | | | | | | | | (doubler) | V <sub>DD</sub> 2 | $V_{DD} = 1.35 \text{ V}$ , fopg = 32.768 kHz, C1 to C2 = 0.1 $\mu$ F Figure 3 | 2.5 | | | V | | [Current Drain (with the backup flag | cleared)] | | 1 | | ' | | | LCD drive method: 1/3 bias | I <sub>DD</sub> | $V_{DD}$ = 1.5 V, In halt mode, C1 to C3 = 0.1 μF, CI = 25 kΩ, Figure 2, Co = Cg = 20 pF, 32.768 kHz Xtal | | 3.5 | | μΑ | | LCD drive methods other than 1/3 bias | I <sub>DD</sub> | $V_{DD}$ = 1.5 V, In halt mode, C1 = C2 = 0.1 μF, CI = 25 kΩ, Figure 3, Co = Cg = 20 pF, 32.768 kHz Xtal | | 2.0 | | μΑ | | Oscillator start voltage | Vstt | Co = Cg = 20 pF, Cl = 25 k $\Omega$ , Figure 3, 32.768 kHz Xtal | | | 1.35 | V | | Oscillator hold voltage | V <sub>HOLD</sub> | $V_{BAK} = V_{DD}1$ , CI = 25 k $\Omega$ , Figures 2 and 3<br>Co = Cg = 20 pF, 32.768 kHz Xtal | 1.3 | | 1.65 | V | | Oscillator start time | Tstt | $V_{DD}$ = 1.35 V, CI = 25 kΩ, Figure 4,<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | | 10 | sec | | Oscillator correction conscitutors | 10P | XC | 8 | 10 | 12 | pF | | Oscillator correction capacitance | 20P | XTOUT | 16 | 20 | 24 | pF | # Li Specifications Absolute Maximum Ratings at $Ta=25^{\circ}C$ $\pm 2^{\circ}C,$ $V_{SS}=0$ V | Parameter | Symbol | Conditions and applicable pins | | Ratings | | Unit | |------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------------------------|-------| | Farameter | Symbol | Conditions and applicable pins | min | typ | max | OTIIL | | | V <sub>DD</sub> | | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 1 | $V_{BAK} = V_{DD}1$ or $V_{DD}2$ | -0.3 | | +4.0 | V | | Maximum supply voltage | V <sub>DD</sub> 2 | | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 3 | (LCD drive method: 1/3 bias) | -0.3 | | +5.5 | V | | | V <sub>DD</sub> 3 | (LCD drive methods other than 1/3 bias) | -0.3 | | +4.0 | V | | Maximum input voltage | V <sub>IN</sub> 1 | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in input mode)<br>RES, TST | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Maximum output voltage (LCD drive method: 1/3 b <sup>ias</sup> ) | V <sub>OUT</sub> 1 | M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in output mode)<br>ALM, CUP2 | -0.3 | | V <sub>DD</sub> + 0.3 | V | | ( | V <sub>OUT</sub> 2 | SEGOUT, COM1 to COM4, CUP1 | -0.3 | | V <sub>DD</sub> 3 + 0.3 | V | | (LCD drive methods other than 1/3 bias) | V <sub>OUT</sub> 2 | M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in output mode)<br>ALM, SEGOUT, COM1 to COM4, CUP1, CUP2 | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Operating temperature | Topg | | -20 | | +65 | °C | | Storage temperature | Tstg | | -30 | | +125 | °C | ## Allowable Operating Ranges at $Ta=25^{\circ}C~\pm2^{\circ}C,~V_{SS}=0~V$ | Parameter | Symbol | Conditions and applicable pins | | Unit | | | |--------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|----------|-------| | Farameter | Symbol | Conditions and applicable pins | min | typ | max | Offic | | Supply voltage | (V <sub>DD</sub> )<br>(V <sub>DD</sub> 2) | $V_{BAK} = V_{DD}/2$ (With the backup flag cleared) | 2.0 | | 3.6 | V | | | $\begin{pmatrix} V_{DD} \\ V_{DD} 2 \end{pmatrix}$ | $V_{BAK} = V_{DD}$ (With the backup flag uncleared) | 1.3 | | 3.6 | V | | | V <sub>DD</sub> 3 | (LCD drive method: 1/3-bias) | 3.9 | | 5.0 | V | | | V <sub>DD</sub> 3 | (LCD drive methods other than 1/3 bias) | | $V_{DD}3 = V_{DD}2$ | | V | | High-level input voltage | V <sub>IH</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4, (With M1 to M4, A1 to A4, and SO1 to SO4 in input mode) RES | V <sub>DD</sub> – 0.4 | | $V_{DD}$ | V | | Low-level input voltage | V <sub>IL</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4, (With M1 to M4, A1 to A4, and SO1 to SO4 in input mode) RES | 0 | | 0.4 | V | | Operating frequency | fopg | Ta = -20 to +65°C | 32 | | 33 | kHz | # Electrical Characteristics at $Ta=25^{\circ}C$ $\pm2^{\circ}C,\,V_{SS}=0$ $V,\,V_{DD}=V_{DD}2$ | Parameter | Symbol | Conditions and applicable pins | | Unit | | | |------------------|--------------------|---------------------------------------------------------------------------------------------------------------|-----|------|------|-------| | Farameter | Symbol | Conditions and applicable pins | min | typ | max | Offic | | Input resistance | R <sub>IN</sub> 1A | $V_{DD} = 3.0 \text{ V}, V_{IN} = 0.35 V_{DD}$<br>Low level hold transistor *1, Figure 5 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 1B | V <sub>DD</sub> = 3.0 V, V <sub>IN</sub> = 0.7V <sub>DD</sub><br>Programmable pull-down resistor *1, Figure 5 | 50 | | 1000 | kΩ | | | R <sub>IN</sub> 2A | $V_{DD}$ = 3.0 V, input mode, Low level hold transistor *1, $V_{IN}$ = 0.35 $V_{DD}$ , Figure 5 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 2B | $V_{DD}$ = 3.0 V, Programmable pull-down resistor, *2, $V_{IN}$ = 0.7 $V_{DD}$ , input mode, Figure 5 | 50 | | 1000 | kΩ | | | R <sub>IN</sub> 3 | $V_{DD}$ = 3.0 V, RES pin pull-up/pull-down resistor $V_{IN}$ = 0.7 $V_{DD}$ /0.3 $V_{DD}$ | 10 | | 300 | kΩ | ## Electrical Characteristics at $Ta=25^{\circ}C$ $\pm 2^{\circ}C,\,V_{SS}=0$ $V,\,V_{DD}=V_{DD}2$ | Parameter | Symbol | Conditions and applicable pins | | Ratings | | Unit | |--------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|-------------------------|-------| | Farameter | Symbol | Conditions and applicable pins | min | typ | max | Offic | | High-level output voltage | V <sub>OH</sub> 1 | V <sub>DD</sub> = 2.5 V, I <sub>OH</sub> = -250 μA, ALM | V <sub>DD</sub> – 0.65 | | | V | | Low-level output voltage | V <sub>OL</sub> 1 | V <sub>DD</sub> = 2.5 V, I <sub>OL</sub> = 250 μA, ALM | | | 0.65 | V | | High-level output voltage | V <sub>OH</sub> 2 | $V_{DD}=3.0~V,~I_{OH}=-40~\mu\text{A},~M1~to~M4,~A1~to~A4,~SO1~to~SO4,} \label{eq:VDD}$ (With M1 to M4, A1 to A4, and SO1 to SO4 in output mode) | V <sub>DD</sub> – 0.4 | | | V | | Low-level output voltage | V <sub>OL</sub> 2 | $V_{DD}=3.0~V,~I_{OL}=40~\mu\text{A},~M1~to~M4,~A1~to~A4,~SO1~to~SO4,}$ (With M1 to M4, A1 to A4, and SO1 to SO4 in output mode) | | | 0.4 | V | | Segment driver output impedance | | | | | | | | [When Set Up as CMOS Output Po | orts] | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -5 μA, Segment 1 to 42 | V <sub>DD</sub> – 1 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 5 μA, Segment 1 to 42 | | | 1 | V | | [When Set Up as P-Channel Open | -Drain Output | Ports] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | V <sub>DD</sub> = 2.5 V, I <sub>OH</sub> = -10 μA, Segment 1 to 42 | | 0.3 | 1 | V | | Output off leakage current | l <sub>OFF</sub> | $V_{DD} = 3.0 \text{ V}, V_{OL} = V_{SS}$ | | | 1 | μA | | [Static Drive] | | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD}$ = 3.0 V, $I_{OH}$ = -0.4 $\mu$ A, SEGOUT | V <sub>DD</sub> - 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -4 \mu\text{A}, COM1$ | V <sub>DD</sub> – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 4 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 4 μA, COM1 | | | 0.2 | V | | [Duplex Drive (1/2 bias - 1/2 duty)] | | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD}$ = 3.0 V, $I_{OH}$ = -0.4 $\mu$ A, SEGOUT | V <sub>DD</sub> - 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD}$ = 3.0 V, $I_{OH}$ = -4 $\mu$ A, COM1 to COM2 | V <sub>DD</sub> - 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD}$ = 3.0 V, $I_{OH}$ = -4 $\mu$ A, $I_{OL}$ = 4 $\mu$ A, COM1 to COM2 | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | $V_{DD}$ = 3.0 V, $I_{OL}$ = 4 $\mu$ A, COM1 to COM2 | | | 0.2 | V | | [1/2 Bias - 1/3 Duty and 1/2 Bias - | 1/4 Duty Drive | e] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> - 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OL} = 0.4 \mu\text{A}, SEGOUT$ | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | $V_{DD}$ = 3.0 V, $I_{OH}$ = -4 $\mu$ A, COM1 to COM3 (1/3 duty) COM1 to COM4 (1/4 duty) | V <sub>DD</sub> – 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD} = 3.0 \text{ V}, I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A},$ COM1 to COM3 (1/3 duty)<br>COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | $V_{DD}$ = 3.0 V, $I_{OL}$ = 4 $\mu$ A, COM1 to COM3 (1/3 duty)<br>COM1 to COM4 (1/4 duty) | | | 0.2 | V | ## Continued from preceding page. | Parameter | Symbol | Conditions and applicable pins | Ratings | | | Unit | |--------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|-------| | raidilletei | Symbol | Conditions and applicable pins | min | typ | max | Offic | | [1/3 Bias - 1/3 Duty and 1/3 Bias - 1/3 | 4 Duty Drive | e] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{ SEGOUT}$ | V <sub>DD</sub> 3 – 0.2 | | | V | | M1-level output voltage | V <sub>OM</sub> 1–3 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 2 – 0.2 | | $V_{DD}^2 + 0.2$ | V | | M2-level output voltage | V <sub>OM</sub> 2-3 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 3 | $V_{DD} = 3.0 \text{ V}, I_{OL} = 0.4 \mu\text{A}, \text{ SEGOUT}$ | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 4 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -4 μA,<br>COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 3 – 0.2 | | | V | | M1-level output voltage | V <sub>OH</sub> 1–4 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -4 μA, I <sub>OL</sub> = 4 μA,<br>COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 2 – 0.2 | | V <sub>DD</sub> 2 + 0.2 | V | | M2-level output voltage | V <sub>OM</sub> 2-4 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -4 μA, I <sub>OL</sub> = 4 μA,<br>COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 4 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 4 µA,<br>COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | | | 0.2 | V | | [Output Voltage] | | | | | | | | LCD drive method: 1/3 bias | | | | | | | | (halver) | V <sub>DD</sub> 1 | V <sub>DD</sub> = 3.0 V, fopg = 32.768 kHz,<br>C1 to C4 = 0.1 μF, Figure 6 | 1.35 | | | V | | (tripler) | V <sub>DD</sub> 3 | V <sub>DD</sub> = 3.0 V, fopg = 32.768 kHz,<br>C1 to C4 = 0.1 μF, Figure 6 | 4.1 | | | V | | LCD drive method: 1/2 bias | | | | | | | | (halver) | V <sub>DD</sub> 1 | $V_{DD} = 3.0 \text{ V, fopg} = 32.768 \text{ kHz,}$ $C1 = C2 = 0.1 \mu\text{F, Figure 7}$ | 1.35 | | | V | | [Current Drain (With the backup flag | cleared)] | | | | | | | LCD drive method: 1/3 bias | I <sub>DD</sub> | $V_{DD}$ = 3.0 V, Halt mode<br>C1 to C4 = 0.1 μF, C1 = 25 kΩ, Figure 6<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | 2.0 | | μΑ | | LCD drive methods other than 1/3 bias | I <sub>DD</sub> | $V_{DD} = 3.0 \text{ V}$ , Halt mode<br>C1 = C2 = 0.1 $\mu$ F, CI = 25 $k\Omega$ , Figure 7<br>Co = Cg = 20 $\mu$ F, 32.768 kHz Xtal | | 1.0 | | μA | | Oscillator start capacitor | Vstt | $V_{DD}$ 1 = $V_{DD}$ , CI = 25 k $\Omega$ , Figure 4<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | | 1.35 | V | | Oscillator hold voltage (with the backup flag cleared) | V <sub>HOLD</sub> | $V_{BAK} = V_{DD}1 = V_{DD}/2$ , $CI = 25 \text{ k}\Omega$ , Figures 6 and 7 $Co = Cg = 20 \text{ pF}$ , 32.768 kHz Xtal | 2.6 | | | V | | Oscillator start time | Tstt | $V_{DD}1 = V_{DD} = 1.35 \text{ V}, \text{ CI} = 25 \text{ k}\Omega, \text{ Figure 4}$<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | | 10 | sec | | Oscillator correction capacitance | 10P | XC | 8 | 10 | 12 | pF | | Oscillator correction capacitance | 20P | XTOUT | 16 | 20 | 24 | pF | #### EXT-V Specifications Absolute Maximum Ratings at $Ta=25^{\circ}C$ $\pm 2^{\circ}C,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions and applicable pins | | Unit | | | |-----------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------|----| | Farameter | Conditions and applicable pins | min | typ | max | Unit | | | | V <sub>DD</sub> | | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 1 | | -0.3 | | +4.0 | V | | Maximum supply voltage | V <sub>DD</sub> 2 | | -0.3 | | +4.0 | V | | | V <sub>DD</sub> 3 | (LCD drive method: 1/3 bias) | -0.3 | | +5.5 | V | | | V <sub>DD</sub> 3 | (LCD drive methods other than 1/3 bias) | -0.3 | | +4.0 | V | | Maximum input voltage | V <sub>IN</sub> 2 | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4, (With M1 to M4, A1 to A4, and SO1 to SO4 in input mode) RES, TST | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Maximum output voltage (LCD drive method: 1/3 bias) | V <sub>OUT</sub> 2 | M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in output mode)<br>ALM, CUP2 | -0.3 | | V <sub>DD</sub> + 0.3 | V | | (, | V <sub>OUT</sub> 3 | SEGOUT, COM1 to COM4, CUP1 | -0.3 | | V <sub>DD</sub> 3 + 0.3 | V | | (LCD drive methods other than 1/3 bias) | V <sub>OUT</sub> 2 | M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in output mode)<br>ALM, SEGOUT, COM1 to COM4, CUP1 | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Operating temperature | Topg | | -20 | | +65 | °C | | Storage temperature | Tstg | | -30 | | +125 | °C | ## Allowable Operating Ranges at $Ta=25^{\circ}C~\pm2^{\circ}C,~V_{SS}=0~V$ | Parameter | Symbol | Conditions and applicable pins | | Ratings | | | | |--------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|---------|----------|------|--| | raiametei | Symbol | Conditions and applicable pins | min | typ | max | Unit | | | | V <sub>DD</sub> 1 | | 1.3 | | 3.6 | V | | | Supply voltage | V <sub>DD</sub><br>V <sub>DD</sub> 2 | | 2.0 | | 3.6 | V | | | | V <sub>DD</sub> 3 | (LCD drive method: 1/3-bias) | 3.9 | | 5.0 | V | | | | V <sub>DD</sub> 3 | (LCD drive methods other than 1/3 bias) | $V_{DD}3 = V_{DD}2$ | | | V | | | High-level input voltage | V <sub>IH</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4, (With M1 to M4, A1 to A4, and SO1 to SO4 in input mode) RES | V <sub>DD</sub> – 0.4 | | $V_{DD}$ | V | | | Low-level input voltage | V <sub>IL</sub> | S1 to S4, K1 to K4, M1 to M4, A1 to A4, SO1 to SO4,<br>(With M1 to M4, A1 to A4, and SO1 to SO4 in input mode)<br>RES | 0 | | 0.4 | V | | | Operating frequency | fopg | Ta = -20 + 65°C | 32 | | 33 | kHz | | ## Electrical Characteristics at $Ta=25^{\circ}C$ $\pm 2^{\circ}C,$ $V_{SS}=0$ V, $V_{DD}$ = $V_{DD}2$ | Parameter | Symbol | Conditions and applicable pins | | Unit | | | |---------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------| | | Symbol | Conditions and applicable pins | min | typ | max | Offic | | Input resistance R <sub>I</sub> | R <sub>IN</sub> 1A | $V_{DD}$ = 3.0 V, $V_{IN}$ = 0.35 $V_{DD}$ , Low level hold transistor *1, Figure 5 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 1B | $V_{DD}$ = 3.0 V, $V_{IN}$ = 0.7 $V_{DD}$ , Programmable pull-down resistor *1, Figure 5 | 50 | | 1000 | kΩ | | | R <sub>IN</sub> 2A | $V_{DD}$ = 3.0 V, $V_{IN}$ = 0.35 $V_{DD}$ , Input mode, Low level hold transistor *1, Figure 5 | 50 | | 500 | kΩ | | | R <sub>IN</sub> 2B | $V_{DD} = 3.0 \text{ V}, V_{IN} = 0.7 \text{ V}_{DD}, \text{ input mode,}$<br>Programmable pull-down resistor *2, Figure 5 | 50 | | 1000 | kΩ | | | R <sub>IN</sub> 3 | $V_{DD} = 3.0 \text{ V}, V_{IN} = 0.7 \text{ V}_{DD}/0.3 \text{ V}_{DD}$<br>RES pin pull-up/pull-down resistor | 10 | | 300 | kΩ | ## Continued from preceding page. | Parameter | Symbol | Conditions and applicable pins | Ratings | | | Unit | |--------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|-------| | Faiailletei | Symbol | Conditions and applicable pins | min | typ | max | Offic | | High-level output voltage | V <sub>OH</sub> 1 | $V_{DD} = 2.5 \text{ V}, I_{OH} = -250 \mu\text{A}, \text{ALM}$ | V <sub>DD</sub> – 0.65 | | | V | | Low-level output voltage | V <sub>OL</sub> 1 | V <sub>DD</sub> = 2.5 V, I <sub>OL</sub> = 250 μA, ALM | | | 0.65 | V | | High-level output voltage | V <sub>OH</sub> 2 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -40 \mu\text{A}, M1 \text{ to M4}, A1 \text{ to A4}, SO1 \text{ to SO4}$ (With M1 to M4, A1 to A4, and SO1 to SO4 in output mode) | V <sub>DD</sub> – 0.4 | | | V | | Low-level output voltage | V <sub>OL</sub> 2 | $V_{DD}=3.0~V,~I_{OL}=40~\mu\text{A},~\text{M1 to M4},~\text{A1 to A4},~\text{SO1 to SO4}$ (With M1 to M4, A1 to A4, and SO1 to SO4 in output mode) | | | 0.4 | V | | Segment driver output impedance | | | | | | | | [When Set Up as CMOS Output Po | orts] | | | | | | | High-level output voltage | V <sub>OH</sub> 3 | V <sub>DD</sub> = 2.4 V, I <sub>OH</sub> = -10 μA, Segment 1 to 42 | V <sub>DD</sub> – 1 | | | V | | Low-level output voltage | V <sub>OL</sub> 3 | V <sub>DD</sub> = 2.4 V, I <sub>OL</sub> = 40 μA | | | 1 | V | | High-level output voltage | V <sub>OH</sub> 4 | V <sub>DD</sub> = 2.4 V, I <sub>OH</sub> = -5 μA, Segment 1 to 42 | V <sub>DD</sub> – 1 | | | V | | Low-level output voltage | V <sub>OL</sub> 4 | V <sub>DD</sub> = 2.4 V, I <sub>OL</sub> = 20 μA | | | 1 | V | | [When Set Up as P-Channel Open | -Drain Output | t Ports] | | | | | | High-level output voltage | V <sub>OH</sub> 3 | $V_{DD} = 2.4 \text{ V}, I_{OH} = -10 \mu\text{A}, \text{ Segment 1 to 42}$ | V <sub>DD</sub> - 0.2 | 0.3 | 1 | V | | Output off leakage current | I <sub>OFF</sub> | V <sub>DD</sub> = 2.6 V, V <sub>OL</sub> = V <sub>SS</sub> | | | 1 | μΑ | | [Static Drive] | | | | | ' | | | High-level output voltage | V <sub>OH</sub> 5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{ SEGOUT}$ | V <sub>DD</sub> – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 5 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -4 μA, COM1 | V <sub>DD</sub> – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 4 μA, COM1 | | | 0.2 | V | | [Duplex Drive (1/2 bias - 1/2 duty)] | | | | | | | | High-level output voltage | V <sub>OH</sub> 5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{ SEGOUT}$ | V <sub>DD</sub> 2 – 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 5 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 6 | $V_{DD}$ = 3.0 V, $I_{OH}$ = -4 $\mu$ A, COM1 to COM2 | V <sub>DD</sub> 1 – 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD} = 3.0 \text{ V } I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A}, \text{ COM1 to COM2}$ | | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 4 μA, COM1 to COM2 | | | 0.2 | V | | [1/2 Bias - 1/3 Duty and 1/2 Bias - | 1/4 Duty Drive | e] | | | ' | | | High-level output voltage | V <sub>OH</sub> 5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{ SEGOUT}$ | V <sub>DD</sub> - 0.2 | | | V | | Low-level output voltage | V <sub>OL</sub> 5 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 0.4 μA, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -4 μA,<br>COM1 to COM3 (1/3 duty)<br>COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 2 – 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> | $V_{DD} = 3.0 \text{ V } I_{OH} = -4 \mu\text{A}, I_{OL} = 4 \mu\text{A},$ COM1 to COM3 (1/3 duty)<br>COM1 to COM4 (1/4 duty) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OL</sub> = 4 μA,<br>COM1 to COM3 (1/3 duty)<br>COM1 to COM4 (1/4 duty) | | | 0.2 | V | ## Continued from preceding page. | Parameter | Symbol | Symbol Conditions and applicable pins | Ratings | | | Unit | |--------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|-------| | Falametei | Symbol | Conditions and applicable pins | min | typ | max | Offic | | [1/3 Bias - 1/3 Duty and 1/3 Bias - 1/ | 4 Duty Drive | e] | | | | | | High-level output voltage | V <sub>OH</sub> 5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, \text{SEGOUT}$ | $V_{DD}3 + 0.2$ | | | V | | Middle level cutout valtage | V <sub>OM</sub> 1–5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 2 – 0.2 | | V <sub>DD</sub> 2 + 0.2 | V | | Middle-level output voltage | V <sub>OM</sub> 2-5 | $V_{DD} = 3.0 \text{ V}, I_{OH} = -0.4 \mu\text{A}, I_{OL} = 0.4 \mu\text{A}, \text{SEGOUT}$ | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 5 | $V_{DD}$ = 3.0 V, $I_{OL}$ = 0.4 $\mu$ A, SEGOUT | | | 0.2 | V | | High-level output voltage | V <sub>OH</sub> 6 | V <sub>DD</sub> = 3.0 V, I <sub>OH</sub> = -0.4 μA,<br>COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 3 + 0.2 | | | V | | Middle-level output voltage | V <sub>OM</sub> 1–6 | $V_{DD} = 3.0 \text{ V}$ , $I_{OH} = -0.4 \mu\text{A}$ , $I_{OL} = 0.4 \mu\text{A}$ , COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 2 – 0.2 | | V <sub>DD</sub> 2 + 0.2 | V | | | V <sub>OM</sub> 2-6 | $V_{DD} = 3.0 \text{ V}$ , $I_{OH} = -0.4 \mu\text{A}$ , $I_{OL} = 0.4 \mu\text{A}$ , COM1 to COM3 (in 1/3 duty mode)<br>COM1 to COM4 (in 1/4 duty mode) | V <sub>DD</sub> 1 – 0.2 | | V <sub>DD</sub> 1 + 0.2 | V | | Low-level output voltage | V <sub>OL</sub> 6 | $V_{DD} = 3.0 \text{ V}, I_{OL} = 0.4 \mu\text{A}$ | | | 0.2 | V | | [Output Voltage] | | | | | | | | LCD drive method: 1/3 bias | | | | | | | | (halver) | V <sub>DD</sub> 1 | V <sub>DD</sub> = 3.0 V, fopg = 32.768 kHz,<br>C1 to C4 = 0.1 μF, Figure 6 | 1.35 | | | V | | (tripler) | V <sub>DD</sub> 3 | V <sub>DD</sub> = 3.0 V, fopg = 32.768 kHz,<br>C1 to C4 = 0.1 μF, Figure 6 | 4.1 | | | V | | LCD drive method: 1/2 bias | | | | | ' | | | (halver) | V <sub>DD</sub> 1 | $V_{DD} = 3.0 \text{ V}$ , fopg 32.768 kHz, C1 = C2 = 0.1 $\mu$ F, Figure 7 | 1.35 | | | V | | [Current Drain (With the backup flag | cleared)] | | | | | | | LCD drive method: 1/3 bias | I <sub>DD</sub> | $V_{DD}$ = 3.0 V, Halt mode, C1 to C4 = 0.1 μF, CI = 25 kΩ Co = Cg = 20 pF, 32.768 kHz Xtal, Figure 6 | | 5.0 | | μA | | LCD drive methods other than 1/3 bias | I <sub>DD</sub> | $V_{DD}$ = 3.0 V, Halt mode, C1 to C2 = 0.1 μF, CI = 25 kΩ, Figure 7, Co = Cg = 20 pF, 32.768 kHz, Xtal | | 5.0 | | μA | | Oscillator start voltage | Vstt | $V_{DD} = V_{DD}2$ , CI = 25 k $\Omega$ , Figure 4,<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | | 2.2 | V | | Oscillator hold voltage (with the backup flag cleared) | V <sub>HOLD</sub> | $V_{DD} = V_{DD}2, \ CI = 25 \ k\Omega, \ , \ Figures 5, 6, 7, \ and 8, \\ Co = Cg = 20 \ pF, \ 32.768 \ kHz \ Xtal$ | 2.0 | | | V | | Oscillator start time | Tstt | $V_{DD} = V_{DD}2 = 2.2 \text{ V, CI} = 25 \text{ k}\Omega, \text{ Figure 4}$<br>Co = Cg = 20 pF, 32.768 kHz Xtal | | | 10 | sec | | Oscillator correction capacitance | 10P | XC | 8 | 10 | 12 | pF | | Oscillator correction capacitance | 20P | XTOUT | 16 | 20 | 24 | pF | Note: 1. S1 to 4, K1 to 4 2. M1 to 4, A1 to 4, SO1 to 4 Figure 1 S1 to S4, K1 to K4, M1 to M4, A1 to A4, and SO1 to SO4 Figure 2 Output Voltage, Current Drain, and Oscillator Hold Voltage Test Circuit Figure 3 Output Voltage, Current Drain, and Oscillator Hold Voltage Test Circuit Figure 4 Oscillator Start Voltage, Oscillator Start Time, and Frequency Stability Test Circuit Figure 5 S1 to S4, K1 to K4, M1 to M4, A1 to A4, and SO1 to SO4 Figure 6 Output Voltage, Current Drain, and Oscillator Hold Voltage Test Circuit Figure 7 Output Voltage, Current Drain, and Oscillator Hold Voltage Test Circuit Figure 8 Output Voltage, Current Drain, and Oscillator Hold Voltage Test Circuit - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any and all SANYO products described or contained herein fall under strategic products (including services) controlled under the Foreign Exchange and Foreign Trade Control Law of Japan, such products must not be exported without obtaining export license from the Ministry of International Trade and Industry in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of August, 1998. Specifications and information herein are subject to change without notice.