

# LC322271J, M, T-70/80

# 2 MEG (131072 words × 16 bits) DRAM Fast Page Mode, Byte Write

#### **Preliminary**

#### Overview

The LC322271J, M and T is a CMOS dynamic RAM operating on a single 5 V power source and having a 131072 words × 16 bits configuration. Equipped with large capacity capabilities, high speed transfer rates and low power dissipation, this series is suited for a wide variety of applications ranging from computer main memory and expansion memory to commercial equipment.

Address input utilizes a multiplexed address bus which permits it to be enclosed in a compact plastic package of SOJ 40-pin, SOP 40-pin, and TSOP 44-pin . Refresh rates are within 8 ms with 512 row address (A0 to A7, A8R) selection and support Row Address Strobe ( $\overline{RAS}$ )-only refresh, Column Address Strobe ( $\overline{CAS}$ )-before- $\overline{RAS}$  refresh and hidden refresh settings. There are functions such as fast page mode, read-modify-write and byte write. The pin assignment follows the JEDEC 1 M DRAM (65536 words × 16 bits,  $1\overline{CAS}/2\overline{WE}$ ) standard.

#### **Features**

- 131072 words × 16 bits configuration.
- Single 5 V  $\pm$  10% power supply.
- All input and output (I/O) TTL compatible.
- Supports fast page mode, read-modify-write and byte write
- Supports output buffer control using early write and Output Enable (OE) control.
- 8 ms refresh using 512 refresh cycles.
- Supports RAS-only refresh, CAS-before-RAS refresh and hidden refresh.
- Follows the JEDEC 1 M DRAM (65536 words  $\times$  16 bits,  $1\overline{\text{CAS}}/2\overline{\text{WE}}$ ) standard.
- RAS access time/column address time/CAS access time/cycle time/power dissipation

#### • Package:

SOJ 40-pin (400 mil) plastic package: LC322271J SOP 40-pin (450 mil) plastic package: LC322271M TSOP 44-pin (400 mil) plastic package: LC322271T

#### **Package Dimensions**

unit: mm

#### 3200-SOJ40



|                            | arameter         | LC32227           | LC322271J, M, T       |  |  |  |  |
|----------------------------|------------------|-------------------|-----------------------|--|--|--|--|
|                            | r didinotor      |                   | -80                   |  |  |  |  |
| RAS access time            |                  | 70 ns             | 80 ns                 |  |  |  |  |
| Column address access time |                  | 35 ns             | 45 ns                 |  |  |  |  |
| CAS access time            |                  | 20 ns             | 30 ns                 |  |  |  |  |
| Cycle time                 |                  | 130 ns            | 150 ns                |  |  |  |  |
| Power dissipation (max.)   | During operation | 688 mW            | 633 mW                |  |  |  |  |
|                            | During standby   | 5.5 mW (CMOS leve | el)/11 mW (TTL level) |  |  |  |  |

#### **Package Dimensions**

unit: mm

3195-SOP40







#### **Pin Assignments**



#### **Block Diagram**



# **Specifications**

#### **Absolute Maximum Ratings**

| Parameter                    |              | Symbol              | Ratings      | Unit           | Note |
|------------------------------|--------------|---------------------|--------------|----------------|------|
| Maximum supply voltage       |              | V <sub>CC</sub> max | -1.0 to +7.0 | V              | 1    |
| Input voltage                |              | V <sub>IN</sub>     | -1.0 to +7.0 | V              | 1    |
| Output voltage               |              | V <sub>OUT</sub>    | -1.0 to +7.0 | V              | 1    |
| Allowable power dissipation  | LC322271J, M | Pd max              | 800          | mW             | 1    |
|                              | LC322271T    | Tulliax             | 700          | <b>]</b> ''''V | '    |
| Output short-circuit current |              | I <sub>OUT</sub>    | 50           | mA             | 1    |
| Operating temperature range  |              | Topr                | 0 to +70     | °C             | 1    |
| Storage temperature range    |              | Tstg                | −55 to +150  | °C             | 1    |

Note: 1. Stresses greater than the above listed maximum values may result in damage to the device.

#### DC Recommended Operating Ranges at Ta = 0 to +70°C

| Parameter                                                     | Symbol          | min   | typ | max  | Unit | Note |
|---------------------------------------------------------------|-----------------|-------|-----|------|------|------|
| Power supply voltage                                          | V <sub>CC</sub> | 4.5   | 5.0 | 5.5  | V    | 2    |
| Input high level voltage                                      | V <sub>IH</sub> | 2.4   |     | 6.5  | V    | 2    |
| Input low level voltage (A0 to A7, A8R, RAS, CAS, UW, LW, OE) | V <sub>IL</sub> | -1.0* |     | +0.8 | V    | 2    |
| Input low level voltage (I/O1 to I/O16)                       | V <sub>IL</sub> | -0.5* |     | +0.8 | V    | 2    |

## DC Electrical Characteristics at Ta = 0 to +70°C, $V_{CC}$ = 5 V $\pm$ 10%

|                                                      |                  | Conditions                                                                            |     | LC3222 |     |     |      |         |
|------------------------------------------------------|------------------|---------------------------------------------------------------------------------------|-----|--------|-----|-----|------|---------|
| Parameter                                            | Symbol           |                                                                                       |     | 70     | -80 |     | Unit | Note    |
|                                                      |                  |                                                                                       | min | max    | min | max |      |         |
| Operating current (Average current during operation) | I <sub>CC1</sub> | $\overline{RAS}$ , $\overline{CAS}$ , address cycling: $t_{RC} = t_{RC}$ min          |     | 125    |     | 115 | mA   | 3, 4, 5 |
| Standby current                                      | I <sub>CC2</sub> | $\overline{RAS} = \overline{CAS} = V_{IH}$                                            |     | 2      |     | 2   | mA   |         |
| RAS-only refresh current                             | I <sub>CC3</sub> | $\overline{RAS}$ cycling, $\overline{CAS} = V_{IH}$ : $t_{RC} = t_{RC}$ min           |     | 125    |     | 115 | mA   | 3, 5    |
| Fast page mode current                               | I <sub>CC4</sub> | $\overline{RAS} = V_{IL}$ , $\overline{CAS}$ , address cycling: $t_{PC} = t_{PC}$ min |     | 115    |     | 90  | mA   | 3, 4, 5 |
| Standby current                                      | I <sub>CC5</sub> | $\overline{RAS} = \overline{CAS} = V_{CC} - 0.2 \text{ V}$                            |     | 1      |     | 1   | mA   |         |
| CAS-before-RAS refresh current                       | I <sub>CC6</sub> | $\overline{RAS}$ , $\overline{CAS}$ cycling: $t_{RC} = t_{RC}$ min                    |     | 125    |     | 115 | mA   | 3       |
| Input leakage current                                | I <sub>IL</sub>  | 0 V $\leq$ V $_{IN}$ $\leq$ 6.5 V, pins other than test pin = 0 V                     | -10 | +10    | -10 | +10 | μΑ   |         |
| Output leakage current                               | I <sub>OL</sub>  | $D_{OUT}$ disable, $0 \text{ V} \le V_{OUT} \le 5.5 \text{ V}$                        | -10 | +10    | -10 | +10 | μΑ   |         |
| Output high level voltage                            | V <sub>OH</sub>  | $I_{OUT} = -2.5 \text{ mA}$                                                           | 2.4 |        | 2.4 |     | V    |         |
| Output low level voltage                             | V <sub>OL</sub>  | I <sub>OUT</sub> = 2.1 mA                                                             |     | 0.4    |     | 0.4 | V    |         |

- Note: 3. All current values are measured at minimum cycle rate. Since current flows immoderately, if cycle time is longer than shown here, current value

  - 4. I<sub>CC1</sub> and I<sub>CC4</sub> are dependent on output loads. Maximum values for I<sub>CC1</sub> and I<sub>CC4</sub> represent values with output open.
     5. Address change is less than or equal to one time during RAS = V<sub>IL</sub>. Concerning I<sub>CC4</sub>, it is less than or equal to one time during 1 cycle (t<sub>PC</sub>).

# AC Electrical Characteristics at Ta = 0 to +70 $^{\circ}C,\,V_{CC}$ = 5 V $\pm$ 10% (Notes 6, 7 and 8)

| Parameter                                              | Symbol            | -70 |        |     | 80     | Unit    | Note      |
|--------------------------------------------------------|-------------------|-----|--------|-----|--------|---------|-----------|
| Falanetei                                              | Symbol            | min | max    | min | max    | - Offic | Note      |
| Random read, write cycle time                          | t <sub>RC</sub>   | 130 |        | 150 |        | ns      |           |
| Read-write/read-modify-write cycle time                | t <sub>RWC</sub>  | 190 |        | 200 |        | ns      |           |
| Fast page mode cycle time                              | t <sub>PC</sub>   | 45  |        | 55  |        | ns      |           |
| Fast page mode read-write/read-modify-write cycle time | t <sub>PRWC</sub> | 95  |        | 100 |        | ns      |           |
| RAS access time                                        | t <sub>RAC</sub>  |     | 70     |     | 80     | ns      | 9, 14, 15 |
| CAS access time                                        | t <sub>CAC</sub>  |     | 20     |     | 30     | ns      | 9, 14     |
| Column address access time                             | t <sub>AA</sub>   |     | 35     |     | 45     | ns      | 9, 15     |
| CAS precharge access time                              | t <sub>CPA</sub>  |     | 40     |     | 50     | ns      | 9         |
| Output low-impedance time from CAS low                 | t <sub>CLZ</sub>  | 0   |        | 0   |        | ns      | 9         |
| Output buffer turn-off delay time                      | t <sub>OFF</sub>  | 0   | 20     | 0   | 20     | ns      | 10        |
| Rise, fall time                                        | t <sub>T</sub>    | 3   | 50     | 3   | 50     | ns      |           |
| RAS precharge time                                     | t <sub>RP</sub>   | 50  |        | 60  |        | ns      |           |
| RAS pulse width                                        | t <sub>RAS</sub>  | 70  | 10000  | 80  | 10000  | ns      |           |
| RAS pulse width for fast page mode cycle only          | t <sub>RASP</sub> | 70  | 100000 | 80  | 100000 | ns      |           |

Note: 2. All voltages are referenced to V<sub>SS</sub>.
\*: -2.0 V when pulse width is less than 20 ns.

## LC322271J, M, T-70/80

#### Continued from preceding page.

|                                                                                                                         |                  | -7  |       | -80 |       |      | Nete |
|-------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|-----|-------|------|------|
| Parameter                                                                                                               | Symbol           | min | max   | min | max   | Unit | Note |
| RAS hold time                                                                                                           | t <sub>RSH</sub> | 20  |       | 30  |       | ns   |      |
| CAS hold time                                                                                                           | tcsh             | 70  |       | 80  |       | ns   |      |
| CAS pulse width                                                                                                         | t <sub>CAS</sub> | 20  | 10000 | 30  | 10000 | ns   |      |
| RAS to CAS delay time                                                                                                   | t <sub>RCD</sub> | 25  | 50    | 25  | 50    | ns   | 14   |
| RAS to column address delay time                                                                                        | t <sub>RAD</sub> | 17  | 35    | 17  | 35    | ns   | 15   |
| CAS to RAS precharge time                                                                                               | t <sub>CRP</sub> | 10  |       | 10  |       | ns   |      |
| CAS precharge time                                                                                                      | t <sub>CP</sub>  | 10  |       | 10  |       | ns   |      |
| Row address setup time                                                                                                  | t <sub>ASR</sub> | 0   |       | 0   |       | ns   |      |
| Row address hold time                                                                                                   | t <sub>RAH</sub> | 12  |       | 12  |       | ns   |      |
| Column address setup time                                                                                               | t <sub>ASC</sub> | 0   |       | 0   |       | ns   |      |
| Column address hold time                                                                                                | t <sub>CAH</sub> | 15  |       | 20  |       | ns   |      |
| Column address hold time referenced to $\overline{RAS}$                                                                 | t <sub>AR</sub>  | 50  |       | 60  |       | ns   |      |
| Column address to RAS lead time                                                                                         | t <sub>RAL</sub> | 40  |       | 45  |       | ns   |      |
| Read command setup time                                                                                                 | t <sub>RCS</sub> | 0   |       | 0   |       | ns   |      |
| Read command hold time referenced to $\overline{\text{CAS}}$                                                            | t <sub>RCH</sub> | 0   |       | 0   |       | ns   | 11   |
| Read command hold time referenced to RAS                                                                                | t <sub>RRH</sub> | 0   |       | 0   |       | ns   | 11   |
| Write command hold time                                                                                                 | twch             | 15  |       | 15  |       | ns   |      |
| Write command hold time referenced to RAS                                                                               | twcR             | 50  |       | 60  |       | ns   |      |
| Write command pulse width                                                                                               | t <sub>WP</sub>  | 15  |       | 15  |       | ns   |      |
| Write command to RAS lead time                                                                                          | t <sub>RWL</sub> | 25  |       | 25  |       | ns   |      |
| Write command to CAS lead time                                                                                          | t <sub>CWL</sub> | 20  |       | 20  |       | ns   |      |
| Data input setup time                                                                                                   | t <sub>DS</sub>  | 0   |       | 0   |       | ns   | 12   |
| Data input hold time                                                                                                    | t <sub>DH</sub>  | 15  |       | 20  |       | ns   | 12   |
| Data input hold time referenced to RAS                                                                                  | t <sub>DHR</sub> | 50  |       | 60  |       | ns   |      |
| Refresh time                                                                                                            | t <sub>REF</sub> |     | 8     |     | 8     | ms   |      |
| Write command setup time                                                                                                | t <sub>WCS</sub> | 0   |       | 0   |       | ns   | 13   |
| CAS to UW, LW delay time                                                                                                | t <sub>CWD</sub> | 50  |       | 50  |       | ns   | 13   |
| RAS to UW, LW delay time                                                                                                | t <sub>RWD</sub> | 100 |       | 100 |       | ns   | 13   |
| Column address to UW, LW delay time                                                                                     | t <sub>AWD</sub> | 65  |       | 65  |       | ns   | 13   |
| $\overline{\text{CAS}}$ precharge $\overline{\text{UW}}, \overline{\text{LW}}$ delay time for fast page mode cycle only | tCPWD            | 70  |       | 70  |       | ns   | 13   |
| CAS setup time for CAS-before-RAS                                                                                       | t <sub>CSR</sub> | 10  |       | 10  |       | ns   |      |
| CAS hold time for CAS-before-RAS                                                                                        | t <sub>CHR</sub> | 15  |       | 15  |       | ns   |      |
| RAS precharge CAS active time                                                                                           | t <sub>RPC</sub> | 10  |       | 10  |       | ns   |      |
| CAS precharge time for CAS-before-RAS counter test                                                                      | t <sub>CPT</sub> | 40  |       | 40  |       | ns   |      |
| RAS hold time referenced to $\overline{\text{OE}}$                                                                      | t <sub>ROH</sub> | 15  |       | 15  |       | ns   |      |
| <del>OE</del> access time                                                                                               | t <sub>OEA</sub> |     | 20    |     | 25    | ns   | 9    |
| OE delay time                                                                                                           | t <sub>OED</sub> | 15  |       | 15  |       | ns   |      |
| OE output buffer turn-off delay time                                                                                    | t <sub>OEZ</sub> | 0   |       | 0   | 15    | ns   | 10   |
| OE command hold time                                                                                                    | t <sub>OEH</sub> | 20  |       | 20  |       | ns   |      |
| Data input to CAS delay time                                                                                            | t <sub>DZC</sub> | 0   |       | 0   |       | ns   | 16   |
| Data input to OE delay time                                                                                             | t <sub>DZO</sub> | 0   |       | 0   |       | ns   | 16   |
| Masked write setup time                                                                                                 | t <sub>MCS</sub> | 0   |       | 0   |       | ns   |      |
| Masked write hold time referenced to RAS                                                                                | t <sub>MRH</sub> | 0   |       | 0   |       | ns   |      |
| Masked write hold time referenced to CAS                                                                                | t <sub>MCH</sub> | 0   |       | 0   |       | ns   |      |

#### LC322271J, M, T-70/80

#### Input/Output Capacitance at Ta = $25^{\circ}$ C, f = 1 MHz, $V_{CC}$ = $5~V \pm 10\%$

| Parameter                                               | Symbol           | min | max | Unit | Note |
|---------------------------------------------------------|------------------|-----|-----|------|------|
| Input capacitance (A0 to A7, A8R, RAS, CAS, UW, LW, OE) | C <sub>IN</sub>  |     | 7   | pF   |      |
| Input/Output capacitance (I/O1 to I/O16)                | C <sub>I/O</sub> |     | 7   | pF   |      |

- Note: 6. An initial pause of 200 µs is required after power-up followed by eight RAS-only refresh cycles before proper device operation is achieved. In case of using refresh counter, a minimum of eight CAS-before-RAS refresh cycles instead of eight RAS-only refresh cycles are required.
  - 7. Measured at  $t_T = 5$  ns.
  - 8. When measuring input signal timing, V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are used for reference points. In addition, rise and fall time are defined between V<sub>IH</sub> and V<sub>II</sub>.
  - 9. Measured using an equivalent of 50 pF and one standard TTL loads.
  - 10. t<sub>OFF</sub> (max) and t<sub>OEZ</sub> (max) are defined as the time until output voltage can no longer be measured when output switches to a high impedance condition.
  - 11. Operation is guaranteed if either t<sub>RRH</sub> or t<sub>RCH</sub> is satisfied.
  - 12. These parameters are measured from the falling edge of CAS for an early-write cycle, and from the falling edge of UW and LW for a read-write/read-modify-write cycle.
  - 13. t<sub>WCS</sub>, t<sub>CWD</sub>, t<sub>RWD</sub>, t<sub>AWD</sub> and t<sub>CPWD</sub> are not restrictive operating parameters for memory in that they specify the operating mode. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle switches to an early-write cycle and output pins switch to high impedance throughout the cycle.
    - If  $t_{CWD} \ge t_{CWD}$  (min),  $t_{RWD} \ge t_{RWD}$  (min),  $t_{AWD} \ge t_{AWD}$  (min) and  $t_{CPWD} \ge t_{CPWD}$  (min) for fast page mode cycle only, the cycle switches to a read-write/read-modify-write cycle and data output equal information in the selected cells. If neither of the above timings are satisfied, output pins are in an undefined state.
  - 14. t<sub>RCD</sub> (max) is not a restrictive operating parameter but instead represents the point at which the access time t<sub>RAC</sub> (max) is guaranteed. If t<sub>RCD</sub> ≥ t<sub>RCD</sub> (max), access time is determined according to t<sub>CAC</sub>.
     15. t<sub>RAD</sub> (max) is not a restrictive operating parameter but instead represents the point at which the access time t<sub>RAC</sub> (max) is guaranteed. If t<sub>RAD</sub> ≥
  - 15. t<sub>RAD</sub> (max) is not a restrictive operating parameter but instead represents the point at which the access time t<sub>RAC</sub> (max) is guaranteed. If t<sub>RAD</sub> ≥ t<sub>RAD</sub> (max), access time is determined according to t<sub>AA</sub>.
  - 16. Operation is guaranteed if either t<sub>DZC</sub> or t<sub>DZO</sub> i s satisfied.

#### **Timing Chart**

#### **Read Cycle**



## **Early Write Cycle**



#### **Upper Byte Early Write Cycle**



#### **Lower Byte Early Write Cycle**



## Write Cycle (OE Control)



# **Upper Byte Write Cycle (OE Control)**



## Lower Byte Write Cycle (OE Control)



#### **Read-Modify-Write Cycle**



#### **Read-Modify Upper Byte Write Cycle**



#### **Read-Modify Lower Byte Write Cycle**



#### **Fast Page Mode Read Cycle**



#### **Fast Page Mode Early Write Cycle**



0E:. H. ou. f.

#### Fast Page Mode Upper Byte Early Write Cycle



#### Fast Page Mode Lower Byte Early Write Cycle



## Fast Page Mode Read-Modify-Write Cycle



## Fast Page Mode Read-Modify Upper Byte Write Cycle



## Fast Page Mode Read-Modify Lower Byte Write Cycle



#### **Hidden Refresh Cycle**



INVALID DATA .H. ob. f.

A02924

#### **RAS-Only Refresh Cycle**



#### **CAS-Before-RAS Refresh Cycle**



#### CAS-Before-RAS Refresh Counter Test Cycle (Read)



## CAS-Before-RAS Refresh Counter Test Cycle (Write)



# CAS-Before-RAS Refresh Counter Test Cycle (Read-Modify-Write)



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of March, 1996. Specifications and information herein are subject to change without notice.