## **CD-ROM Spindle Motor Driver** #### Overview The LB1916 is a 3-phase motor driver that is optimal for driving CD-ROM spindle motors. #### **Functions and Features** - 3-phase brushless motor driver - 120° voltage linear drive control - V-type input used for the control voltage - · Control gain switching supported - Pins for system control and control of acceleration and deceleration provided. - Start/stop pin provided. - · Hall bias circuit ## **Package Dimensions** unit: mm #### 3219-QFP34H-C ## **Specifications** #### Absolute Maximum Ratings at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|------------------------|----------------|-------------|------| | | V <sub>CC</sub> 1 max | | 14 | V | | Maximum supply voltage | V <sub>CC</sub> 2 max | | 7.0 | V | | Output voltage | V <sub>O</sub> U, V, W | | 13 | V | | Output current | I <sub>OUT</sub> | | 1.0 | Α | | Allowable power dissipation | Pd max | Independent IC | 0.77 | W | | Operating temperature | Topr | | -20 to +75 | °C | | Storage temperature | Tstg | | -55 to +150 | °C | #### Allowable Operating Ranges at $Ta = 25^{\circ}C$ | Parameter | Symbol | Conditions | Ratings | Unit | |---------------------------------|-------------------|---------------------------------------|-------------------------|------| | 0 1 1 | V <sub>CC</sub> 1 | | 5 to 12.5 | V | | Supply voltage | V <sub>CC</sub> 2 | V <sub>CC</sub> 1 ≥ V <sub>CC</sub> 2 | 4.3 to 6.5 | V | | V <sub>CREF</sub> input voltage | V <sub>CREF</sub> | | V <sub>CC</sub> 2/2±1.0 | V | ## LB1916 # Electrical Characteristics at $Ta=25^{\circ}C,\,V_{CC}1$ = 12 $V,\,V_{CC}2$ = 5 V | Dorometer | Symbol Conditions | | Ratings | | | Unit | |------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------|------------|------|------|------| | Parameter | Symbol | Conditions | min | typ | max | Unit | | Supply current drain | I <sub>CC</sub> 1 | $V_C = 2.5 \text{ V}, V_{CREF} = 2.5 \text{ V}, R_L = \infty, \\ VS/S = 5 \text{ V}, VRF = GND$ | | 17 | 30 | mA | | | I <sub>CC</sub> 2 | V <sub>C</sub> = 2.5 V, V <sub>CREF</sub> = 2.5 V | | 7.5 | 10.5 | mA | | (I <sub>CC</sub> for V <sub>CC</sub> 1) | I <sub>CC</sub> 3 | $V_C = 2.5 \text{ V}, V_{CREF} = 2.5 \text{ V}, R_L = \infty, \\ VS/S = 0 \text{ V}, VRF = GND$ | | 0.9 | 3 | mA | | [Drive Block] | | | | | | | | Output saturation voltage | V <sub>O</sub> (sat)1 | I <sub>OUT</sub> = 0.4 A, sink + source | | 1.6 | 2.2 | V | | Output Saturation Voltage | V <sub>O</sub> (sat)2 | I <sub>OUT</sub> = 0.8 A, sink + source | | 2.0 | 3.0 | V | | Output TRS sustainable voltage | V <sub>O</sub> (sus) | I <sub>OUT</sub> = 20 mA, * | 14 | | | V | | Output center voltage | V <sub>OQ</sub> | V <sub>C</sub> = 2.5 V, V <sub>CREF</sub> = 2.5 V | 5.7 | 6.0 | 6.3 | V | | Hall amplifier input offset voltage | VH offset | | <b>–</b> 5 | | +5 | mV | | Hall amplifier input bias current | IH bias | | | 1 | 5 | μA | | Hall amplifier common-mode input voltage range | VHch | | 1.3 | | 2.2 | V | | Hall input/output voltage gain | VG <sub>HO</sub> | | 38 | 41 | 44 | dB | | Control - output drive gain 1 | VG <sub>CO</sub> 1 | RZ1 = RZ2, GC1 = L, GC2 = L | 23 | 26 | | dB | | Control - output channel difference 1 | ΔVG <sub>CO</sub> 1 | RZ1 = RZ2, GC1 = L, GC2 = L | -1.5 | | +1.5 | dB | | Control - output drive gain 2 | VG <sub>CO</sub> 2 | RZ1 = RZ2, GC1 = L, GC2 = H | 29 | 32 | | dB | | Control - output channel difference 2 | ΔVG <sub>CO</sub> 2 | RZ1 = RZ2, GC1 = L, GC2 = H | -1.9 | | +1.9 | dB | | Input dead band voltage | V <sub>DZ</sub> | RZ1 = RZ2, GC1 = L, GC2 = H<br>V <sub>O</sub> (voltage between out and OUT) = 0.1 V | | ±24 | ±50 | mV | | Input bias current 1 | I <sub>B</sub> SERVO | VC = 1.0 V | | | 500 | nA | | S/S pin high-level voltage | VS/S H | Inputs are CMOS level,<br>(See Note.) S/S pin Vth = V <sub>CC</sub> 2/2 | 4.0 | | | V | | S/S pin low-level voltage | VS/S L | Inputs are CMOS level,<br>(See Note.) S/S pin Vth = V <sub>CC</sub> 2/2 | | | 1.0 | V | | Gain control 1 high-level voltage | V <sub>GC</sub> 1 H | Inputs are CMOS level,<br>(See Note.) GC1 pin Vth = 2.0 V | 4.0 | | | V | | Gain control 1 low-level voltage | V <sub>GC</sub> 1 L | Inputs are CMOS level,<br>(See Note.) GC1 pin Vth = 2.0 V | | | 1.0 | V | | Gain control 2 high-level voltage | V <sub>GC</sub> 2 H | Inputs are CMOS level,<br>(See Note.) GC2 pin Vth = 2.0 V | 4.0 | | | ٧ | | Gain control 2 low-level voltage | V <sub>GC</sub> 2L | Inputs are CMOS level,<br>(See Note.) GC2 pin Vth = 2.0 V | | | 1.0 | ٧ | | S/S pin input current | IS/S | Input voltage = 5 V | | 50 | 100 | μA | | Gain control 1 and 2 current | I <sub>GC</sub> | Input voltage = 5 V | | 53 | 110 | μA | | Rotation output saturation voltage | V(sat)H.FG1, 2 | $I_O = -5 \text{ mA}$ | | 0.24 | 0.5 | V | | Rotation output Saturation voltage | V(sus)H.FG1, 2 | * | | | 7 | V | | Hall bias voltage | VH± | $I_{O} = 5 \text{ mA}, R_{H} = 200 \Omega$ | 0.7 | 0.97 | 1.2 | V | | CTRL pin high-level voltage VS/S H | | CTRL1 and CTRL2 are common,<br>Inputs are CMOS level,<br>(See Note.) CTRL pin Vth = 2.5 V | 4.0 | | | V | | CTRL pin low-level voltage VS/S L | | CTRL1 and CTRL2 are common,<br>Inputs are CMOS level,<br>(See Note.) CTRL pin Vth = 2.5 V | | | 1.0 | V | | CTRL input pin | I <sub>CTRL</sub> | Input voltage = 5 V | | 53 | 110 | μA | | Thermal shutdown operating voltage | TSD | * | 150 | 180 | 210 | °C | | Thermal shutdown hysteresis | ΔTSD | * | | 15 | | °C | Note: Items marked with an asterisk are design target values and are not tested. ## **Hall Logic Truth Table** | | 0 0:1 | Hall input | | | E 1/ | |---|-------------------|-----------------|-----------------|-----------------|-------------------------| | | Source → Sink | U <sub>IN</sub> | V <sub>IN</sub> | W <sub>IN</sub> | Forward/reverse control | | _ | $V \rightarrow V$ | | | Forward | | | 1 | $V \rightarrow W$ | Н | Н | L | Reverse | | | $W \rightarrow U$ | | | L | Forward | | 2 | $U \to W$ | Н | L | | Reverse | | _ | $V \rightarrow W$ | | l . | Н | Forward | | 3 | $V \rightarrow V$ | L | L | | Reverse | | | $U \rightarrow V$ | | L H | L | Forward | | 4 | V→> U | L | | | Reverse | | _ | $V \rightarrow U$ | | | | Forward | | 5 | $U \to V$ | H | L | Н | Reverse | | 6 | $U \to W$ | | l | Н | Forward | | | $W \rightarrow U$ | L | Н | | Reverse | An input "H" state is defined as $U_{IN}1>U_{IN}2,\,V_{IN}1>V_{IN}2,$ and the potential difference is at least 0.2 V. When $V_C > V_{CREF}$ : Forward rotation When $V_C < V_{CREF}$ : Reverse rotation ## **Mode Switching Truth Table** | CTRL0 | CTRL1 | Mode | |-------|-------|--------------| | L | L | Control | | L | Н | Control | | Н | L | Acceleration | | Н | Н | Deceleration | The low level is 0 to 1.0 V The high level is 4.0 V or higher ## When V-> V---- Forward retation #### **Pin Assignment** ## **Peripheral Circuit Example** #### **Block Diagram** #### LB1916 #### **Pin Functions** | Pin No. | Pin | Pin voltage | Pin function | Equivalent circuit | |-----------------|----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | 3, 4,<br>20, 21 | GND | | • GND | | | 23<br>22<br>19 | Uouт<br>Vouт<br>Wouт | | Outputs Connect these pins to the motor. | V <sub>CC</sub> 1 (23) (22) (19) (19) (19) (10) (10) (10) (10) (10) (10) (10) (10 | | 17 | Rf | | Ground for the output transistors The output current can be detected as a voltage by connecting a resistor between the Rf pin and ground. This can then be used to implement overcurrent protection. | VCC2 | | 18, 24,<br>7 | NC | | No connection | | | 16 | V <sub>CC</sub> 2 | 4.3 to 6.5 V | Power supply for circuits other than the output block The power supply provided by this pin must be well stabilized so that noise does not occur. | | | 15<br>14 | Z1<br>Z2 | | • Connections for the resistors that set the front-end amplifier gain • Z1 and Z2 are common, and have a resistance of between a few tens of $k\Omega$ and a few hundreds of $k\Omega$ . • The gain is about 6 dB. | VCC2<br>(15)(14)<br>GND A06906 | | 13<br>12 | Vc<br>Vcref | V <sub>CC</sub> 2/2 ±1.0 | $ \begin{tabular}{ll} \bullet V_C \ is the speed control pin. \\ When $V_C > V_{CREF}$: Forward rotation \\ When $V_C < V_{CREF}$: Reverse rotation \\ The output voltage is controlled by the $V_C$ voltage. \\ \bullet V_{CREF}$ determines the motor control stop voltage. Normally, this will be $V_{CC}2/2$. $ | V <sub>CC</sub> <sup>2</sup> 13 | | 11<br>10 | GC1<br>GC2 | 0 to V <sub>CC</sub> 2 | I/O gain switching input GC1 switches Z1 and Z2 for the front end amplifier. When GC1 is low, Z1 is selected, and when GC1 is high, Z2 is selected. GC2 switches the amplifier in the second stage. | VCC2 | Continued on next page. #### LB1916 Continued from preceding page. | Pin No. | Pin | Pin voltage | Pin function | Equivalent circuit | |--------------------------------|---------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 9 8 | CTRL¢<br>CTRL1 | 0 to V <sub>CC</sub> 2 | Operating mode switching input These pins select control, acceleration, or deceleration according to the mode switching truth table. | V <sub>CC</sub> 2 | | 6 | S/S | 0 to V <sub>CC</sub> 2 | <ul> <li>Apply a high level to the S/S pin for start, and a low level for stop.</li> <li>The threshold is V<sub>CC</sub>2/2.</li> </ul> | 6 VCC2 | | 5 | FC | | Oscillation can be prevented by connecting a capacitor between<br>the FC pin and ground to lower the I/O gain frequency<br>characteristics. | V <sub>CC</sub> 2 | | 2<br>1<br>34<br>33<br>32<br>31 | W <sub>IN2</sub><br>W <sub>IN1</sub><br>V <sub>IN1</sub><br>V <sub>IN2</sub><br>U <sub>IN</sub> 1 | 1.3 to 2.2 V | W phase Hall element inputs Logic high is when W <sub>IN</sub> 1 > W <sub>IN</sub> 2. V phase Hall element tinputs Logic high is when V <sub>IN</sub> 1 > V <sub>IN</sub> 2. U phase Hall element inputs Logic high is when U <sub>IN</sub> 1 > U <sub>IN</sub> 2. | V <sub>CC</sub> 2 1 33 33 31 31 A06912 | | 30<br>29 | VH+<br>VH- | 2.4 V<br>1.4 V | Hall element power supply There is a potential difference of 1.0 V between VH+ and VH | VCC2 30 A06913 | Continued on next page. Continued from preceding page. | Pin No. | Pin | Pin voltage | Pin function | Equivalent circuit | |----------|-------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | 28<br>27 | HFG2<br>HFG1 | 0 to V <sub>CC</sub> 2 | Hall FG pins The Hall waveform is modified and used as FG pulses. The phase relationship between HFG1 and HFG2 is used as a forward/reverse signal. | VCC2<br>28<br>27<br>A06914 | | 26 | CL | 0 to V <sub>CC</sub> 2 | The current limiter operates when the Rf pin voltage reaches the voltage on the CL pin. The CL potential is determined externally. | V <sub>CC</sub> 2 | | 25 | V <sub>CC</sub> 1 | 5 to 12.5 V | Power supply for the output block The power supply provided to this pin must be well stabilized so that noise does not occur. | | - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of May, 1997. Specifications and information herein are subject to change without notice.