# Office Automation-Use 3-Phase Brushless Motor ### **Overview** The LB1820 is a three-phase brushless motor with a digital speed control circuit built in. The LB1820 is ideally suited for use in office automation applications such as laser beam printers and drum motor drivers ### **Features** - Three-phase brushless motor driver with digital speed control function - 30 V withstand voltage and 2.5 A output current - · Current limiter built in - Low-voltage protection circuit built in - Thermal shutdown circuit built in - · Hall amp with hysteresis - Start/stop pin built in - · Crystal oscillator and divider built in - · Digital speed control circuit built in - · Lock detector built in ### **Package Dimensions** unit: mm #### 3147-DIP28HS # **Specifications** ### Absolute Maximum Ratings at Ta = 25 °C | Parameter | Symbol | Conditions | Ratings | Unit | |-------------------------------|-----------------|----------------------------------|-------------|------| | Maximum supply voltage 1 | V <sub>CC</sub> | | 30 | V | | Maximum supply voltage 2 | V <sub>M</sub> | | 30 | V | | Output current | IO | t ≦ 100 ms | 2.5 | Α | | Allowable power dissipation 1 | Pd max 1 | Independent IC | 3 | W | | Allowable power dissipation 2 | Pd max 2 | With arbitrarily large heat sink | 20 | W | | Operating temperature | Topr | | -20 to +80 | °C | | Storage temperature | Tstg | | -55 to +150 | °C | ### Allowable Operating Ranges at $Ta = 25 \,^{\circ}C$ | Parameter | Symbol | Conditions | Ratings | Unit | |----------------------------------|-----------------|------------|-----------|------| | Supply voltage range 1 | V <sub>CC</sub> | | 9.5 to 28 | V | | Supply voltage range 2 | V <sub>M</sub> | | 5 to 28 | V | | Voltage regulator output current | I <sub>VH</sub> | | 0 to +20 | mA | | Comparator output current | losc | | 0 to +30 | mA | | Lock detector output current | I <sub>LD</sub> | | 0 to +20 | mA | # LB1820 # Electrical Characteristics at Ta = 25 $^{\circ}C,\ V_{CC}$ = $V_{M}$ = 24 V | Davamatan | Ch al | Conditions | | 4 | | I India | |--------------------------------|-------------------------------------------------|----------------------------------------------|------|------------|------------|---------| | Parameter | Symbol | Conditions | min | typ | max | Unit | | Supply current 1 | I <sub>CC1</sub> | | | 33 | 50 | mA | | Supply current 2 | I <sub>CC2</sub> | Stop mode | | 3 | 5 | mA | | Output saturation voltage | V <sub>O (sat)</sub> 1<br>V <sub>O(sat)</sub> 2 | I <sub>O</sub> = 1 A<br>I <sub>O</sub> = 2 A | | 2.1<br>3.0 | 3.0<br>4.2 | V | | Output leak current | I <sub>O</sub> leak | | | | 100 | μA | | Voltage regulator | | | | | | | | Output voltage | V <sub>H</sub> | I <sub>VH</sub> = 10 mA | 3.8 | 4.15 | 4.5 | V | | Voltage variation | ΔV <sub>H</sub> 1 | V <sub>CC</sub> = 9.5 to 28 V | | 60 | 150 | mV | | Load variation | ΔV <sub>H</sub> 2 | I <sub>VH</sub> = 5 to 20 mA | | 60 | 150 | mV | | Temperature coefficient | | VII | | -2 | | mV/ ∘C | | Hall amp | | | | | | | | Input bias current | I <sub>HB</sub> | | | 1 | 4 | μA | | Common-mode input voltage | V <sub>ICM</sub> | | 1.5 | | 2.8 | V | | Hall input sensitivity | - ICIVI | | 100 | | | mVp-p | | Hysteresis width | ΔV <sub>IN</sub> | | 24 | 33 | 42 | mV | | Low-to-high input voltage | V <sub>SLH</sub> | | 8 | 20 | 32 | mV | | High-to-low input voltage | V <sub>SHL</sub> | | -25 | -13 | -1 | mV | | Oscillator | 1 1 3 TL | | | | | | | High-level output voltage | V <sub>OH(CR)</sub> | | 2.9 | 3.2 | 3.5 | V | | Low-level output voltage | V <sub>OL(CR)</sub> | | 0.9 | 1.1 | 1.3 | V | | Oscillation amplitude | *OL(CR) | | 1.8 | 2.1 | 2.4 | V | | Oscillation frequency | f | R = 30 kΩ, C = 1500 pF | 1.0 | 18.5 | ۵.٦ | kHz | | Temperature coefficient | Δf | 11 - 00 142, 0 - 1000 pi | | 0.1 | | %/ °C | | Comparator output voltage | V <sub>OSC</sub> | I <sub>OSC</sub> = 20 mA | | 0.1 | 1.5 | 707 U | | Current limiter | VOSC | 10SC - 20 IIIA | | | 1.5 | V | | Limiter 1 | V <sub>Rf</sub> 1 | | 0.42 | 0.5 | 0.6 | V | | Limiter 2 | V <sub>Rf</sub> 2 | | 0.42 | 0.44 | 0.48 | V | | Thermal shutdown | VRt² | | 0.4 | 0.44 | 0.40 | | | | | | T | | | | | Thermal shutdown temperature | TSD | Design target | 150 | 180 | | °C | | Hysteresis width | ΔTSD | | | 30 | | °C | | Low-voltage protection voltage | V <sub>LVSD</sub> | | 7.5 | 8.1 | 8.7 | V | | Hysteresis width | $\Delta V_{LVSD}$ | | 0.45 | 0.6 | 0.75 | V | | FG amp | | | | | | | | Input offset voltage | V <sub>IO(FG)</sub> | | -10 | | +10 | mV | | Input bias current | I <sub>B(FG)</sub> | | -1 | | +1 | μA | | High-level output voltage | V <sub>OH(FG)</sub> | $I_{FG} = -2 \text{ mA}$ | 5.6 | 6.2 | 6.8 | V | | Low-level output voltage | V <sub>OL(FG)</sub> | $I_{(FG)} = 2 \text{ mA}$ | | 1 | 1.5 | V | | FG input sensitivity | | 10 × Gain | 5 | | | mV | | Schmitt width at next stage | | | | 16 | | mV | | Operating frequency range | | | | | 5 | kHz | | Open-loop voltage gain | | | 60 | | | dB | | Speed discriminator | | | | | | | | High-level output voltage | V <sub>OH(D)</sub> | | | 4.7 | | V | | Low-level output voltage | V <sub>OL(D)</sub> | | | 0.3 | | V | | Maximum clock frequency | | | 1.0 | | | MHz | | Number of counts | | | 2044 | 2046 | 2048 | | | Integrator | | | | | | | | Input offset voltage | V <sub>IO(INT)</sub> | | -10 | | +10 | mV | | Input bias current | I <sub>B(INT)</sub> | | -0.4 | | +0.4 | μA | | High-level output voltage | V <sub>OH(INT)</sub> | | 3.7 | 4.3 | 4.9 | V | | Low-level output voltage | V <sub>OL(INT)</sub> | | | 0.8 | 1.2 | V | | Open-loop gain | | | 60 | | | dB | | Gain-bandwidth product | | | | 1.6 | | MHz | | Reference voltage | | | -5% | V5/2 | 5% | V | | 5 V supply | V5 | | 4.6 | 5 | 5.4 | V | | | | | | | | | Continued on next page. ### Continued from preceding page. | Parameter | Symbol | Symbol Conditions | | typ | max | Unit | |------------------------------------|---------------------|-----------------------------------|------|--------|------|---------| | Lock detector | | | | | | | | Low-level output voltage | V <sub>OL(LD)</sub> | I <sub>LD</sub> =10 mA | | | 0.5 | V | | Lock range | • | | | ±3.125 | | % | | Start/stop pin | | | | | | | | Start/stop operating voltage | | 0.4 | 0.5 | 0.6 | V | | | Crystal Oscillator | | | | | | | | Precision of oscillating frequency | | Referenced to indicated frequency | -500 | | +500 | ppm | | Temperature coefficient | | | | -3 | | ppm/ °C | | Drift in rotational speed | | | | ±0.01 | | % | ### **Truth Table** | | Source → Sink | | Input | | | |---|----------------|-----|-------|-----|--| | | Source → Silik | IN1 | IN2 | IN3 | | | 1 | OUT 3 → OUT 2 | | Н | L | | | 2 | OUT 3 → OUT 1 | Н | L | L | | | 3 | OUT 2 → OUT 1 | Н | L | Н | | | 4 | OUT 2 → OUT 3 | L | L | Н | | | 5 | OUT 1 → OUT 3 | L | Н | Η | | | 6 | OUT 1 → OUT 2 | L | Н | L | | # **Pin Assignment** # Internal Equivalent Circuit Block Diagram # LB1820 # Pin Description | Pin No. | Pin Name | Functions | |----------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19, 20<br>17, 18<br>15, 16 | IN <sup>+</sup> 1, IN <sup>-</sup> 1<br>IN <sup>+</sup> 2, IN <sup>-</sup> 2<br>IN <sup>+</sup> 3, IN <sup>-</sup> 3 | OUT 1: Hall element input pins for Phase 1. "H" logic is the state when IN <sup>+</sup> > IN <sup>-</sup> . OUT 2: Hall element input pins for Phase 2. "H" logic is the state when IN <sup>+</sup> > IN <sup>-</sup> . OUT 3: Hall element input pins for Phase 3. "H" logic is the state when IN <sup>+</sup> > IN <sup>-</sup> . | | 6<br>8<br>10 | OUT 1<br>OUT 2<br>OUT 3 | Output pin 1. Output pin 2. Output pin 3. | | 2 | V <sub>CC</sub> | Power supply for other than output blocks. | | 12 | V <sub>M</sub> | Power supply for output blocks. | | 11 | R <sub>f</sub> | Output current detection pin. R <sub>f</sub> is connected across this pin and GND to detect the output current as voltage. | | 14 | GND | Ground for other than output blocks. The lowest potential of output transistor is the voltage at R <sub>f</sub> pin. | | 3 | CR | Sets the oscillating frequency of the switching regulator. | | 1 | OSC | Outputs duty-controlled pulses. Open-collector output. | | 24 | INT <sub>OUT</sub> | Integrator output pin (speed control pin). Varies the switching regulator output voltage. | | 25 | INT <sub>IN</sub> | Integrator input pin. | | 23 | D <sub>OUT</sub> | Speed discriminator output pin. Goes LOW when the specified speed is exceeded. | | 4 | С | Suppresses ripples in the motor current during operation of current limiter 2. | | 22 | LD | Lock detection pin. Goes HIGH when the motor rotation speed is within the locking range. | | 27<br>26 | FG <sub>IN</sub> −<br>FG <sub>IN</sub> + | FG pulse input (Start/Stop control) pin. FG pulse input (4 V supply) pin. | | 28 | FG <sub>OUT</sub> | FG amp output pin. | | 21 | Xtal | Crystal oscillator connecting pin. | | 13 | 5 V | 5 V supply pin. | ### **Operation Notes** #### **Speed Control Circuit** This IC uses a speed discrimination circuit to perform speed control. The rotation accuracy of the speed discrimination method depends on the counter count. The counter count in this IC is 2046. On the FG1 cycle, a speed error signal with a resolution of 1/2046 is output from the $D_{OUT}$ pin (charge pump method). The D<sub>OUT</sub> output shifts among three states: high, high impedance, and low: High : Output S (acceleration signal) High impedance : When neither output S nor output F is output Low : Output F (deceleration signal) The relationship between the FG frequency ( $f_{FG}$ ) and the quartz oscillation frequency ( $f_{OSC}$ ) can be calculated as follows: $f_{FG} = f_{OSC} \div (ECL \text{ division ratio} \times \text{count})$ $f_{OSC} \div (8 \times 2046)$ $f_{OSC} \div 16368$ ### **PAM Drive System** This IC controls motor rotations by configuring an external switching regulator, and controlling the voltage $(V_M)$ of the regulator. Select a switching regulator diode with a short reverse recovery time such as an FRD (First Recovery Diode). Because even a smooth coil can become a noise source, attention must be paid to the arrangement of components on the board (especially avoiding the effects of FG signal lines and integrated amplifiers). Select a normal rectifier diode for the upper and lower motor drive pin section (OUT1 to 3). #### **Current Limiter Circuit** The current limiter circuit consists of two limiter circuits. Limiter 1 Detection voltage $V_{Rf}l = 0.5 \text{ V}$ typ. Current is limited by putting the lower output transistor in the nonsaturated state and then dropping the voltage applied to the motor. 2 Limiter 2 Detection voltage $V_{Rf}2 = 0.44 \text{ V}$ typ. The $V_M$ voltage is limited by limiting the OSC pin "on duty" ratio. Normally, if an excessive load is put on the motor, limiter 1 operates first, and after a delay in the switching regulator, limiter 2 operates. Sometimes, after startup, the ASO of the output transistor is very severe. In such a case, it is necessary to perform a soft start (in which $V_M$ is increased gradually). When using soft starts, connect a capacitor between the pin $(V_M, 5 \text{ V}, \text{ etc.})$ on which the voltage is to be increased during startup and the C pin. If soft starts are not to be used, connect a capacitor between the C pin and ground. #### **Speed Lock Range** The speed lock signal is output from the LD pin. The speed lock range is within $\pm 3.13\%$ ; if the motor rotations fall within the lock range the LD pin goes low (open collector output). #### **Start/stop Operation** The $FG_{IN}^-$ pin also serves as the start/stop pin. When the $FG_{IN}^-$ pin is connected to a transistor, etc., and the voltage is 0.5 V typ. or less, the stop state goes into effect. In the stopped state, in addition to the drive outputs being turned off, the $FG_{IN}^+$ , 5 V, and other regulator outputs are also turned off. When it is necessary to drive the motor at high speed, improvement is possible by adding a resistor (of approximately 1 M $\Omega$ ) between FG<sub>OUT</sub> and V<sub>CC</sub>. (The time from when the transistor is turned off until FG<sub>IN</sub><sup>-</sup> goes to 0.5V is reduced.) ### **Initial Reset Operation** At startup, it is possible to apply an initial reset to the logic circuits by delaying the increase in voltage on $FG_{IN}^-$ . If an initial reset is not applied, the LD pin may go low from start until the FG pulse is input to the logic circuits (until output of approximately 16 mVp-p is generated on $FG_{OUT}$ ). When an FG reset is applied, the capacitor between the $FG_{IN}^+$ and GND should be 4.7 $\mu F$ or more (in order to delay the rise in $FG_{IN}^-$ ). Caution is required, because if the FG amplifier input capacitor is too small and the feedback capacitor is too large, the reset time will be shorter. At start, a delay of about 5 $\mu S$ or more from the rising edge of the 5 V regulator output until the $FG_{IN}^-$ voltage goes to 1.2 V is desirable. ### **PWM Frequency Setting** The PWM frequency is determined by the resistor and capacitor connected to the CR pin. When a resistor is connected to the $FG_{IN+}$ pin, the PWM frequency can be roughly calculated by the following formula: $$f_{PWM} = 1 \div (1.2 \times C \times R)$$ The resistor must not be less than $30 \text{ k}\Omega$ . It is desirable for the PWM frequency to be about 15 kHz. #### **Quartz Oscillator** An oscillator, capacitor and resistor are to be connected to the quartz oscillator. When selecting the oscillator and the external capacitor and resistor, always obtain approval from the manufacturer of the oscillator in order to avoid problems. (Circuit with external quartz oscillator) External constants (reference values) | Xtal (MHz) | C1 (pF) | C2 (pF) | R (kΩ) | |------------|---------|---------|--------| | 3 to 4 | 39 | 82 | 0.82 | | 4 to 5 | 39 | 82 | 1.0 | | 5 to 7 | 39 | 47 | 1.5 | | 7 to 10 | 39 | 27 | 2.0 | However, use a crystal such that the base wave $f_O$ impedance : $3f_O$ impedance = 1 : 5 or more When inputting external signals (of several MHz) to the quartz oscillator, connect external components as shown in the diagram below. $f_{IN} = 1$ to 8 MHz Input signal level High level voltage: 4.0 V min. Low level voltage: 1.5 V max. $Ra = 2 k\Omega$ , $Rb = 1 k\Omega$ (reference values) - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of April, 1996. Specifications and information herein are subject to change without notice.