

# DMOS DUAL FULL BRIDGE DRIVER

ADVANCE DATA

- SUPPLY VOLTAGE UP TO 48V
- $\blacksquare$  R<sub>DS(ON)</sub> 1.2 $\Omega$  (25°C)
- CROSS CONDUCTION PROTECTION
- THERMAL SHUTDOWN
- 0.5A DC CURRENT
- TTL/CMOS COMPATIBLE DRIVER
- HIGH EFFICIENCY CHOPPING

### **DESCRIPTION**

The L6204 is a dual full bridge driver for motor control applications realized in BCD technology which combines isolated DMOS power transistors with CMOS and Bipolar circuits on the same chip. By using mixed technology it has been possible to optimize the logic circuitry and the power stage to achieve the best possible performance.

The logic inputs are TTL/CMOS compatible. Both channels are controlled by a separate Enable. Each bridge has a sense resistor to control the current level.

### MULTIPOWER BCD TECHNOLOGY



The L6204 is mounted in an 20-lead Powerdip and SO 24+2+2 packages and the four center pins are used to conduct heat to the PCB. At normal operating temperatures no external heatsink is required.

#### **BLOCK DIAGRAM**



March 1994 1/10

# **PIN CONNECTIONS** (Top view)



#### **PIN FUNCTIONS**

| SO<br>Pin<br>(*) | DIP<br>Pin | Symbols          | Functions                                                                        |
|------------------|------------|------------------|----------------------------------------------------------------------------------|
| 1                | 1          | SENSE 1          | Sense resistor to provide the feedback for motor current control of the bridge A |
| 2                | 2          | IN1              | Digital input from the motor controller (bridge A)                               |
| 3                | 3          | ENABLE 1         | A logic level low on this pin disable the bridge A                               |
| 6                | 4          | OUT 1            | Output of one half bridge of the bridge A                                        |
| 7                | 5          | GND              | Common Power Ground                                                              |
| 8                | 6          | GND              | Common Power Ground                                                              |
| 9                | 7          | OUT 3            | Ouput of one half bridge of the bridge B                                         |
| 12               | 8          | ENABLE 2         | A logic level low on this pin disable the bridge B                               |
| 13               | 9          | IN 3             | Digital input from the motor controller (bridge B)                               |
| 14               | 10         |                  | Sense resistor to provide the feedback for motor current control of the bridge B |
| 15               | 11         |                  | Oscillator output for the external charge pump                                   |
| 16               | 12         | IN 4             | Digital input from the motor controller (bridge B)                               |
| 17               | 13         | OUT 4            | Output of one half bridge of the bridge B                                        |
| 20               | 14         | V <sub>S</sub> 2 | Supply voltage bridge B                                                          |
| 21               | 15         | GND              | Common Power Ground                                                              |
| 22               | 16         | GND              | Common Power Ground                                                              |
| 23               | 17         | V <sub>S</sub> 1 | Supply Voltage bridge A                                                          |
| 26               | 18         |                  | Output of one half bridge of the bridge A                                        |
| 27               | 19         | IN 2             | Digital input from the motor controller (bridge A)                               |
| 28               | 20         | VBOOT            | Overvoltage input for driving of the upper DMOS                                  |

<sup>(\*)</sup> For SO package the pins 4, 5, 10, 11, 18, 19, 24 and 25 are not connected.

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                            | Parameter                                                                                                                                                               | Test Conditions | Unit     |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|
| Vs                                | Supply Voltage                                                                                                                                                          | 50              | V        |
| $V_{IN,} V_{EN}$                  | Input or Enable Voltage Range                                                                                                                                           | -0.3 to +7      | V        |
| Io                                | Pulsed Output Current                                                                                                                                                   | 3               | Α        |
| V <sub>SENSE</sub>                | Sensing Voltage                                                                                                                                                         | -1 to 4         | V        |
| V <sub>BOOT</sub>                 | Bootstrap Supply                                                                                                                                                        | 60              | V        |
| P <sub>tot</sub>                  | Total power dissipation: (T <sub>pins</sub> = 80°C)<br>(T <sub>amb</sub> = 70°C no copper area on PCB)<br>(T <sub>amb</sub> = 70°C 8cm <sup>2</sup> copper area on PCB) | 5<br>1.23<br>2  | \$ \$ \$ |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and Junction Temperature                                                                                                                                        | -40 to 150      | °C       |



# THERMAL DATA

| Symbol                 | Description                             | so | DIP | Unit |
|------------------------|-----------------------------------------|----|-----|------|
| R <sub>th i-pins</sub> | Thermal Resistance Junction-pins Max    | 16 | 14  | °C/W |
| R <sub>th j-amb</sub>  | Thermal Resistance Junction-ambient Max | 73 | 65  | °C/W |

# **ELECTRICAL CHARACTERISTICS** ( $V_S = 42V$ , $T_j = 25$ °C unless otherwise specified)

| Symbol         | Parameter               | Test Condition                                | Min. | Тур. | Max.     | Unit     |
|----------------|-------------------------|-----------------------------------------------|------|------|----------|----------|
| Vs             | Supply Voltage          |                                               | 12   |      | 48       | V        |
| Is             | Total Quiescent Current | EN1=EN2=H; IN1=IN2=IN3=IN4=L<br>EN1 = EN2 = L |      |      | 10<br>10 | mA<br>mA |
| f <sub>C</sub> | Commutation Frequency   |                                               |      | 20   |          | KHz      |
| $T_J$          | Thermal Shutdown        |                                               |      | 150  |          | °C       |
| T <sub>d</sub> | Dead Time Protection    |                                               |      | 500  |          | ns       |

# **TRANSISTORS**

| I <sub>DSS</sub> | Leakage Current | OFF | 1   | mA |
|------------------|-----------------|-----|-----|----|
| R <sub>DS</sub>  | On Resistance   | ON  | 1.2 | Ω  |

# LOGIC LEVELS

| VINL, VENL                          | Input Low Voltage  |                                       | -0.3 |    | 0.8 | V  |
|-------------------------------------|--------------------|---------------------------------------|------|----|-----|----|
| V <sub>INH</sub> , V <sub>ENH</sub> | Input High Voltage |                                       | 2    |    | 7   | V  |
| I <sub>INL</sub> , I <sub>ENL</sub> | Input Low Current  | IN1 = IN2 = IN3 = IN4 = EN1 = EN2 = L |      |    | -10 | μА |
| I <sub>INH</sub> , I <sub>ENH</sub> | Input High Current | IN1 = IN2 = IN3 = IN4 = EN1 = EN2 = H |      | 50 |     | μΑ |

# **APPLICATION DIAGRAM**



#### **CIRCUIT DESCRIPTION**

L6204 is a dual full bridge IC designed to drive DC motors, stepper motors and other inductive loads. Each bridge has 4 power DMOS transistor with  $R_{DSon} = 1.2\Omega$  and the relative protection and control circuitry. (see fig. 3)

The 4 half bridges can be controlled independently by means of the 4 inputs IN!, IN2, IN3, IN4 and 2 enable inputs ENABLE1 and ENABLE2.

External connections are provided so that sensing resistors can be added for constant current chopper applications.

### LOGIC DRIVE (\*)

| INPU      | TS         |            |                                                                              |
|-----------|------------|------------|------------------------------------------------------------------------------|
|           | IN1<br>IN3 | IN2<br>IN4 | OUTPUT MOSFETS                                                               |
| EN1=EN2=H | LHH        | コエコエ       | Sink 1, Sink 2<br>Sink 1, Source 2<br>Source 1, Sink 2<br>Source 1, Source 2 |
| EN1=EN2=L | Х          | Х          | All transistor turned OFF                                                    |

L = Low H = High X = Don't care (\*) True table for the two full bridges

### **CROSS CONDUCTION**

Although the device guarantees the absence of cross-conduction, the presence of the intrinsic diodes in the POWER DMOS structure causes the generation of current spikes on the sensing terminals. This is due to charge-discharge phenomena in the capacitors C1 & C2 associated with the drain source junctions (fig. 1). When the output switches from high to low, a current spike is generated associated with the capacitor C1. On the low-to-high transition a spike of the same polarity is generated by C2, preceded by a spike of the opposite polarity due to the charging of the input capacity of the lower POWER DMOS transistor (see fig. 2).

Figure 1: Intrinsic Structures in the POWER MOS Transistors



Figure 2: Current Typical Spikes on the Sensing Pin



# TRANSISTOR OPERATION ON STATE

When one of the POWER DMOS transistors is ON it can be considered as a resistor  $R_{DS(ON)}$  = 1.2 $\Omega$  at a junction temperature of 25°C.

In this condition the dissipated power is given by:

$$P_{ON} = R_{DS(ON)} \cdot I_{DS}^2$$

The low R<sub>DS(ON)</sub> of the Multipower-BCD process can provide high currents with low power dissipation.

### **OFF STATE**

When one of the POWER DMOS transistor is OFF the V<sub>DS</sub> voltage is equal to the supply voltage and only the leakage current I<sub>DSS</sub> flows. The power dissipation during this period is given by:

$$Poff = Vs \cdot Idss$$

#### **TRANSITIONS**

Like all MOS power transistors the DMOS POWER transistors have as intrinsic diode between their source and drain that can operate as a fast freewheeling diode in switched mode applications. During recirculation with the ENABLE input high, the voltage drop across the transistor is RDS(ON) ID and when the voltage reaches the diode voltage it is clamped to its characteristic. When the ENABLE input is low, the POWER MOS is OFF and the diode carries all of the recirculation current. The power dissipated in the transitional times in the cycle depends upon the voltage and current waveforms in the application.

$$P_{trans.} = I_{DS}(t) \cdot V_{DS}(t)$$

### **BOOTSTRAP CAPACITORS**

To ensure the correct driving of high side drivers

Figure 3a: Two Phase Chopping



Figure 3b: One Phase Chopping



Figure 3c: Enable Chopping



a voltage higher than V<sub>S</sub> is supplied on pin 20 (V<sub>boot</sub>). This bootstrap voltage is not needed for the lower power DMOS transistor because their sources are grounded. To produce this voltage a charge pump method is used and mAde by two external capacitors and two diodes. It can supply the 4 driving blocks of the high side drivers. Using an external capacitor the turn-on speed of the high side driver is very high; furthermore with different capacitance values it is possible to adapt the device to different switching frequencies. It is also possible to operate two or more L6204s using only 2 diodes and 2 capacitance for all the ICs; all the Vboot pins are connected to the C<sub>store</sub> capacitance while the pin 11 (VCP) of just one L6204 is connect to C<sub>pump</sub>, obviously all the L6204 ICs have to be connected to the same Vs. (see fig. 4)

Figure 4



### **DEAD TIME**

To protect the device against simultaneous conduction in both arms of the bridge and the resulting rail-to-rail short, the logic circuits provide a dead time.

#### THERMAL PROTECTION

A thermal protection circuit has been included that will disable the device if the junction temperature reaches 150 °C. When the temperature has fallen to a safe level the device restarts under the control of the input and enable signals.

# **APPLICATION INFORMATION**

#### RECIRCULATION

During recirculation with the ENABLE input high, the voltage drop across the transistor is  $R_{DS(ON)}$ .  $I_L$  for voltages less than 0.7 V and is clamped at a voltage depending on the characteristics of the source-drain diode for greater voltages. Although the device is protected against cross conduction, current spikes can appear on the current sense pin due to charge/discharge phenomena in the intrinsic source drain capacitances. In the application this does not cause any problems because

the voltage created across the sense resistor is usually much less than the peak value, although a small RC filter can be added if necessary.

### POWER DISSIPATION (each bridge)

In order to achieve the high performance provided by the L6204 some attention must be paid to ensure that it has an adequate PCB area to dissipate the heat. The first stage of any thermal design is to calculate the dissipated power in the application, for this example the half step operation shown in figure 5 is considered.

### RISE TIME Tr

When an arm of the half bridge is turned on current begins to flow in the inductive load until the maximum current  $I_L$  is reached after a time  $T_r$ . The dissipated energy  $E_{OFF/ON}$  is in this case :

$$\mathsf{EOFF/ON} = [\mathsf{RDS(ON)} \cdot \mathsf{IL}^2 \cdot \mathsf{Tr}] \cdot 2/3$$

Figure 5



### ON TIME TON

During this time the energy dissipated is due to the ON resistance of the transistors  $E_{ON}$  and the commutation  $E_{COM}$ . As two of the POWER DMOS transistors are ON  $E_{ON}$  is given by :

$$E_{ON} = I_L^2 \cdot R_{DS(ON)} \cdot 2 \cdot T_{ON}$$

In the commutation the energy dissipated is:

 $E_{COM} = V_S \cdot IL \cdot T_{COM} \cdot f_{SWITCH} \cdot T_{ON}$ 

### Where:

 $T_{COM}$  = Commutation Time and it is assumed that;  $T_{COM}$  =  $T_{TURN-ON}$  =  $T_{TURN-OFF}$  = 100 ns fswitch = Chopper frequency

### FALL TIME T<sub>f</sub>

For this example it is assumed that the energy dissipated in this part of the cycle takes the same form as that shown for the rise time:

$$E_{ON/OFF} = [R_{DS(ON)} \cdot I_L^2 \cdot T_f] \cdot 2/3$$

# **QUIESCENT ENERGY**

The last contribution to the energy dissipation is due to the quiescent supply current and is given by:

EQUIESCENT = IQUIESCENT • Vs • T

### TOTAL ENERGY PER CYCLE

ETOT = (EOFF/ON + EON + ECOM + EON/OFF)bridge 1+ +(EOFF/ON + EON + ECOM + EON/OFF)bridge 2+ + EQUIESCENT The Total Power Dissipation PDIS is simply:

$$P_{DIS} = E_{TOT}/T$$

$$\begin{split} T_r &= \text{Rise time} \\ T_{ON} &= \text{ON time} \\ T_f &= \text{Fall Time} \\ T_d &= \text{Dead time} \\ T &= \text{Period} \end{split}$$

 $T = T_r + T_{ON} + T_f + T_d$ 

# POWERDIP-20 PACKAGE MECHANICAL DATA

| DIM. |      | mm    |       |       | inch  |       |
|------|------|-------|-------|-------|-------|-------|
|      | MIN. | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| a1   | 0.51 |       |       | 0.020 |       |       |
| В    | 0.85 |       | 1.40  | 0.033 |       | 0.055 |
| b    |      | 0.50  |       |       | 0.020 |       |
| b1   | 0.38 |       | 0.50  | 0.015 |       | 0.020 |
| D    |      |       | 24.80 |       |       | 0.976 |
| E    |      | 8.80  |       |       | 0.346 |       |
| е    |      | 2.54  |       |       | 0.100 |       |
| e3   |      | 22.86 |       |       | 0.900 |       |
| F    |      |       | 7.10  |       |       | 0.280 |
| I    |      |       | 5.10  |       |       | 0.201 |
| L    |      | 3.30  |       |       | 0.130 |       |
| Z    |      |       | 1.27  |       |       | 0.050 |



# **SO28 PACKAGE MECHANICAL DATA**

| DIM. |      | mm    |       |        | inch  |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| Dim. | MIN. | TYP.  | MAX.  | MIN.   | TYP.  | MAX.  |  |
| А    |      |       | 2.65  |        |       | 0.104 |  |
| a1   | 0.1  |       | 0.3   | 0.004  |       | 0.012 |  |
| b    | 0.35 |       | 0.49  | 0.014  |       | 0.019 |  |
| b1   | 0.23 |       | 0.32  | 0.009  |       | 0.013 |  |
| С    |      | 0.5   |       |        | 0.020 |       |  |
| c1   |      |       | 45°   | (typ.) |       |       |  |
| D    | 17.7 |       | 18.1  | 0.697  |       | 0.713 |  |
| Е    | 10   |       | 10.65 | 0.394  |       | 0.419 |  |
| е    |      | 1.27  |       |        | 0.050 |       |  |
| e3   |      | 16.51 |       |        | 0.65  |       |  |
| F    | 7.4  |       | 7.6   | 0.291  |       | 0.299 |  |
| L    | 0.4  |       | 1.27  | 0.016  |       | 0.050 |  |
| S    |      |       | 8° (  | max.)  |       |       |  |



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

 $\ ^{\odot}$  1994 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thaliand - United Kingdom - U.S.A.

