# L6202

# 0.3Ω DMOS FULL BRIDGE DRIVER

- SUPPLY VOLTAGE UP TO 48V
- 5A MAX PEAK CURRENT
- TOTAL RMS CURRENT UP TO 1.5A
- R<sub>DS (ON)</sub> 0.3Ω (TYPICAL VALUE AT 25°C)

SGS-THOMSON MICROELECTROMICS

- CROSS CONDUCTION PROTECTION
- TTL COMPATIBLE DRIVE
- OPERATING FREQUENCY UP TO 100KHz
- THERMAL SHUTDOWN
- INTERNAL LOGIC SUPPLY
- HIGH EFFICIENCY (TYPICAL 90%)

The L6202 is a full bridge driver for motor conrol applications realized in Multipower-BCD echnology which combines isolated DMOS ower transistors with CMOS and Bipolar circuits on the same chip. By using mixed technology it has been possible to optimise the logic circuitry and the power stage to achieve the best possible performance. The DMOS output transistors can leliver 1.5A RMS at motor supply voltages up o 48V and efficiently at high switching speeds. All the logic inputs are TTL, CMOS and  $\mu$ C compatible. Each channel (half-bridge) of the

## **3LOCK DIAGRAM**

une 1988

device is controlled by a separate logic input, while a common enable controls both channels. The L6202 is mounted in an 18-lead powerdip package and the six center pins are used to conduct heat to the PCB. Even at the full rated current and voltage no external heatsink is required at normal operating temperatures.







## ABSOLUTE MAXIMUM RATINGS

|                                          | Power supply                                                | 52         | v   |
|------------------------------------------|-------------------------------------------------------------|------------|-----|
| V <sub>OD</sub>                          | Differential output voltage (Between pins 10 and 8)         | 60         | Va  |
| Vod<br>V <sub>in</sub> , V <sub>en</sub> | Input or Enable voltage                                     | -0.3 to 7  | V   |
|                                          | Pulsed output current (note 1)                              | 5          | A   |
| •0                                       | - non repetitive (< 1ms)                                    | 10         | A   |
| V <sub>sense</sub>                       | Sensing voltage                                             | -1 to 4    | V   |
| Vb                                       | Buustrap peak voltage                                       | 60         | V 7 |
| P <sub>tot</sub>                         | Total power dissipation ( $T_{pins} = 90^{\circ}C$ )        | 5          | W = |
| 101                                      | $(T_{amb} = 70^{\circ}C \text{ no copper area on PCB})$     | 1.3        | W 🖞 |
|                                          | $(T_{amb} = 70^{\circ}C 4 cm^2 \text{ copper area on PCB})$ | 2          | W . |
| $T_{stg}, T_{j}$                         | Storage and junction temperature                            | -40 to 150 | °C  |

Note 1 : Pulse width limited only by junction temperature and the transient thermal impedance.

## CONNECTION DIAGRAM

(Top view)



## THERMAL DATA

| R <sub>th j-pins</sub> | Thermal resistance junction-pins              | max | 12 | °C/V |
|------------------------|-----------------------------------------------|-----|----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient (Fig. 21) | max | 60 | °C/V |
| 2/16<br>204            | SGS-THOMSON<br>MICROFILECTWONNES              |     |    |      |

## **PIN FUNCTIONS**

| PIN | NAME             | FUNCTION                                                                                                                                       |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SENSE            | A resistance R <sub>sense</sub> connected to this pin provides feed-<br>back for motor current control.                                        |
| 2   | ENABLE           | When a logic high is present on this pin the DMOS<br>POWER transistors are enabled to be selectively driven<br>by IN1 and IN2.                 |
| 3   | NO CONNECTION    |                                                                                                                                                |
| 4   | GND              | Common ground terminal.                                                                                                                        |
| 5   | GND              | Common ground terminal.                                                                                                                        |
| 6   | GND              | Common ground terminal.                                                                                                                        |
| 7   | NO CONNECTION    |                                                                                                                                                |
| 8   | OUT2             | Output of the half bridge.                                                                                                                     |
| 9   | V <sub>s</sub> . | Supply voltage.                                                                                                                                |
| 10  | OUT1             | Output of the half bridge.                                                                                                                     |
| 11  | BOOT1            | A boostrap capacitor connected to this pin ensures ef-<br>ficient driving of the upper POWER DMOS transistor at<br>high switching frequencies. |
| 12  | IN1              | Digital input from the motor controller.                                                                                                       |
| 13  | GND              | Common ground terminal.                                                                                                                        |
| 14  | GND              | Common ground terminal.                                                                                                                        |
| 15  | GND              | Common ground terminal.                                                                                                                        |
| 16  | IN2              | Digital input from the motor controller.                                                                                                       |
| 17  | BOOT2            | A boostrap capacitor connected to this pin ensures ef-<br>ficient driving of the upper POWER DMOS transistor at<br>high switching frequencies. |
| 18  | V <sub>ref</sub> | Internal voltage reference, a capacitor from this pin to GND increases stability of the POWER DMOS logic drive circuit.                        |

SGS-THOMSON MICROELECTRONICS

3/16

**ELECTRICAL CHARACTERISTICS** (Refer to the test circuits  $T_j = 25^{\circ}C$ ,  $V_s = 42V$ , unless otherwise stated)

| Parameter                        |                               | Test Conditions                                                        | Min. | Тур.          | Max. | Unit           |
|----------------------------------|-------------------------------|------------------------------------------------------------------------|------|---------------|------|----------------|
| Vs                               | Supply voltage                |                                                                        | 12   | 36            | 48   | v              |
| V <sub>ref</sub>                 | Reference voltage             |                                                                        |      | 13.5          |      | V              |
| IREF                             | Output current                |                                                                        |      |               | 2    | mA             |
| l <sub>s</sub>                   | Quiescent supply current      | $EN = H V_{1N} = L$<br>$EN = H V_{1N} = H I_{L} = 0$<br>EN = L Fig. 10 |      | 10<br>10<br>8 |      | mA<br>mA<br>mA |
| f <sub>c</sub>                   | Commutation frequency         |                                                                        |      | 30            | 100  | KHz            |
| Тj                               | Thermal shutdown              |                                                                        |      | 150           |      | °C             |
| T <sub>d</sub>                   | Dead time protection          |                                                                        |      | 100           |      | ns             |
| RANSISTORS                       |                               |                                                                        |      |               |      |                |
| OFF                              |                               |                                                                        |      |               |      |                |
| DSS                              | Leakage current               | Fig. 11 V <sub>s</sub> = 52V                                           |      |               | 1    | mA             |
| ON                               |                               |                                                                        |      |               |      |                |
| R <sub>DS</sub>                  | On resistance                 |                                                                        |      | 0.3           |      | Ω              |
| R <sub>DS</sub> (ON)             | Drain source voltage          | I <sub>DS</sub> = 1.2 A Fig. 9                                         |      | 0.36          |      | V              |
| V <sub>sens</sub>                | Sensing voltage               |                                                                        | -1   | ·             | 4    | V              |
| OURCE DRAI                       | N DIODE                       |                                                                        |      | -             | r    |                |
| V <sub>sd</sub>                  | Forward ON voltage            | I <sub>SD</sub> = 1.2A EN = L                                          |      | 0.9           |      | V              |
| t <sub>rr</sub>                  | Reverse recovery time         | $I_F = 1.2A$ $\frac{dif}{dt} = 25A/\mu s$                              |      | 300           |      | ns             |
| t <sub>fr</sub>                  | Forward recovery time         |                                                                        |      | 200           |      | ns             |
| OGIC LEVEL                       | S                             |                                                                        |      |               |      |                |
| VINL, VENL                       | Input Low voltage             |                                                                        | -0.3 |               | 0.8  | l v            |
| VINL, VENH                       | Input High voltage            |                                                                        | 2    |               | 7    | V              |
| INL, ENL                         | Input Low current             | V <sub>IN</sub> , V <sub>EN</sub> = L                                  |      |               | -10  | μA             |
| INH, IENH                        | Input High current            | V <sub>IN</sub> , V <sub>EN</sub> = H                                  |      | 30            |      | μA             |
| OGIC CONTR                       | OL TO POWER DRIVE TIM         | AING                                                                   |      |               |      |                |
| t <sub>1</sub> (V <sub>i</sub> ) | Source current turn-off delay | Fig. 12                                                                |      | 300           |      | ns             |
| t <sub>2</sub> (V <sub>i</sub> ) | Source current fall time      | Fig. 12                                                                |      | 200           |      | ns             |
| t <sub>3</sub> (V <sub>i</sub> ) | Source current turn-on delay  | Fig. 12                                                                |      | 400           |      | ns             |
| t4 (Vi)                          | Source current rise time      | Fig. 12                                                                |      | 200           |      | ns             |
| t <sub>5</sub> (V <sub>i</sub> ) | Sink current turn-off delay   | Fig. 13                                                                |      | 300           |      | ns             |
| t <sub>6</sub> (V <sub>i</sub> ) | Sink current fall time        | Fig. 13                                                                |      | 200           |      | ns             |
| t <sub>7</sub> (V <sub>i</sub> ) | Sink current turn-on delay    | Fig. 13                                                                |      | 400           |      | ns             |
| t <sub>8</sub> (V <sub>i</sub> ) | Sink current rise time        | Fig. 13                                                                |      | 200           |      | ns             |

5

4/16

SGS-THOMSON MICROELECTRONICS



SGS-THOMSON MICROELECTRONICS

----

5/16 207

G - 6325/2 P<sub>d</sub> (W) Vs=36V цM L=1mH ~~~ T=2ms 26 24 22 fs =100KHz 20 20KHz 18 PHASE CHOPPING 16 -ENABLE CHOPPING 14 12 10 8 6 4 2 2 3 4 5 6 7 I<sub>L</sub>(A) 1

Fig. 8 - Typical power dissipation vs. IL

Fig. 8a - Two phase chopping



Fig. 8b - One phase chopping



This Material Copyrighted By Its Respective Manufacturer

## Fig. 8c - Enable chopping



## **TEST CIRCUITS**



a) Source outputs



## TEST CIRCUITS (continued)

Fig. 10 - Quiescent current



Fig. 11 - Leakage current

a) Source outputs

#### b) Sink outputs



## SWITCHING TIMES











## CIRCUIT DESCRIPTION

The L6202 is a monolithic full bridge switching motor driver realized in the new Multipower-BCD technology which allows the integration of multiple, isolated DMOS power transistors plus mixed CMOS/bipolar control circuits. In this way it has been possible to make all the control inputs TTL, CMOS and  $\mu$ C compatible and aliminate the necessity of external MOS drive components.

## LOGIC DRIVE

| INPUTS              |     |     |                            |  |
|---------------------|-----|-----|----------------------------|--|
|                     | IN1 | IN2 | OUTPUT MOSFETS (*)         |  |
| V <sub>EN</sub> = H | L   | L   | Sink 1, Sink 2             |  |
|                     | L . | İН  | Sink 1, Source 2           |  |
|                     | H   | L   | Source 1, Sink 2           |  |
|                     | н   | н   | Source 1, Source 2         |  |
| V <sub>EN</sub> = L | ×   | ×   | All transistors turned oFF |  |

- = Low H = High X = Don't care \*) Numbers referred to INPUT 1 or INPUT2 controlled outputs stages

## **ROSS CONDUCTION**

Ithough the device guarantees the absence of ross-conduction, the presence of the intrinsic iodes in the POWER DMOS structure causes he generation of current spikes on the sensing erminals. This is due to charge-discharge phenomna in the capacitors C1 & C2 associated with the rain source junctions (Fig. 14). When the output witches from high to low, a current spike is enerated associated with the capacitor C1. On

ig. 14 – Intrinsic structures in the POWER MOS transistors  $_{\nu_{\rm s}}$ 



the low-to-high transition a spike of the same polarity is generated by C2, preceded by a spike of the opposite polarity due to the charging of the input capacity of the lower POWER DMOS transistor. (Fig. 15)

Fig. 15 - Current typical spikes on the sensing pin



## TRANSISTOR OPERATION

#### ON STATE

When one of the POWER DMOS transistor is ON it can be considered as a resistor  $R_{DS\,(ON)}$  (=  $0.3\Omega$ ) throughout the recommended operating range. In this condition the dissipated power is given by :

$$P_{ON} = R_{DS(ON)} \cdot I_{DS}^{2}$$

The low  $R_{DS (ON)}$  of the Multipower-BCD process can provide high currents with low power dissipation.

#### OFF STATE

When one of the POWER DMOS transistor is OFF the  $V_{DS}$  voltage is equal to the supply voltage and only the leakage current  $I_{DSS}$  flows. The power dissipation during this period is given by:

$$P_{OFF} = V_s \cdot I_{DSS}$$

The power dissipation is in the order of pW and is negligible in comparison to that dissipated in the ON STATE.

#### TRANSITIONS

Like all MOS power transistors the DMOS POWER transistors have as intrinsic diode between their source and drain that can operate as a fast freewheeling diode in switched mode

| ( 🗤 🖉 343-1 MUMBUN | 9 | /16 |
|--------------------|---|-----|
| SGS-THOMSON        |   |     |
|                    |   |     |

applications. During recirculation with the ENABLE input high, the voltage drop across the transistor is  $R_{DS}(ON) \cdot I_D$  and when the voltage reaches the diode voltage it is clamped to its characteristic. When the ENABLE input is low, the POWER MOS is OFF and the diode carries all of the recirculation current. The power dissipated in the transitional times in the cycle depends upon the voltage and current waveforms in the application.

 $P_{trans.} = I_{DS}(t) \cdot V_{DS}(t)$ 

#### **BOOSTRAP CAPACITORS**

To ensure that the POWER DMOS transistors are driven correctly gate source voltage of about 10V must be guaranteed for all of the N-channel DMOS transistors. This is no problem for the lower POWER DMOS transistors as their sources are refered to ground but a gate voltage greater than the supply voltage is necessary to drive the upper transistors. In the L6202 this achieved by an internal charge pump circuit that guarantees correct DC drive in combination with the boostrap circuit charges the external CB capacitors when the source transistor is OFF and the sink transistor is ON giving lower commutation losses switched mode operation. For efficient in charging the value of the boostrap capacitor should be greater than the input capacitance of the power transistor which is around 1nF. It is recommended that a capacitance of at least 10nF is used for the bootstrap. If a smaller capacitor is used there is a risk that the POWER transistors will not be fully turned on and they will show a higher R<sub>DS (ON)</sub>. On the other hand if a elevated value is used it is possible that a current spike may be produced in the sense resistor.

#### REFERENCE

To stabilise the internal drive circuit it is recommended that a capacitor be placed between this pin and ground. A value of  $0.22\mu$ F should be sufficient for most applications.

This pin is also protected against a short circuit to ground.

#### DEAD TIME

To protect the device against simultaneous conduction in both arms of the bridge and the

resulting rail to rail short, the logic control circuit provides a dead time greater than 40ns.

#### THERMAL PROTECTION

A thermal protection circuit has been included that will disable the device if the junction temperature e reaches 150°C. When the temperature has fallen to a safe level the device restarts under the control of the input and enable signals.

#### APPLICATION INFORMATION

#### RECIRCULATION

During recirculation with the ENABLE inputing high, the voltage drop across the transistor is  $R_{DS}(_{ON})$ . I<sub>L</sub> for voltages less than 0.7V and is clamped at a voltage depending on the characteristics of the source-drain diode for greater voltages. Although the device is protected against cross conduction, current spikes can appear of the current sense pin due to charge/discharge phenomena in the intrinsic source drain can pacitances. In the application this does no cause any problems because the voltage creater across the sense resistor is usually much less than the peak value, although a small RC filte can be added if necessary.

#### POWER DISSIPATION

In order to achieve the high performance provided by the L6202 some attention must be pair to ensure that it has an adequate PCB area to dissipate the heat. The first stage of any thermates design is to calculate the dissipated power in the application, for this example the half step operation shown in figure 16 is considered.

#### RISE TIME T<sub>r</sub>

When an arm of the half bridge is turned on cut; rent begins to flow in the inductive load unt the maximum current  $I_L$  is reached after a tim  $T_r$ . The dissipated energy  $E_{OFF/ON}$  is in thi case:

$$E_{OFF/ON} = [R_{DS}(ON) \cdot I_{L}^{2} \cdot T_{r}] \cdot 2/3$$

<u>10/16</u> 212 SGS-THOMSON

#### ON TIME TON

During this time the energy dissipated is due to the ON resistance of the transistors  $E_{ON}$  and the commutation  $E_{COM}.$  As two of the POWER DMOS transistors are ON  $E_{ON}$  is given by :

 $E_{ON} = I_{L}^{2} \cdot R_{DS(ON)} \cdot 2 \cdot T_{ON}$ 

n the commutation the energy dissipated is:

 $E_{COM} = V_s \cdot I_L \cdot T_{COM} \cdot f_{SWITCH} \cdot T_{ON}$ 

Vhere:

ig. 16

 $\Gamma_{COM} = Commutation$  Time and it is assumed that;

 $\Gamma_{COM} = T_{TURN-ON} = T_{TURN-OFF} = 100$ ns switch = Chopper frequency

#### FALL TIME T<sub>f</sub>

For this example it is assumed that the energy lissipated in this part of the cycle takes the same orm as that shown for the rise time:

$$E_{ON/OFF} = [R_{DS(ON)} \cdot I_{L}^{2} \cdot T_{f}] \cdot 2/3$$

#### QUIESCENT ENERGY

The last contribution to the energy dissipation is due to the quiescent supply current and is given by:

 $E_{QUIESCENT} = I_{QUIESCENT} \cdot V_s \cdot T$ 

#### TOTAL ENERGY PER CYCLE

$$E_{TOT} = E_{OFF/ON} + E_{ON} + E_{COM} + E_{ON/OFF} + E_{QUIESCENT}$$

The Total Power Dissipation PDIS is simply:

$$P_{DIS} = E_{TOT}/T$$

 $\begin{array}{rcl} T_r &=& \mbox{Rise time} \\ T_{ON} &=& \mbox{ON time} \\ T_f &=& \mbox{Fall time} \\ T_d &=& \mbox{Dead time} \\ T &=& \mbox{Period} \end{array}$ 

$$T = T_r + T_{ON} + T_f + T_d$$



#### **C MOTOR SPEED CONTROL**

ince the L6202 integrates a full H-Bridge in a ingle package it is idealy suited for controlling mall DC motors. When used for DC motor ontrol the L6202 provides the power stage reuired for both speed and direction control. The L6202 can be combined with a current reulator like the L6506 to implement a transconuctance amplifier for speed control, as shown in figure 17. In this particular configuration only half of the L6506 is used and the other half of the device may be used to control a second motor.

In this configuration the L6506 sense the voltage across the sense resistor,  $R_{SENSE}$ , to monitor the motor current. The L6506 then compares the sensed voltage against the current control input and chops the input signals to the L6202 to control the motor current.



Fig. 17 - Bidirectional DC motor control



## BIPOLAR STEPPER MOTORS APPLICATIONS

Bipolar stepper motors can be driven with an L297 or L6506, two L6202 bridge BCD drivers and very few external components. Together these three chips form a complete microprocessor-to-stepper motor interface.

As shown in Fig. 18 and Fig. 19, the controller connect directly to the two bridge BCD drivers. External component requirements are minimal: an RC network to set the chopper frequency and a resistive divider to establish the comparator reference voltage (pin 15 for L297, pin 10 and 15 for L6506). These solutions have a very high efficiency because of low power dissipation.

When the voltage drop across the  $R_{sense}$  is more negative than -0.4V, diodes must be used between each schottky sense output and ground.

Depending on the PCB configuration, a snubber network would be connected between pins 8 and 10 of each IC (Generally 0.1microF in series to 10 ohm).

## HIGH CURRENT MICROSTEP DRIVE FOR STEPPER MOTORS

The L6202 can by used in conjunction with the L6217 to (figure 20) implement a high current microstepping controller for stepper motors. In this application the L6217 is used as a control

circuit and its outputs are used only to drive th inputs of the L6202. The application allow easy interface to a microprocessor since the L6217 may be connected directly to the micro processor bus.

In the circuit shown in Figure 20, the L621 senses the motor current by monitoring th voltage across the sense resistors,  $R_{SENSE}$ , and compares this value to the output of a 6 bi (7 bit if the L6217A is used) D to A Converter The L6217 controls the current using a free quency modulated, constant off time, switchincontroller. The off time of each coil may b set using and external resistor and capacitor cornected to PTA and PTB.

In this configuration the microprocessor simple loads the appropriate value for the direction of current flow through the coil and the data for the DAC into the L6217. The L6217 and L620 then forms the complete interface between the micro and the motor.

When the pins 3 and 4 of the L6217 (Test A an-B) are low, the bridges must be in tri-state condition.

For this reason two LM339 comparators must  $t_{\pm}$  used. The outputs of the comparators act on the enable inputs of the L6202 ICs.

A bilevel operation can be used for decreasing the minimum controllable load current. The m<sup>2</sup>

SGS-THOMSON 12/16 CROELECTRONIC

nimum current that can be controlled is given by the following expression :

$$I_{L} (avg.) = \frac{V_{s}}{R_{sense} + (2R_{DSon} + R_{LOAD})/DC}$$

where  $\rm R_{LOAD}$  is the equivalent resistance of the load DC is the duty cycles given by

$$\frac{T_{on}}{T_{on} + T_{off}}$$

osc

88L6282-52-1

L6506

If 12V is forced on pin 18 (Reference voltage) and the supply voltage  $V_s$  is reduced below 12V the on resistance tends to increase above the normal guaranteed 0.30hm.

Consequently the minimum current will also be reduced, as given in the above expression. When a minimum current operation is required, a high signal at point (A) can disable the pnp transistors in fig. 20. So it's possible to operate at a  $V_s$  of  $(7V - V_{BE})$ .

SENSE RESISTORS



5U

Fig. 18 - Two phase Bipolar stepper motor control circuit with chopper current control







Fig. 20 - High current microstepping controller for stepper motors



This Material Copyrighted By Its Respective Manufacturer

## THERMAL CHARACTERISTICS



Fig. 21 -  $R_{th}$  with two "on board" square heatsink vs. side  $\ell$ 

Fig. 22 - Transient thermal resistance for single pulses



15/16

217

Fig. 23 - Peak transient  $R_{th}$  vs. pulse width and duty cycle



