

# SLIC KIT OPTIMIZED FOR APPLICATIONS WITH BOTH FIRST AND SECOND GENERATION COMBOS

- PROGRAMMABLE DC FEED RESISTANCE AND LIMITING CURRENT (25/40/60mA)
- LOW ON-HOOK POWER DISSIPATION (50mW typ)
- SIGNALLING FUNCTION (off-hook/GND-Key)
- QUICK OFF-HOOK DETECTION IN CVS FOR LOW DISTORTION (< 1 %) DIAL PULSE DE-TECTION
- HYBRID FUNCTION
- RINGING GENERATION WITH QUASI ZERO OUTPUT IMPEDANCE, ZERO CROSSING IN-JECTION (no ext. relay needed) AND RING TRIP DETECTION
- ABSOLUTELY NO NOISE INJECTED ON ADIACENT LINES DURING RINGING SE-QUENCE
- AUTOMATIC RINGING STOP WHEN OFF-HOOK IS DETECTED
- TEST MODE ALLOWS LINE LENGHT MEAS-UREMENT
- PARALLEL LATCHED DIGITAL INTERFACE
- LOW NUMBER OF EXTERNAL COMPONENTS WITH STANDARD TOLERANCE ONLY: 9 1% RESISTORS AND 5 10-20% CAPACITORS (for 600 ohm appl.)
- POSSIBILITY TO WORK ALSO WITH HIGH COMMON MODE CURRENTS
- GOOD REJECTION OF THE NOISE ON BAT-TERY VOLTAGE (20dB at 10Hz; 35dB at 1KHz)
- INTEGRATED THERMAL PROTECTION
- SURFACE MOUNT PACKAGE (PLCC28 + PowerSO-20)
- -40°C TO 85°C: L3000S/L3092

#### **DESCRIPTION**

The SLIC KIT (L3000S/L3092) is a set of solid state devices designed to integrate many of the functions needed to interface a telephone line. It consists of 2 integrated devices; the L3000S line interface circuit and the L3092 control unit.

The kit implements the main features of the BORSHT functions:

- Battery feed (balance mode)
- Ringing Injection
- Signalling Detection



#### - Hybrid Function

The SLIC KIT injects the ringing signal in balanced mode and requires a positive supply voltage of typically + 72V to be available on the subscriber card.

The L3000S/L3092 kit generates the ringing signal internally, avoiding the requirement for expensive external circuitry. A low level 1.5Vrms input is required. (This can be provided by the combo).

A special operating mode limits the SLIC KIT power dissipation to 50mW in on-hook condition keeping the on/off hook detection circuit active.

Through the Digital Interface it is also possible to set an operating mode that allows measurements of loop resistance and therefore of line lenght.

This kit is fabricated using a 140V Bipolar technology for L3000S and a 12V Bipolar I<sup>2</sup>L technology for L3092.

Both devices are available PTH application (FLEXIWATT15 and DIP28) or SMD application (PowerSO-20 and PLCC28).

This kit is specially suitable to Private Automatic Branch Exchange (PABX) and Low Range C.O. Applications.

December 1997 1/32

#### **PIN CONNECTIONS**



#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                               | Parameter                                             | Value       | Unit |
|--------------------------------------|-------------------------------------------------------|-------------|------|
| V <sub>b</sub> -                     | Negative Battery Voltage                              | -80         | V    |
| V <sub>b</sub> +                     | Positive Battery Voltage                              | 80          | V    |
| $ V_{b}- + V_{b}+ $                  | Total Battery Voltage                                 | 140         | V    |
| $V_{dd}$                             | Positive Supply Voltage                               | +6          | V    |
| $V_{ss}$                             | Negative Supply Voltage                               | -6          | V    |
| V <sub>agnd</sub> –V <sub>bgnd</sub> | Max. Voltage between Analog Ground and Battery Ground | 5           | V    |
| Tj                                   | Max. Junction Temperature                             | +150        | °C   |
| T <sub>stg</sub>                     | Storage Temperature                                   | −55 to +150 | °C   |

#### **THERMAL DATA**

| Symbol                 | Parameter                                            |      | Value | Unit |  |  |
|------------------------|------------------------------------------------------|------|-------|------|--|--|
| L3000S HIGH            | VOLTAGE                                              |      |       |      |  |  |
| R <sub>th j-case</sub> | Thermal Resistance Junction to case (FLEXIWATT15)    | Max. | 4     | °C/W |  |  |
| R <sub>th j-amb</sub>  | Thermal Resistance Junction to ambient (FLEXIWATT15) | Max. | 50    | °C/W |  |  |
| R <sub>th j-case</sub> | Thermal Resistance Junction to case (PowerSO-20)     | Тур. | 2     | °C/W |  |  |
| R <sub>th j-amb</sub>  | Thermal Resistance Junction to ambient (PowerSO-20)  | Max. | 60    | °C/W |  |  |
| L3092 LOW VOLTAGE      |                                                      |      |       |      |  |  |
| R <sub>th i-amb</sub>  | Thermal Resistance Junction to ambient               | Max. | 80    | °C/W |  |  |

# **OPERATING RANGE**

| Symbol              | Parameter                                             | Min. | Тур. | Max. | Unit |
|---------------------|-------------------------------------------------------|------|------|------|------|
| T <sub>oper</sub>   | Operating Temperature Range for L3000S/L3092          | -40  |      | +85  | °C   |
| V <sub>b</sub> -    | Negative Battery Voltage                              | -70  | -48  | -20  | V    |
| V <sub>b</sub> +    | Positive Battery Voltage                              | 0    | +72  | +75  | V    |
| $ V_{b}- + V_{b}+ $ | Total Battery Voltage                                 |      | 120  | 130  | V    |
| $V_{dd}$            | Positive Supply Voltage                               | +4.5 |      | +5.5 | V    |
| V <sub>ss</sub>     | Negative Supply Voltage                               | -5.5 |      | -4.5 | V    |
| I <sub>max</sub>    | Total Line Current (I <sub>L</sub> + I <sub>T</sub> ) |      |      | 85   | mA   |

# PIN DESCRIPTION (L3000S)

| FLEX. | SO-P.<br>N°    | Name           | Description                                                                                                                                                                                               |
|-------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 3              | TIP            | A line termination output with current capability up to 100mA ( $I_{\rm s}$ is the current sourced from this pin).                                                                                        |
| 2     | 4              | MNT            | Positive Supply Voltage Monitor.                                                                                                                                                                          |
| 3     | 5              | $V_{B+}$       | Positive Battery Supply Voltage.                                                                                                                                                                          |
| 4     | 6              | BGND           | Battery ground relative to the $V_{S+}$ and the $V_{B-}$ supply voltages. It is also the reference ground for TIP and RING signals.                                                                       |
| 5     | 7              | $V_{DD}$       | Positive Power Supply +5V.                                                                                                                                                                                |
| 6     | 8              | $V_{IN}$       | 2 wire unbalanced voltage input.                                                                                                                                                                          |
| 7     | 9              | VBIM           | Output voltage without current capability, with the following functions: - give an image of the total battery voltage scaled by 40 to the low voltage part filter by an external capacitor the noise on . |
| 8     | 1,10,11,<br>20 | $V_{B-}$       | Negative Battery Supply Voltage.                                                                                                                                                                          |
| 9     | 12             | AGND           | Analog Ground. All input signals and the V <sub>DD</sub> supply voltage must be referred to this pin.                                                                                                     |
| 10    | 13             | REF            | Voltage reference output with very low temperature coefficient. The connected resistor sets Internal circuit bias current.                                                                                |
| 11    | 14             | C1             | Digital signal input (3 levels) that defines device status with pin 12.                                                                                                                                   |
| 12    | 15             | C2             | Digital signal input (3 levels) that defines device status with pin 11.                                                                                                                                   |
| 13    | 16             | Ι <sub>Τ</sub> | High precision scaled transversal line current signal. $I_T = \frac{I_a + I_b}{100}$                                                                                                                      |
| 14    | 17             | lι             | Scaled longitudinal line current signal. $I_L = \frac{I_a - I_b}{100} \label{eq:ll}$                                                                                                                      |
| 15    | 19             | RING           | B line termination output with current capability up to 100mA (I <sub>b</sub> is the current sunk into this pin).                                                                                         |
| _     | 2, 18          | N.C.           | Not connected.                                                                                                                                                                                            |

Notes: 1) Unless otherwise specified all the diagrams in this datasheet refers to the FLEXIWATT15 pin connection.

2) All information relative to the PowerSO-20 package option should be considered as advanced information on a new product now in developement or undergoing evaluation. Details are subject to change without notice.

# **PIN DESCRIPTION (L3092)**

| N° | Name | Description                                                                                                                                                                                                        |
|----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | VOUT | Two wire unbalanced output carryng out the following signals reduced by 40:  1) DC voltage to perform the proper DC characteristic.  2) Ringing Signal  3) Voice Signal                                            |
| 2  | RPC  | AC line Impedance Adjustment Protection Resistances Compensation                                                                                                                                                   |
| 3  | TX   | Transmit Amplifier Output                                                                                                                                                                                          |
| 4  | COMP | Comparator Input. This is the input comparator that senses the line voltage in power down and in automatic stand-by, allowing off hook detection in this mode.                                                     |
| 5  | AUT  | Aut. Input. It is a part of the digital interface. Loaded when CS is low.                                                                                                                                          |
| 6  | MR   | Master Reset Input. When it is connected to ground the SLIC is forced in power down. It has an internal pull-up. (typ. $200K\Omega$ ) (*)                                                                          |
| 7  | PWON | Power on/power off input. This input is part of digital interface. Loaded when CS is low.                                                                                                                          |
| 8  | RING | Ring Enable Input. This input is part of the digital interface. Loaded when CS is low.                                                                                                                             |
| 9  | CS   | Chip Select Input.                                                                                                                                                                                                 |
| 10 | GDK  | Ground Key Output Enabled by CS Low.                                                                                                                                                                               |
| 11 | ONHK | On Hook/off Hook Output Enabled by CS Low.                                                                                                                                                                         |
| 12 | C2   | State control Signal 2.                                                                                                                                                                                            |
| 13 | C1   | State Control Signal 1. Combination of C1 and C2 define operating mode of the high voltage part.                                                                                                                   |
| 14 | RGIN | Low Level Ringing Signal Input.                                                                                                                                                                                    |
| 15 | CRT  | Ring Trip Detection                                                                                                                                                                                                |
| 16 | IL   | Longitudinal Line Current Input $IL = \frac{I_b - I_a}{100}$                                                                                                                                                       |
| 17 | RDC  | DC Feeding System                                                                                                                                                                                                  |
| 18 | IT   | Transversal Line Current Input $IT = \frac{I_a + I_b}{100}$                                                                                                                                                        |
| 19 | ACDC | AC - DC Feedback Input.                                                                                                                                                                                            |
| 20 | VDD  | Positive Supply Voltage, +5V.                                                                                                                                                                                      |
| 21 | REF  | Bias Setting Pin.                                                                                                                                                                                                  |
| 22 | VSS  | Negative Supply Voltage, -5V.                                                                                                                                                                                      |
| 23 | GND  | Analog and Digital Ground.                                                                                                                                                                                         |
| 24 | LIM  | Limiting Current Selection Input. Loaded when CS is low.                                                                                                                                                           |
| 25 | PDO  | Power Down Output. Driving the high voltage part L3000S through the bias resistor RH.                                                                                                                              |
| 26 | ZB   | TX Amplifier Negative Input performig the two to four wire conversion. In case of application with 2nd Generation COMBO performing also the echo cancellation (ex TS5070/5071), this pin must be connected to GND. |
| 27 | CAC  | AC Feedback Input.                                                                                                                                                                                                 |
| 28 | ZAC  | AC Line Impedance Synthesis.                                                                                                                                                                                       |

<sup>(\*)</sup> Must be connected to a proper capacitor for power on reset or to  $V \ D D \$ if not used. Should not be left open.

#### **L3000S BLOCK DIAGRAM**



#### L3092 BLOCK DIAGRAM



#### **FUNCTIONAL DIAGRAM**



#### **FUNCTIONAL DESCRIPTION**

# L3000S - HIGH VOLTAGE CIRCUIT

The L3000S line interface provides battery feed for telephone lines and ringing injection. Both these operations are done in Balance Mode. This is very important in order to avoid the generation of common mode signals in particular during the pulse dialling operation of the telephone set connected to the SLIC. The IC contains a state decoder that under external control can force the following operational modes: stand-by, conversation and ringing.

In addition Power down mode can be forced connecting the bias current resistor to  $V_{\text{DD}}$  or leaving it open.

Two pins,  $I_L$  and  $I_T$ , carry out the information concerning line status which is detected by sensing the line current into the output stage.

The L3000S amplifies both the AC and DC signals entering at pin 6 (VIN) by a factor equal to 40.

Separate grounds are provided:

- Analog ground as reference for analog signals
- Battery ground as a reference for the output stages

The two ground should be shorted together at a low impedance point.

#### L3092 - LOW VOLTAGE CIRCUIT

The L3092 Low Voltage Control Unit controls the L3000S line interface module providing set up data to set line feed characteristics and to inject ringing. An on chip digital parallel interface allows a microprocessor or a second generation COMBO as the TS5070 to control all the operations.

L3092 defines working states of Line Interface Circuit and also informs the card controller about line status.

#### L3000S WORKING STATES

In order to carry out the different possible operations, the L3000S has several different working states. Each state is defined by the voltage respectively applied by pin 12 and 13 of L3092 to the pins 12 and 11 of L3000S.

Three different voltage levels (-3, 0, +3) are available at each connection, so defining nine possible states as listed in tab. 1.

Appropriate combinations of two pins define four of the five possible L3000S working states that are:

- a) Stand-by (SBY)
- b) Conversation (CVS)

Table 1.

|                  |    | Pin '    | Pin 12 of L3092 Pin 12 of L3000S (C2) |          |  |  |  |  |  |  |
|------------------|----|----------|---------------------------------------|----------|--|--|--|--|--|--|
|                  |    | +3       | +3 0 -3                               |          |  |  |  |  |  |  |
| Pin 13 of L3092  | +3 | Stand-by | Conversation                          | Not Used |  |  |  |  |  |  |
| (C1)             | 0  | Not Used | B.B                                   | Not Used |  |  |  |  |  |  |
| Pin 11 of L3000S | -3 | Not Used | Ringing                               | Not Used |  |  |  |  |  |  |

- c) Ringing (RING)
- d) Boost Battery (BB), (see Appendix B).

The fifth status, Power down (PD), is set by the output pin PDO of the L3092 that disconnect the Bias Resistor, RH, of L3000S from ground.

The main difference between Stand-by and Power down is that in SBY the power consumption on the voltage battery VB- (-48V) is reduced but the L3000S DC Feeding and monitoring circuits are still active, in PD the power consumption on VB- is reduced to zero, and the L3000S is completely switched off.

#### **SLIC OPERATING MODES**

Through the L3092 Digital Interface it is possible to select six different SLIC OPERATING MODES:

- 1) Conversation or Active Mode (CVS)
- 2) Stand By Mode (SBY)
- 3) Power Down Mode (PD)
- 4) Automatic Stand By Mode (ASBY)
- 5) Test Mode (TS)
- 6) Ringing Mode (RNG)

#### 1) CONVERSATION (CVS) OR ACTIVE MODE

This operating mode is set by the control processor when the Off hook condition has been recognized,

As far as the DC Characteristic is concerned two different feeding conditions are present:

a) Current limiting region: the DC impedance of the SLIC is very high (>  $20K\Omega$ ) and therefore the system works like a current generator. By the L3092 Digital Interface it is possible to selects the value of the limiting current.:

#### 60mA, 40mA or 25mA.

b) A standard resistive feeding mode: the characteristic is equal to a battery voltage (VB-) minus 5V, in series with a resistor, whose value is set by external components (see external component list of L3092).

Switching between the two regions is automatic without discontinuity, and depends on the loop resistance. The SLIC AC characteristics are guaranteed in both regions.

Fig. 1 shows the DC characteristic in conversa-

tion mode.

Fig. 2 shows the line current versus loop resistance for two different battery values and RFS =

The allowed maximum loop resistance depends on the values of the battery voltage (VB), on the RFS and on the value of the longitudinal current (I<sub>GDK</sub>). With a battery voltage of 48V, RFS =  $200\Omega$ and I<sub>GDK</sub> = 0mA, the maximum loop resistance is over  $3000\Omega$  and with  $I_{GDK} = 20mA$  is about  $2000\Omega$  (see Application Note on maximum loop resistance for L3000S/L3092 SLIC KIT).

In conversation mode the AC impedance at the line terminals is synthetized by the external components ZAC and RP, according to the following formula:

$$ZML = \frac{ZAC}{25} + 2 \cdot RP$$

 $ZML = \frac{ZAC}{25} + 2 \cdot RP$ Depending the characteristic of the ZAC network, ZML can be either a pure resistance or a complex impedance. This allows for ST SLIC to meet different standards as far as the return loss is concerned. The capacitor CCOMP guarantees stability to the system.

The two to four wire conversion is achieved by means of a circuit that can be represented as a Wheatstone bridge, the branches of which being:

- 1) The line impedance (Zline).
- 2) The SLIC impedance at line terminals (ZML).
- 3) The balancing network ZA connected between RX input and ZB pin of L3092.
- 4) The network ZB between ZB pin and ground that shall copy the line impedance.

It is important to underline that ZA and ZB are not equal to ZML and to Zline. They both must be multiplied by a factor in the range of 10 to 25, allowing use of smaller capacitors.

In case the L3000S/L3092 kit is used with a second generation programmable COMBO TS5070FN) which is able to perform the two to four wire conversion, the two impedances ZA and ZB can be removed and the ZB pin connected to GND.

The -6dB Tx gain of the L3000S/L3092 SLIC kit in fact allows to keep the echo signal always within the COMBO Hybrid Balance Filter dynamic range.

In conversation mode, the L3000S dissipates about 250mW for its own operation. The dissipation related to the current supplied to the line shall be added, in order to get the total dissipation.

In the same condition the power dissipation of L3092 is typically 100mW.

Figure 1: DC Characteristics in Conversation Mode



Figure 2: Line Current versus Loop Resistance -RFS = 200Ω; Limiting Currents: 25/40/60mA



#### 2) STAND-BY (SBY) MODE

In this mode the bias currents of both L3000S and L3092 are reduced as only some parts of the two circuits are completely active, control interface and current sensors among them. The current supplied to the line is limited at 10mA, and the slope of the DC characteristic corresponds to 2 x RFS.

The AC characteristic in Stand-by corresponds to a low impedance (2 x RP)

In Stand-by mode the line voltage polarity is just in direct condition, that is the TIP wire more positive than the RING one as in Conversation Mode.

When the SLIC is in Stand-by mode, the power dissipation of L3000S does not exceed 120mW from – 48V) eventually increased of a certain amount if some current is flowing into the line

The power dissipation of the L3092 in the same condition is typically 50mW.

SBY Mode is usually selected when the telephone is in on-hook. It allows a proper off-hook detection also in presence of high common mode line current or with telephone set sinking few milliAmpere of line current in on hook condition.

Figure 3: DC Characteristics in Stand-by Mode



#### 3) POWER DOWN (PD) MODE

In this mode the L3000S present a high impedance (> 1 Mohm) to the line and cannot feed any line current.

The L3092 forces L3000S in Power Down disconnecting its bias Resistor, RH, from the ground through the output pin PD0.

The power dissipation from the battery voltage (– VB) is almost equal to zero and the power dissipation of L3092 is typically 50mW.

The PD mode is normally used in emergency condition but can be used also in normal on-hook condition.

In this case the off-hook detection is performed using the line sense comparator integrated in the L3092.

The fig. 4 shows the functional circuit to perform the off hook detection in Power down mode.

The resistor RR and RT feed the line current. The voltage at the terminal of the resistor RS connected to RING wire is normally – 48V.

When there is a loop resistor between TIP and

RING wires the voltage will increases to – 24V.

The comparator C1 will change its output voltage from low to high level.

If the Chip Select input (CS) is low the ONHK output pin will be set to low level (+ 0V) indicating that the off hook condition is present.

This off-hook detection circuit can be influenced by common mode signal present on RING Terminal. The capacitor Cs is used to filter this common mode signal.

In the case of very high common mode signal af-

ter the detection of a low level on the ONHK output pin, it is suggested to set the SLIC in Standby. In this operating mode the off-hook detection circuit is not sensitive to the line common mode signal.

If in Stand-by Mode the off-hook detection is not confirmed (ONHK output set to high level) we suggest after few second to set the SLIC again in Power Down Mode.

Total operation is managed by line card controller

Figure 4: Off-hook Detection Circuit in Power Down Mode



CINT CRT +5U L3092 BGND 599nA PDO REF STB CLOSE [ PD OPEN TIP OFF HOOK TIP RP1 59Ω -5V T+5U DETECTION \_3000S RING CIRCUIT → RING RP2 59Ω 5V R 200A ( S COMP O ON HOOK RR RS OFF HOOK C1 1.5MΩ LOGIC VΒ INTERFACE - 48U -5V CS DNHK CS AUT RNG PWON M90L3092-06

Figure 5: Off-hook Detection Circuit in Automatic Standby Mode

#### 4) AUTOMATIC STAND - BY (ASB) MODE

This is an operating mode similar to the Power Down Mode, but with the software procedure to detect off-hook condition integrated in hardware on chip.

Fig. 5 shows the functional circuit activated in this mode.

When the off-hook condition occurs RING wire voltage goes high (from - 48V to - 24V).

The output of the comparator C1 will go high setting the output of the flip - flop FF high.

Therefore L3092 will set L3000S in Stand-by providing a ground signal at pin PDO.

At the same time the external capacitor CINT will be slowly charged.

In Stand-by the internal off-hook Detection circuit will be activated and will check if the off-hook condition detected by the comparator C1 was true or not true.

If the off-hook condition is confirmed the SLIC will be kept in Stand-by Mode and the output ONHK will go low when CS is low.

If the off-hook condition is not confirmed the SLIC will be kept in Stand - By only for a few seconds. (typ. 5sec). When the voltage at CRT out put will reach the  $V_{REF}$  value the C2 comparator will reset the FF Flip - Flop and therefore the SLIC will be set again in Power Down.

The Automatic Stand-by (ASBY) Mode combine the key characteristics of Power Down (PD) and

Stand-by (SBY) Modes in particular it is characterized by a very low power consumption (as the Power Down mode) and a sophisticated off hook detection circuit (as the Stand-By mode).

The card controller will receive the off-hook information from the pin ONHK only after that it is checked and confirmed by the internal off-hook detector that is not sensitive to spikes and common mode line signal. Therefore the software required to manage the SLIC will be very simple.

#### 5) TEST (TS) MODE

When this mode is activated the SLIC will be set in conversation mode keeping the initial value of limiting current.

The GDK output pin of L3092 Digital Interface will be set to "0" if the SLIC is operating in the limiting current region of the DC characteristic, see fig. 1 and 2. GDK output will be set to 1 if the SLIC is operating in the resistive region.

The SLIC will work in one of the two region depending on the loop resistance and the programmed limiting current value.

By changing the liming current value selected in conversation mode it is possible to measure the Loop Resistance and therefore the line lenght connected to the SLIC.

The following table shows the ranges of the loop resistance that set the GDK output pin to high and low level in correspondance of all the possible limiting current values (25/40/60mA) with RFS =  $200\Omega$ .

| Limiting Current | GDK = 0        | GDK = 1   |
|------------------|----------------|-----------|
| 60mA             | (0 – 300) ohm  | >300 ohm  |
| 40mA             | (0 – 650) ohm  | >650 ohm  |
| 25mA             | (0 – 1300) ohm | >1300 ohm |

If, for example, the loop resistance is  $400\Omega$  the GDK output will be 0 only when the limiting current value is 40 or 25mA.

The card controller can program consecutive Test Mode and Conversation Mode with different limiting current in order to individuate the range of loop resistance as shown in the flow chart of fig. 6.

The information of the Loop Resistance Range

can be very useful to optimize the transmission characteristics of the Line Card to each line.

For example, if a second generation COMBO like TS5070 is used the Card Controller can use this information to change the Tx, RX Gains and echo cancellation characteristics into the programmable COMBO improving the quality of the system.

Figure 6: Procedure for Loop Resistance Evaluation.



#### 6) RINGING MODE

When the ringing function is selected by the control processor a low level signal (1.5Vrms) with a frequency in the range from 16 to 70Hz, permanently applied to the L3092 (pin RGIN), is amplified and injected in balanced mode into the line through the L3000S with a super imposed DC voltage of 24V typ.

This low level sinewave can be obtained also from COMBO connecting RGIN pin to RX COMBO output with a decoupling capacitor.

The first and the last ringing cycles are synchronized by the L3092 so that the ringing signal always starts and stops when the line voltage crosses zero.

When this mode is activated, the L3000S operates between the negative and the positive battery voltages typically - 48V and + 72V. The impedance to the line is just equal to the two external resistors (typ.  $100\Omega$ ).

Ring trip detection is performed autonomously by the SLIC, without waiting for a command from the control processor, using a patented system which allows detection during a ringing burst; when the off-hook condition is detected, the SLIC stops the ringing signal and forces the Conversation Mode.

In this condition, if CS = 0V, the output pin ONHK goes to 0V.

After the detection of the ONHK = 0, the Card Controller must set the SLIC in Conversation Mode to remove the internal latching of the

On/Off hook information.

# CONTROL INTERFACE BETWEEN THE SLIC AND THE CARD CONTROLLER

The SLIC states and functions are controlled by microprocessor or interface latches of a second generation combo through seven wires that define a parallel digital interface.

The seven pins of the digital interface have the following functions:

- Chip select input (CS)
- Power on/off input (PWON)
- Ring enable input (RNG)
- Automatic SBY input (AUT)
- Limiting current input (LIM)
- On hook/Off hook detection output (ONHK)
- Ground Key detection output (GDK)

The four input pins PWON, RNG, AUT and LIM, set the status of the SLIC as shown in the following table.

The output pin ONHK is equals to 0V when the line is in OFF hook condition ( $I_{line} > 7,5mA$ ) and is equal to + 5V when the line is in On hook condition ( $I_{line} < 5,5mA$ ).

The output pin GDK monitors the ground key function when the SLIC is in Conversation (CVS) Mode and the DC operating region (limiting or resistive) in Test (TS) Mode. When the SLIC is in Conversation (CVS) Mode and I<sub>GDK</sub> (longitudinal current) > 12mA, pin GDK is set to 0V;

| Operating Mode                                                 |             | Inpu        | t Pin       |             | Output Pin              |                                                      |  |
|----------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------------------|------------------------------------------------------|--|
|                                                                | RNG         | PWON        | AUT         | LIM         | ONHK                    | GDK                                                  |  |
| Conversation 25mA<br>Conversation 40mA<br>Conversation 60mA    | 0<br>0<br>0 | 1<br>1<br>1 | 1<br>0<br>0 | X<br>1<br>0 | 1 on-hook<br>0 off-hook | 1 Ground key not detected.<br>0 Ground key detected. |  |
| Stand-by                                                       | 0           | 0           | 0           | 0 X         |                         | Disable                                              |  |
| Automatic Stand-by                                             | 1           | 0           | 1           | Χ           |                         |                                                      |  |
| Power-down                                                     | 1           | 0           | 0           | Х           | C1 Comparator Output    | Disable                                              |  |
| Test Mode                                                      | 0           | 0           | 1           | Х           | 1 on-hook               | 0 Limiting Region                                    |  |
| Ringing (CVS 25mA)<br>Ringing (CVS 40mA)<br>Ringing (CVS 60mA) | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>0<br>0 | X<br>1<br>0 | 0 off-hook              | 1 Resistive Region<br>Disable                        |  |

**N.B.:** When Ringing Mode is selected, you must choose also which of the three possible Conversation Modes. The SLIC will automatically select if Off-Hook condition will be detected during ringing.

When Igdk < 8mA, pin GDK set to + 5V

The longitudinal current (IGDK) is defined as follows:

$$I_{GDK} = \frac{I_b - I_a}{2}$$

Where  $I_a$  is the current sourced from pin TIP and  $I_b$  is the current sunk into pin RING.

The CS input pin allows to connect the I/O pins of the digital interfaces of many SLIC together.

It is possible to do it because:

When the CS = + 5V the output pins (ONHK, GDK) are in high impedance condition (>  $100 \mathrm{K}\Omega$ ). The signals present at the input pins are not transfered into the SLIC.

When the CS = 0V the output pins change in function of the values of the line current ( $I_{line}$ ) and the longitudinal current ( $I_{GDK}$ ). The operating status of the SLIC are set by the voltage applied to the input pins.

The rising edge of the CS signal latches the signal applied to the input pins. The status of the SLIC will not change until the CS signal will be again equal to zero.

See timings fig 7 & 8.

An additional input pin MR (Master Reset) can be useful during the system start up phase or in emergency condition.

In fact when this pin is set to "0" the SLIC will be set in POWER DOWN MODE. This pin has an internal pull-up resistor of about  $200 \mathrm{K}\Omega$ 

#### **EXTERNAL COMPONENTS LIST**

To set up the SLIC kit into operation, the following parameters have to be defined:

- The DC feeding resistance RFS, defined as the resistance of each side of the traditional feeding system (most common value for RFS are 200, 400 or 500).
- The AC input/output SLIC impedance at line terminals, ZML, to which the return loss measurement is refered. It can be real (typically  $600\Omega$ ) or complex.
- The equivalent AC impedance of the line Zline used for evaluation of the trans-hybrid loss (2/4 wire conversion). It is usually a complex impedance.
- The frequency of the ringing signal Fr (SLIC can work with this frequency ranging from 16 to 68Hz).
- The value of the two resistors RP in series with the line terminals; main purpose of the a.m. resistors is to allow primary protection to fire..

With these assumptions the following components list is defined:

Figure 7: Typical Application Circuit



#### **EXTERNAL COMPONENT LIST FOR THE L3000S**

|               | Component                  | Involved Parameter or Function |
|---------------|----------------------------|--------------------------------|
| Ref           | Value                      | involved Farameter of Tunction |
| RH 22.5KΩ ±2% |                            | Bias Resistor                  |
| RP            | 30 to $100\Omega$          | Lines Series Resistor          |
| CDVB          | 47μF - 20V ±20%            | Battery Voltage Rejection      |
| CVB+          | 0.1μF - 100V ±20%          | Positive Battery Filter        |
| CVB-          | 0.1μF - 100V ±20% (note 1) | Negative Battery Filter        |
| DS            | BAT49X (note 2)            | Protective Shottky Diode       |

#### **EXTERNAL COMPONENT LIST FOR THE L3092**

|       | . OOM ONLINE LIGHT ON THE LO                                     | EXTERNAL GOING ONLINE LIGHT ON THE E3032                                                                    |  |  |  |  |  |  |  |
|-------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| CVSS  | 0.1μF - 15V                                                      | Negative Supply Voltage Filter                                                                              |  |  |  |  |  |  |  |
| CVDD  | 0.1μF - 15V                                                      | Positive Supply Voltage Filter                                                                              |  |  |  |  |  |  |  |
| CAC   | 47μF - 10V ±20%                                                  | AC Path Decoupling                                                                                          |  |  |  |  |  |  |  |
| ZAC   | 25 x (ZML - 2xRP)                                                | 2 Wire AC Impedance                                                                                         |  |  |  |  |  |  |  |
| CCOMP | $\frac{1}{2\Pi f_o (50 R_P)} \text{ with } f_0 = 200 \text{KHz}$ | AC Loop Compensation                                                                                        |  |  |  |  |  |  |  |
| RPC   | 25 x (2xRP)                                                      | R <sub>P</sub> Insertion Loss Compensation                                                                  |  |  |  |  |  |  |  |
| RDC   | 2 x (RFS - RP)                                                   | DC Feeding Resistor (RDC > 200Ω)                                                                            |  |  |  |  |  |  |  |
| RL    | 63.4KΩ ±1%                                                       | Bias Resistor                                                                                               |  |  |  |  |  |  |  |
| ZA    | K x Z <sub>ML</sub> (note 3)                                     | SLIC Impedance Balancing Network                                                                            |  |  |  |  |  |  |  |
| ZB    | $(K \times Zline)//(\frac{25}{K} \times CCOMP)$ (note 4)         | Line Impedance Balancing Network                                                                            |  |  |  |  |  |  |  |
| CINT  | see Table 2 (note 5)                                             | Ring Trip Detection Time Constant                                                                           |  |  |  |  |  |  |  |
| RT    | 47ΚΩ                                                             |                                                                                                             |  |  |  |  |  |  |  |
| RR    | 47ΚΩ                                                             | Resistors used only in the automatic stand-by mode.                                                         |  |  |  |  |  |  |  |
| RS    | 1.5MΩ (note 6)                                                   |                                                                                                             |  |  |  |  |  |  |  |
| CS    | 47nF                                                             | To be used only if high common mode rejection in Aut. SBY mode and in Power Down mode is requested (note 7) |  |  |  |  |  |  |  |
| CMR   | 100nF                                                            | To be used only if Power on reset requested. The capacitor value depends on $V_{\text{DD}}$ rise time.      |  |  |  |  |  |  |  |

- 1) In case line cards with less than 7 subscribers are implemented CVB- capacitor should be equal to 680nF/N where N is the number of subscriber per card.
- 2) This shottky diode or equivalent is necessary to avoid damage to the device during hot insertion or in all those cases when a proper power up sequence cannot be guaranteed. In case the Shottky diode is not implemented the power sequence should guarantee that VB+ is always the last supply applied at power on and the first removed at power off. In case an other shottky diode type is adopted it must fulfill the following characteristics:  $V_F < 450 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 25^{\circ}\text{C}$   $V_F < 350 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 50^{\circ}\text{C}$   $V_F < 350 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 50^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$   $V_F < 245 \text{mV} @ \text{Ir} = \text{n} \cdot 15 \text{mA}, T_{\text{amb}} = 85^{\circ}\text{C}$

- 3) The structure of this network shall copy the SLIC output impedance multiplexed by a factor K = 10 to 25. This network must be removed when 2/4 wire conversion is implemented with 2nd generation COMBO (EG. TS5070).
- 4) The structure of this network shall copy the line impedance, Zline, multiplexed by a factor K = 10 to 25 and compensate the effect of CCOMP on transhybrid rejection. This network must be removed when 2/4 wire conversion is implemented with 2nd generation COMBO (EG. TS5070).
- 5) The CINT value depends on the ringing frequency F<sub>R</sub>.
- 6) Value related to Vb = 48V application, for application with different battery voltages should be properly dimensioned (see Fig.4)
- 7) Ex.: For line leakage resistance to GND equal to 500KΩ, the common mode rejection is 5VP without CS and about 10Vp with CS -

#### Table 2

| Fr (Hz)   | 16/18 | 19/21 | 22/27 | 28/32 | 33/38 | 39/46 | 47/55 | 56/68 |
|-----------|-------|-------|-------|-------|-------|-------|-------|-------|
| CINT (nF) | 680   | 580   | 470   | 390   | 330   | 270   | 220   | 180   |

The CINT value can be optimized experimentally for each application choosing the lower value that in correspondance of the lower ringing frequency,

the minimum line lenght and the higher number of ringers doesn't produce false off-hook detection.

# **ELECTRICAL CHARACTERISTICS** ( $V_{DD} = +5V$ ; $V_{SS} = -5V$ ; $V_{B+} = +72V$ ; $V_{B-} = -48V$ ; $V_{amb} = +25^{\circ}C$ )

**Note:** Testing of all parameters is carried out at 25°. Characterization as well as the design rules used allow correlation of tested performances at other temperatures. All parameters listed here are met in the range 0°C to +70°C. Functionalities are guaranteed in extended temperature range [-40°C, +85°C] by design and characterization.

#### **STANDBY**

| Symbol           | Parameter                          | Test Conditions | Min. | Тур. | Max. | Unit |
|------------------|------------------------------------|-----------------|------|------|------|------|
| $V_{LS}$         | Output Voltage at L3000S Terminals | I Line = 0mA    |      | 43   |      | V    |
| I <sub>LCC</sub> | Short Circuit Current              |                 | 8.8  |      | 12.5 | mA   |
| lot              | Off-hook Detection Threshold       |                 | 5.3  |      | 8.8  | mA   |
| Hys              | Off-hook/on-hook Hysteresis        |                 | 1.5  |      | 2.5  | mA   |
| VIs              | Simmetry to Ground                 |                 |      |      | .75  | V    |

#### **CONVERSATION**

| Symbol   | Parameter                                         | Test Conditions | Min.         | Тур. | Max.         | Unit |
|----------|---------------------------------------------------|-----------------|--------------|------|--------------|------|
| $V_{LO}$ | Output Voltage at L3000S Terminals                | I Line = 0mA    |              | 43   |              | V    |
| llim     | Current Programmed Through the LIM and AUT Inputs |                 | Ilim<br>-10% |      | llim<br>+10% | mA   |
| lot      | Off-hook Detection Threshold                      |                 | 5.6          |      | 9.8          | mA   |
| Hys      | Off-hook/on-hook Hysteresis                       |                 | 1.5          |      | 2.5          | mA   |
| llgk     | Longitudinal Line Current with GDK Detect         |                 | 6.5          |      | 15           | mA   |

#### **POWER-DOWN**

| Symbol           | Parameter                                                | Test Conditions | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------------------------------|-----------------|------|------|------|------|
| V <sub>CN</sub>  | Input Voltage at Pin COMP to Set the Output Pin ONHK = 1 |                 |      |      | -100 | mV   |
| V <sub>CF</sub>  | Input Voltage at Pin COMP to Set the Output Pin ONHK = 0 |                 | 100  |      |      | mV   |
| I <sub>COM</sub> | Output Current at Pin COMP                               | COMP = GND      |      | 20   |      | μΑ   |

#### **SUPPLY CURRENT**

| Symbol            | Paramet                                               | ter                                                             | Min. | Тур.                       | Max.             | Unit                 |
|-------------------|-------------------------------------------------------|-----------------------------------------------------------------|------|----------------------------|------------------|----------------------|
| I <sub>DD</sub>   | Positive Supply Current<br>CS = 1                     | Power Down/aut. Stand-by<br>Stand-by<br>Conversation<br>Ringing |      | 5.7<br>7.5<br>11.7<br>11.3 |                  | mA<br>mA<br>mA       |
| I <sub>SS</sub>   | Negative Supply Current<br>CS = 1                     | Power Down/aut. Stand-by<br>Stand-by<br>Conversation<br>Ringing |      | 4.2<br>4.2<br>8.2<br>8.2   |                  | mA<br>mA<br>mA       |
| I <sub>BAT</sub>  | Negative Battery Supply Current<br>Line Current = 0mA | Power Down/aut. Stand-by<br>Stand-by<br>Conversation<br>Ringing |      | 0<br>2<br>5<br>14          | 2.5<br>6.5<br>17 | mA<br>mA<br>mA       |
| I <sub>BAT+</sub> | Positive Battery Supply Current<br>Line Current = 0mA | Power Down/aut. Stand-by<br>Stand-by<br>Conversation<br>Ringing |      | 0<br>10<br>10<br>12        | 15<br>15<br>13.5 | μΑ<br>μΑ<br>μΑ<br>mA |



# L3000S - L3092

# **AC OPERATION**

| Symbol | Parameter                                 | Test Conditions                                     | Min.  | Тур.            | Max.  | Unit |
|--------|-------------------------------------------|-----------------------------------------------------|-------|-----------------|-------|------|
| Zlx    | Sending Output Impedance on TX            |                                                     |       |                 | 15    | Ω    |
| THD    | Signal Distortion at 2W and 4W Terminals  | Vtx = 0dBm @ 1020Hz                                 |       |                 | 0.3   | %    |
| RI     | 2W Return Loss                            | f = 300 to 3400Hz                                   | 22    |                 |       | dB   |
| Thl    | Transhybrid Loss                          | f = 300 to 3400Hz                                   | 30    |                 |       | dB   |
|        |                                           | $20\log_{10}\left \frac{V_R}{V_S}\right $           |       |                 |       |      |
| Gs     | Sending Gain <sup>(1)</sup>               | Vso = 0dBm; f = 1020Hz                              | -6.27 | -6.02           | -5.77 | dB   |
| Gsf    | Sending Gain Flatness vs.<br>Frequency    | f = 300 to 3400Hz<br>Respect to 1020Hz              | -0.1  |                 | +0.1  | dB   |
| Gl     | Sending Gain Linearity                    | fr = 1020Hz<br>Vsoref = -10dBm<br>Vso = +4 / -40dBm | -0.1  |                 | +0.1  | dB   |
| Gr     | Receiving Gain                            | Vrl = 0dBm; f = 1020Hz                              | -0.25 |                 | +0.25 | dB   |
| Grf    | Receiving Gain Flatness                   | f = 300 to 3400Hz<br>Respect to 1020Hz              | -0.1  |                 | +0.1  | dB   |
| Grf    | Receiving Gain Linearity                  | fr = 1020Hz<br>Vrlref = -10dBm<br>Vrl = +4 /-40dBm  | -0.1  |                 | +0.1  | dB   |
| Np4W   | Psophomet. Noise 4W - Tx<br>Terminals     |                                                     |       | <del>-</del> 79 | -74   | dBmp |
| Np4W   | Psophomet. at Line Terminals              |                                                     |       | -75             | -70   | dBmp |
| SVRR   | Supply Voltage Rejection Ratio            | f = 10Hz Vn = 100mVrms                              |       | -20             |       | dB   |
|        | Relative to VB-                           | f = 1KHz Vn = 100mVrms                              |       |                 | -35   | dB   |
|        |                                           | f =3.4KHz Vn = 100mVrms                             |       |                 | -30   | dB   |
| Ltc    | Longitudinal to Transversal<br>Conversion | f = 300 to 3400Hz                                   | 52    |                 |       | dB   |
| Tlc    | Transversal to Longitudinal Conversion    | $ZML = 600\Omega$                                   | 48    | 51              |       | dB   |

#### **RINGING PHASE**

| Symbol | Parameter                                    | Test Conditions                               | Min. | Тур.   | Max. | Unit  |
|--------|----------------------------------------------|-----------------------------------------------|------|--------|------|-------|
| Vir    | Superimposed DC Voltage                      | Rloop > 100KΩ                                 | 19   |        | 27   | V     |
|        |                                              | Rloop = $1K\Omega$                            | 17   |        | 25   | V     |
| Vacr   | Ringing Siganl at Line Terminal              | Rloop > 100kΩ<br>$V_{RGN} = 1.5Vrms/30Hz$     | 56.0 |        |      | Vrms  |
|        |                                              | Rloop = 1KΩ + 1μF<br>$V_{RGN}$ = 1.5Vrms/30Hz | 56.0 |        |      | Vrms  |
| lf     | DC Off-hook Del Threshold                    |                                               |      | 5.5    |      | mA    |
| Ilim   | Output Current Capability                    |                                               | 85   |        | 130  | mA    |
| Vrs    | Ringing Symmetry                             |                                               |      |        | 2    | Vrms  |
| THDr   | Ringing Signal Distortion                    |                                               |      |        | 5    | %     |
| Zir    | Ringing Amplicat. Input Impedance            | L3092's Pin RGIN                              | 50   |        |      | ΚΩ    |
| Vrr    | Residual of Ringing Signal at Tx Output      |                                               |      |        | 100  | mVrms |
| Trt    | Ring Trip Detection Time                     | fring = 25Hz (T = 1/fring)                    |      | 80(3T) |      | ms    |
| Toh    | Off-hook Status Delay after the Ringing Stop | CINT = 470nF                                  |      |        | 50   | μs    |

# **DIGITAL INTERFACE ELECTRICAL CHARACTERISTICS** ( $V_{DD} = +5V$ ; $V_{SS} = -5V$ ; $T_{amb} = 25$ °C)

**Note:** Testing of all parameters is carried out at 25°. Characterization as well as the design rules used allow correlation of tested performances at other temperatures. All parameters listed here are met in the range 0°C to +70°C. Functionalities are guaranteed in extended temperature range [-40°C, +85°C] by design and characterization.

#### STATIC ELECTRICAL CHARACTERISTICS

| Symbol          | Parameter                     | Test Conditions           | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------|---------------------------|------|------|------|------|
| Vil             | Input Voltage at Logical "0"  | Pins CS PWON LIM          | 0    |      | 0.8  | V    |
| Vih             | Input Voltage at Logical "1"  | FILIS CO F WON LIM        | 2    |      | 5    | V    |
| Vil             | Input Voltage at Logical "0"  | Pins RNG-AUT              | 0    |      | 0.5  | V    |
| Vih             | Input Voltage at Logical "1"  | FIIIS KING-AUT            | 2.3  |      | 5    | V    |
| lil             | Input Current at Logical "0"  | All logic pins Vil = 0V   |      |      | 15   | μΑ   |
| lih             | Input Current at Logical "1"  | Vih = 5V                  |      |      | 25   | μΑ   |
| Vol             | Output Voltage at Logical "0" | Pins ONHK GDK             |      |      | 0.4  | V    |
| Voh             | Output Volatge at Logical "1" | lout = -1mA<br>lout = 1mA | 2.4  |      |      | V    |
| llk             | Tristate Leak Current         | CS = "1"                  |      |      | 10   | μΑ   |
| I <sub>MR</sub> | Pull-up MR Output Current     | MR = "0"                  |      | 50   | ·    | μΑ   |

#### DYNAMIC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter                             | Test Conditions | Min. | Тур. | Max. | Unit |
|--------|---------------------------------------|-----------------|------|------|------|------|
| Tsd    | PWON, RING, AUT, LIM                  |                 | 1500 |      |      | ns   |
| Thd    | PWON, RING, AUT, LIM                  |                 | 0    |      |      | ns   |
| Tww    | CS Impulse Width (writing op.)        |                 | 1500 |      |      | ns   |
| Thv    | ONHK, GDK Data Out to "0" CS<br>Delay |                 |      |      | 600  | ns   |
| Tvh    | ONHK, GDK High Imped. to "1 "CS Delay |                 |      |      | 600  | ns   |
| Twr    | CS Impulse Width (writing op.)        |                 | 800  |      |      | ns   |

Figure 8: Writing Operating Timing (controller to SLIC).



Figure 9: Reading Operating Timing (from SLIC to controller).



Figure 10: Test Circuit



A, B, C, D are test reference points used during testing.

Figure 11: Typical Application Circuit with 2nd Generation COMBO for Complete Subscriber Circuit (Protection - SLIC - COMBO).



Figure 12: Typical Application Circuit with 1st Generation COMBO for Complete Subscriber Circuit (Protection - SLIC - COMBO).



#### **APPENDIX A**

SLIC TEST CIRCUITS

Referring to the test circuit reported at the end of each SLIC data sheet here below you can find the proper configuration for each measurement. In particular:

A-B: Line terminals

C: Tx sending output on 4W side D: Rx receiving input on 4W Side

E: TTx teletaxe signal input

RGIN: low level ringing signal input.

### **TEST CIRCUITS**

Figure A1: Symmetry to Ground



Figure A2: 2W Returns Loss



# TEST CIRCUITS (continued)

Figure A3: Trans-hybrid Loss.



Figure A4: Sending Gain



Figure A5: Receiving Gain



# **TEST CIRCUITS** (continued)

Figure A6: PSRR Relative to Battery Voltage VB-



Figure A7: Longitudinalto Transversal Conversion



Figure A8: Longitudinalto Transversal Conversion



# **TEST CIRCUITS** (continued)

Figure A9: TTX Level at Line Terminals



Figure A10: Ringing Simmetry



#### **APPENDIX B**

ADDITIONAL OPERATING FEATURES

Two further operating modes are provided on the L3092, boosted battery and ring pause. Both of these Modes are accessed by appllying a high impedance on inputs AUT and or RING of the digital interface.

#### 1.Boosted Battery (BB)

This operating mode is equivalent to conversation mode with respect to AC and signaling functions but with the following changes to the DC characteristics:

- a) Current limiting value fixed at 25mA.
- b) Characteristic in the resistive feeding region corresponds to a battery voltage equal to (-5 + |VB-| + VB+)Volt in series with the same feeding resistor utilized in the DC characteristic of conversation mode.

BB mode is typically used to feed long lines (20mA/4Kohm) and to implement special functions such as message waiting where high voltage signals are required.

Further information about this opersating mode may be found by referring to the L3000S/L3030 datasheet.

#### 2. Ringing Pause Mode

During Ring Pause - Mode the SLIC is always in ringing mode but the AC ringing signal is not injected into the line. This mode allows to avoid any common mode voltage variation of TIP and RING wire during the transition between Ringing Burst and Ringing Pause. This feature is used in application where it is mandatory to avoid perturbations on adjacent lines during ringing injection. For example when in the same system analog lines are used both for speech and modem transmission.

The following table shows all operating modes of L3000S/L3092 SLIC KIT. Boosted Battery or Ringing Pause Modes are selected by applying a high impedance (HI) to input pins RNG and/or AUT.

Included also in this table are the operating modes to which the SLIC defaults automatically during ringing mode when OFF HOOK is detected

#### CONTROL INTERFACE BETWEEN THE SLIC AND THE CARD CONTROLLER

| Operating Mode                                                                            |                | Inpu        | t Pin       |             | Outp                    | ut Pin                                                |
|-------------------------------------------------------------------------------------------|----------------|-------------|-------------|-------------|-------------------------|-------------------------------------------------------|
| Operating Mode                                                                            | RNG            | PWON        | AUT         | LIM         | ONHK                    | GDK                                                   |
| Conversation 25mA<br>Conversation 40mA<br>Conversation 60mA                               | 0<br>0<br>0    | 1<br>1<br>1 | 1<br>0<br>0 | X<br>1<br>0 | 1 on-hook<br>0 off-hook | 1 Ground key not<br>detected<br>0 Ground key detected |
| Boosted Battery 25mA                                                                      | 0              | 1           | HI          | Х           |                         |                                                       |
| Stand-by                                                                                  | 0              | 0           | 0           | Х           |                         | Disable                                               |
| Automatic Stand-by                                                                        | 1              | 0           | 1           | Х           |                         |                                                       |
| Power Down                                                                                | 1              | 0           | 0           | Х           | C1 Comparator Output    | Disable                                               |
| Test Mode                                                                                 | 0              | 0           | 1           | Х           | 1 on-hook<br>0 off-hook | 0 Limiting Region<br>1 Resistive Region               |
| Ringing Inj. (CVS 25mA)<br>Ringing Inj. (CVS 40mA)<br>Ringing Inj. (CVS 60mA)             | 1<br>1<br>1    | 1<br>1<br>1 | 1<br>0<br>0 | x<br>1<br>0 |                         |                                                       |
| Ringing Inj. (BB 25mA)                                                                    | 1              | 1           | HI          | Х           |                         |                                                       |
| Ringing Pause (CVS<br>25mA)<br>Ringing Pause (CVS<br>40mA)<br>Ringing Pause (CVS<br>60mA) | HI<br>HI<br>HI | 1<br>1<br>1 | 1<br>0<br>0 | X<br>1<br>0 | 1 on-hook<br>0 off-hook | Disable                                               |
| Ringing Pause (BB 25mA)                                                                   | HI             | 1           | HI          | Х           |                         |                                                       |

NB:

HI = High Impedance BB = Boosted Battery

#### **APPENDIX C**

#### LAYOUT SUGGESTIONS

Standard layout rules should be followewd in order to get the best system performances:

- 1) Use always 100nF filtering capacitor close to the supply pins of each I.C.
- 2) Connect together BGND and AGND at a low impedance point. (e.g. on a ground
- plane common to the line card).
- 3) The L3092 bias resistor (RL) should be connected close to the corresponding pins of L3092 (REF and GND). Avoid any digital line to pass close to REF pin. Eventually screen REF pin with a GND

track.

# PLCC28 PACKAGE MECHANICAL DATA

| DIM.  |       | mm    |       |       | inch  |       |
|-------|-------|-------|-------|-------|-------|-------|
| Diwi. | MIN.  | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| А     | 12.32 |       | 12.57 | 0.485 |       | 0.495 |
| В     | 11.43 |       | 11.58 | 0.450 |       | 0.456 |
| D     | 4.2   |       | 4.57  | 0.165 |       | 0.180 |
| D1    | 2.29  |       | 3.04  | 0.090 |       | 0.120 |
| D2    | 0.51  |       |       | 0.020 |       |       |
| E     | 9.91  |       | 10.92 | 0.390 |       | 0.430 |
| е     |       | 1.27  |       |       | 0.050 |       |
| e3    |       | 7.62  |       |       | 0.300 |       |
| F     |       | 0.46  |       |       | 0.018 |       |
| F1    |       | 0.71  |       |       | 0.028 |       |
| G     |       |       | 0.101 |       |       | 0.004 |
| М     |       | 1.24  |       |       | 0.049 |       |
| M1    |       | 1.143 |       |       | 0.045 |       |



# PowerSO20 (Slug-Up) PACKAGE MECHANICAL DATA

| DIM.   |      | mm        |          |            | inch  |       |  |
|--------|------|-----------|----------|------------|-------|-------|--|
| DIIVI. | MIN. | TYP.      | MAX.     | MIN.       | TYP.  | MAX.  |  |
| А      |      |           | 3.7      |            |       | 0.145 |  |
| A2     | 3    | 3.15      | 3.3      | 0.118      | 0.124 | 0.130 |  |
| a1     | 0.1  |           | 0.25     | 0.004      |       | 0.010 |  |
| A4     | 0.8  |           | 1        | 0.031      |       | 0.039 |  |
| A5     | 0.15 | 0.2       | 0.25     | 0.006      | 0.008 | 0.010 |  |
| b      | 0.4  |           | 0.53     | 0.016      |       | 0.021 |  |
| С      | 0.23 |           | 0.32     | 0.009      |       | 0.012 |  |
| D (1)  | 15.8 |           | 16       | 0.622      |       | 0.630 |  |
| D1     | 9.4  |           | 9.8      | 0.370      |       | 0.385 |  |
| D2     | 0.9  |           | 1.1      | 0.035      |       | 0.043 |  |
| Е      | 13.9 |           | 14.5     | 0.547      |       | 0.570 |  |
| е      | 1.12 | 1.27      | 1.42     | 0.044      | 0.050 | 0.056 |  |
| e3     |      | 11.43     |          |            | 0.450 |       |  |
| E1 (1) | 10.9 |           | 11.1     | 0.429      |       | 0.437 |  |
| E2     | 2.7  |           | 2.9      | 0.106      |       | 0.114 |  |
| E3     | 5.8  |           | 6.2      | 0.228      |       | 0.244 |  |
| G      | 0    |           | 0.1      | 0.000      |       | 0.004 |  |
| h      |      |           | 1.1      |            |       | 0.043 |  |
| L      | 0.8  |           | 1.1      | 0.031      |       | 0.043 |  |
| L1     |      | 1.6       | ·        |            | 0.063 |       |  |
| N      |      | 10° (max) |          |            |       |       |  |
| R      |      | 0.6       |          |            | 0.024 |       |  |
| R1     |      | 0.5       |          |            | 0.020 |       |  |
| S      |      |           | 0° (min. | )8° (max.) |       |       |  |
| V      |      |           |          | )7° (max.) |       |       |  |

(1) "D and E1" do not include mold flash or protrusions.
- Mold flash or protrusions shall not exceed 0.15 mm (0.006").
- Critical dimensions: "E", "a1", "e", and "G"



# PowerSO20 (slug-down) PACKAGE MECHANICAL DATA

| DIM.   |       | mm    |       |        | inch   |        |
|--------|-------|-------|-------|--------|--------|--------|
| DIIVI. | MIN.  | TYP.  | MAX.  | MIN.   | TYP.   | MAX.   |
| Α      |       |       | 3.60  |        |        | 0.1417 |
| a1     | 0.10  |       | 0.30  | 0.0039 |        | 0.0118 |
| a2     |       |       | 3.30  |        |        | 0.1299 |
| а3     | 0     |       | 0.10  | 0      |        | 0.0039 |
| b      | 0.40  |       | 0.53  | 0.0157 |        | 0.0209 |
| С      | 0.23  |       | 0.32  | 0.009  |        | 0.0126 |
| D (1)  | 15.80 |       | 16.00 | 0.6220 |        | 0.6299 |
| E      | 13.90 |       | 14.50 | 0.5472 |        | 0.570  |
| е      |       | 1.27  |       |        | 0.050  |        |
| e3     |       | 11.43 |       |        | 0.450  |        |
| E1 (1) | 10.90 |       | 11.10 | 0.4291 |        | 0.437  |
| E2     |       |       | 2.90  |        |        | 0.1141 |
| G      | 0     |       | 0.10  | 0      |        | 0.0039 |
| h      |       |       | 1.10  |        |        |        |
| L      | 0.80  |       | 1.10  | 0.0314 |        | 0.0433 |
| N      |       |       | 10°   | (max.) |        |        |
| S      |       |       | 8° (  | max.)  |        |        |
| Т      |       | 10.0  |       |        | 0.3937 |        |

<sup>(1) &</sup>quot;D and E1" do not include mold flash or protrusions
- Mold flash or protrusions shall not exceed 0.15mm (0.006")



# **DIP28 PACKAGE MECHANICAL DATA**

| DIM.     |      | mm    | mm inch |       |       |       |
|----------|------|-------|---------|-------|-------|-------|
| <b>5</b> | MIN. | TYP.  | MAX.    | MIN.  | TYP.  | MAX.  |
| a1       |      | 0.63  |         |       | 0.025 |       |
| b        |      | 0.45  |         |       | 0.018 |       |
| b1       | 0.23 |       | 0.31    | 0.009 |       | 0.012 |
| b2       |      | 1.27  |         |       | 0.050 |       |
| D        |      |       | 37.34   |       |       | 1.470 |
| Е        | 15.2 |       | 16.68   | 0.598 |       | 0.657 |
| е        |      | 2.54  |         |       | 0.100 |       |
| e3       |      | 33.02 |         |       | 1.300 |       |
| F        |      |       | 14.1    |       |       | 0.555 |
| I        |      | 4.445 |         |       | 0.175 |       |
| L        |      | 3.3   |         |       | 0.130 |       |



# FLEXIVATT15 PACKAGE MECHANICAL DATA

| DIM. | mm         |       |       | inch  |       |       |
|------|------------|-------|-------|-------|-------|-------|
|      | MIN.       | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    | 4.45       | 4.5   | 4.65  | 0.175 | 0.177 | 0.183 |
| В    | 1.8        | 1.9   | 2     | 0.071 | 0.075 | 0.079 |
| С    |            | 1.4   |       |       | 0.055 |       |
| E    | 0.37       | 0.39  | 0.42  | 0.014 | 0.015 | 0.016 |
| F    |            |       | 0.57  |       |       | 0.022 |
| F1   |            |       | 0.97  |       |       | 0.038 |
| G    | 1.7        | 1.9   | 2.1   | 0.067 | 0.075 | 0.083 |
| G1   | 26.35      | 26.6  | 26.85 | 1.037 | 1.048 | 1.057 |
| Н    | 28.9       | 29.23 | 29.3  | 1.138 | 1.151 | 1.153 |
| H1   |            | 17    |       |       | 0.670 |       |
| H2   |            | 12.8  |       |       | 0.504 |       |
| H3   |            | 0.8   |       |       | 0.031 |       |
| L    | 19.25      | 19.65 | 20.05 | 0.758 | 0.774 | 0.789 |
| L1   | 8.7        | 9.1   | 9.5   | 0.342 | 0.358 |       |
| L2   | 15.5       | 15.7  | 15.9  | 0.610 | 0.618 | 0.626 |
| L3   | 7.7        | 7.85  | 7.95  | 0.303 | 0.309 | 0.313 |
| L4   |            | 5     |       |       | 0.197 |       |
| L5   |            | 2.7   |       |       | 0.106 |       |
| N    |            | 2.2   |       |       | 0.096 |       |
| 0    |            | 2     |       |       | 0.078 |       |
| R    |            | 1.7   |       |       | 0.067 |       |
| R2   |            | 0.3   |       |       | 0.012 |       |
| R3   |            | 1.25  |       |       | 0.049 |       |
| R4   |            | 0.5   |       |       | 0.02  |       |
| V    | 5° (Typ.)  |       |       |       |       |       |
| V1   | 3° (Typ.)  |       |       |       |       |       |
| V2   | 20° (Typ.) |       |       |       |       |       |
| V3   | 45° (Typ.) |       |       |       |       |       |



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1997 SGS-THOMSON Microelectronics – Printed in Italy – All Rights Reserved PowerSO-20™ is a Trademark of the SGS-THOMSON Microelectronics

SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.