

# **ISP1132**

Universal Serial Bus compound hub with one-time programmable 80C51 microcontroller

Rev. 02 — 27 June 2001

**Objective data** 



### 1. General description

The ISP1132 is a general purpose member of the ISP113x family of Universal Serial Bus (USB) hubs. It contains an 80C51 microcontroller with one-time programmable (OTP) code memory and a parallel I/O interface. The ISP1132 complies with the *Universal Serial Bus Specification Rev. 1.1*. The hub has 2 downstream ports and 3 non-removable embedded functions. The hub controller is fully implemented in hardware, ensuring a fast response to host requests.

The integrated 5 V to 3.3 V regulator allows direct connection to the USB power supply  $V_{BUS}$ . The downstream ports are bus-powered and can interface low-power USB devices such as a joystick or a mouse. The ISP1132 uses SoftConnect<sup>TM</sup> technology to connect to the USB host upon detection of  $V_{BUS}$ . The low power consumption in 'suspend' mode allows easy design of equipment that is compliant with the ACPI<sup>TM</sup>, OnNow<sup>TM</sup> and USB power management requirements.

The integrated 80C51 microcontroller has 24 kbytes of OTP ROM and 768 bytes of data RAM. The code memory is protected against reading by an external device. A built-in watchdog timer resets the device in case of a microcontroller hang-up. To reduce power consumption, the microcontroller can be put in sleep mode or power-down mode.

A serial I<sup>2</sup>C-bus interface is provided for optional access to an external EEPROM. This allows the user to program the vendor ID, product ID or other user-defined parameters.

The ISP1132 has built-in overcurrent sense inputs, supporting individual overcurrent protection for downstream ports. All ports (including the hub) have GoodLink<sup>™</sup> indicator outputs for easy visual monitoring of USB traffic. The ISP1132 has a reduced frequency (6 MHz) crystal oscillator to minimize Electro Magnetic Interference (EMI). These features allow significant cost savings in system design and easy implementation of advanced USB functionality into PC peripherals.

### 2. Features

- Compound USB hub device with integrated hub repeater, hub controller, Serial Interface Engine (SIE), data transceivers and 5 V to 3.3 V voltage regulator
- Complies with Universal Serial Bus Specification Rev. 1.1
- Complies with ACPI, OnNow and USB power management requirements
- 2 downstream ports with automatic speed detection





- 3 non-removable embedded functions
- 30 general purpose I/O lines and 3 LED driver outputs
- Integrated 80C51 microcontroller core with 24 kbytes OTP ROM and 768 bytes data RAM
- On-chip watchdog timer for automatic fault recovery
- Internal power-on reset and low-voltage reset circuit
- Individual power switching for downstream ports
- Individual port overcurrent protection with built-in sense circuits
- 6 MHz crystal oscillator with on-chip PLL for low EMI
- Reduced power consumption by microcontroller in sleep mode or power-down mode
- Visual USB traffic monitoring (GoodLink) for hub and downstream ports
- I<sup>2</sup>C-bus interface to read vendor ID, product ID and configuration bits from external EEPROM
- Operation over the extended USB bus voltage range (4.0 to 5.5 V)
- Operating temperature range –40 to +85 °C
- Available in 56-pin SDIP and SSOP packages.

### 3. Ordering information

#### Table 1: Ordering information

| Type number | Package |                                                                   |          |
|-------------|---------|-------------------------------------------------------------------|----------|
|             | Name    | Description                                                       | Version  |
| ISP1132DL   | SSOP56  | plastic shrink small outline package; 56 leads; body width 7.5 mm | SOT371-1 |
| ISP1132N    | SDIP56  | plastic shrink dual in-line package; 56 leads (600 mil)           | SOT400-1 |

9397 750 08506 Objective data

© Philips Electronics N.V. 2001. All rights reserved.
3 of 77

Fig 1. Block diagram.



4

**Block diagram** 

Philips

Semiconductors

USB compound hub with OTP 80C51 microcontroller

**ISP1132** 

### 5. Pinning information



### 5.1 Pinning

## 5.2 Pin description

| Table 2: Pin          | descrij | otion |                                                                                                                                                                                                                                                                                                                      |
|-----------------------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup> | Pin     | Туре  | Description                                                                                                                                                                                                                                                                                                          |
| XTAL1                 | 1       | I     | crystal oscillator input (6 MHz)                                                                                                                                                                                                                                                                                     |
| XTAL2                 | 2       | 0     | crystal oscillator output (6 MHz)                                                                                                                                                                                                                                                                                    |
| RESET                 | 3       | I     | reset input (Schmitt trigger); a LOW level produces an asynchronous reset; connect to $V_{CC}$ for power-on reset (internal POR circuit)                                                                                                                                                                             |
| V <sub>CC</sub>       | 4       | -     | supply voltage; connect to USB supply V <sub>BUS</sub>                                                                                                                                                                                                                                                               |
| GND                   | 5       | -     | ground supply                                                                                                                                                                                                                                                                                                        |
| V <sub>pu(3.3)</sub>  | 6       | -     | regulated supply voltage (3.3 V $\pm$ 10%) from internal<br>regulator; used to connect pull-up resistor on UP_DP line;<br>pin function is controlled via the Device Status Register (see<br>Table 36):<br>Connect = 0 — V <sub>pu(3.3)</sub> floating (high impedance)<br>Connect = 1 — V <sub>pu(3.3)</sub> = 3.3 V |
| UP_DM                 | 7       | AI/O  | upstream port D– connection (analog)                                                                                                                                                                                                                                                                                 |
| UP_DP                 | 8       | AI/O  | upstream port D+ connection (analog)                                                                                                                                                                                                                                                                                 |
| DN1_DM                | 9       | AI/O  | downstream port 1 D– connection (analog)                                                                                                                                                                                                                                                                             |
| DN1_DM                | 9<br>10 | AI/O  | downstream port 1 D+ connection (analog)                                                                                                                                                                                                                                                                             |
|                       | 10      |       | · · · ·                                                                                                                                                                                                                                                                                                              |
| DN2_DM                |         | AI/O  | downstream port 2 D– connection (analog)                                                                                                                                                                                                                                                                             |
| DN2_DP                | 12      | AI/O  | downstream port 2 D+ connection (analog)                                                                                                                                                                                                                                                                             |
| PSW1                  | 13      | 0     | power switch control output for downstream port 1 (open-drain)                                                                                                                                                                                                                                                       |
| PSW2                  | 14      | 0     | power switch control output for downstream port 2 (open-drain)                                                                                                                                                                                                                                                       |
| OC1/DPGL1             | 15      | AI/O  | pin function is controlled via the USBCON register (see Table 54):                                                                                                                                                                                                                                                   |
|                       |         |       | <b>EnableOverCurrent = 0</b> — GoodLink LED indicator output for downstream port 1 (analog, open-drain); to connect an LED use a 330 $\Omega$ series resistor                                                                                                                                                        |
|                       |         |       | <b>EnableOverCurrent = 1</b> — overcurrent sense input for<br>downstream port 1 (analog or digital); overcurrent sensing<br>can be either analog (AnalogOCDisable = 0) or digital<br>(AnalogOCDisable = 1)                                                                                                           |
| OC2/DPGL2             | 16      | AI/O  | pin function is controlled via the USBCON register (see Table 54):                                                                                                                                                                                                                                                   |
|                       |         |       | <b>EnableOverCurrent = 0</b> — GoodLink LED indicator output for downstream port 2 (analog, open-drain); to connect an LED use a 330 $\Omega$ series resistor                                                                                                                                                        |
|                       |         |       | <b>EnableOverCurrent = 1</b> — overcurrent sense input for downstream port 2 (analog or digital); overcurrent sensing can be either analog (AnalogOCDIsable = 0) or digital (AnalogOCDisable = 1)                                                                                                                    |
| GND                   | 17      | -     | ground supply                                                                                                                                                                                                                                                                                                        |
| MX0                   | 18      | I/O   | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                                                                                                                                                                                                                                   |
| MX1                   | 19      | I/O   | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                                                                                                                                                                                                                                   |

© Philips Electronics N.V. 2001. All rights reserved.

9397 750 08506

| Symbol <sup>[1]</sup> | Pin | Туре | Description                                                                                                     |
|-----------------------|-----|------|-----------------------------------------------------------------------------------------------------------------|
| MX2                   | 20  | I/O  | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                              |
| MX3/SCL               | 21  | I/O  | pin function is controlled via the I2C0CON register (see Table 73):                                             |
|                       |     |      | <b>ENS1 = 0</b> — general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                            |
|                       |     |      | <b>ENS1 = 1</b> — $I^2C$ -bus clock output (5 V tolerant, open drain) <sup>[2</sup>                             |
| MX4/SDA               | 22  | I/O  | pin function is controlled via the I2C0CON register (see Table 73):                                             |
|                       |     |      | <b>ENS1 = 0</b> — general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                            |
|                       |     |      | <b>ENS1 = 1</b> — bidirectional I <sup>2</sup> C-bus data line (5 V tolerant, open drain) <sup>[2]</sup>        |
| MX5                   | 23  | I/O  | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                              |
| MX6                   | 24  | I/O  | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                              |
| MX7                   | 25  | I/O  | general purpose I/O line (5 V tolerant, open drain) <sup>[2]</sup>                                              |
| MY0                   | 26  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY1                   | 27  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY2                   | 28  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| V <sub>PR</sub>       | 29  | -    | programming supply voltage; connect to 9 V during OTP programming and verification; otherwise connect to GND    |
| V <sub>reg(3.3)</sub> | 30  | -    | regulated supply voltage (3.3 V $\pm$ 10%) from internal regulator; used to supply external devices             |
| MY3                   | 31  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY4                   | 32  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY5                   | 33  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY6                   | 34  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY7                   | 35  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY8                   | 36  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY9                   | 37  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY10                  | 38  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY11                  | 39  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY12                  | 40  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY13                  | 41  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY14                  | 42  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY15                  | 43  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup>                                                          |
| MY16/RD               | 44  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup> ; used as read strobe<br>when accessing external memory  |
| MY17/WR               | 45  | I/O  | general purpose I/O line (5 V tolerant) <sup>[3]</sup> ; used as write strobe<br>when accessing external memory |
| GND                   | 46  | -    | ground supply                                                                                                   |

### Table 2. Dia descriptio

| Table 2:         Pin descriptioncontinued |     |      |                                                                                            |  |  |  |
|-------------------------------------------|-----|------|--------------------------------------------------------------------------------------------|--|--|--|
| Symbol <sup>[1]</sup>                     | Pin | Туре | Description                                                                                |  |  |  |
| MEMSEL/<br>UPGL                           | 47  | 0    | pin function is controlled via the USBCON register (see Table 54):                         |  |  |  |
|                                           |     |      | <b>GL-MEMSELSelection = 0</b> — upstream port GoodLink indicator output (open-drain)       |  |  |  |
|                                           |     |      | <b>GL-MEMSELSelection = 1</b> — chip select output for external serial EEPROM (open-drain) |  |  |  |
| SYNCLK                                    | 48  | 0    | embedded microcontroller clock output; used for emulation                                  |  |  |  |
| ĒĀ                                        | 49  | I    | External Address enable input (internal pull-up); used to access external memory           |  |  |  |
| ALE                                       | 50  | 0    | Address Latch Enable output; used to demultiplex AD0 during external memory access         |  |  |  |
| PSEN                                      | 51  | 0    | Program Store ENable output; selects external memory for program execution                 |  |  |  |
| ĪNT                                       | 52  | I    | external interrupt input (edge-triggered)                                                  |  |  |  |
| LED1                                      | 53  | 0    | LED control output (open-drain, 8 mA)                                                      |  |  |  |
| LED2                                      | 54  | 0    | LED control output (open-drain, 8 mA)                                                      |  |  |  |
| LED3                                      | 55  | 0    | LED control output (open-drain, 8 mA)                                                      |  |  |  |
| GND                                       | 56  | -    | ground supply                                                                              |  |  |  |
|                                           |     |      |                                                                                            |  |  |  |

[1] Symbol names with an overscore (e.g. NAME) indicate active LOW signals.

[2] MXn pins have an internal 8.2 k $\Omega$  pull-up resistor.

[3] MYn pins have an internal 82 k $\Omega$  pull-down resistor (I/O pull-ups disabled) or an internal 8.2 k $\Omega$ pull-up resistor (I/O pull-ups enabled). This is controlled by bit EnableIOPullup in the USBCON register, see Table 54.

#### **Functional description** 6.

The ISP1132 is a compound USB hub that has a one-time programmable (OTP) 80C51 microcontroller and a general purpose I/O interface. Three outputs are suited for directly driving LED indicators (8 mA). The hub has 2 bus-powered downstream ports with 3 non-removable embedded functions. The downstream ports can be used to connect low-speed or full-speed USB peripherals, such as a mouse, printer, keyboard or another hub. The block diagram is shown in Figure 1.

The embedded functions have no external hardware connections. They provide USB endpoints for equipment functions implemented by a microcontroller. Each endpoint has an associated FIFO buffer in the on-board RAM, which can be accessed by the integrated microcontroller via memory mapped registers using special commands (see Section 9).

An optional serial I<sup>2</sup>C-bus interface (see Section 11) is provided for external EEPROM access, allowing the user to program the vendor ID, product ID or other user-defined parameters.

### 6.1 80C51 microcontroller

The integrated 80C51 microcontroller has 24 kbytes of OTP ROM and 768 bytes of RAM. A total of 30 general purpose I/O ports are available, three of which serve as LED control outputs. Interfacing to the USB hub is done via 2 registers (Command, Data), which are accessible via the external data memory address space (MOVX instruction).

The microcontroller runs on a 12 MHz clock, derived from the PLL oscillator. A watchdog timer resets the microcontroller in case of a software hang-up.

### 6.2 Analog transceivers

The integrated transceivers interface directly to the USB cables through external termination resistors. They are capable of transmitting and receiving serial data at both 'full-speed' (12 Mbit/s) and 'low-speed' (1.5 Mbit/s) data rates. The slew rates are adjusted according to the speed of the device connected and lie within the range mentioned in the USB Specification Rev. 1.1.

### 6.3 Philips Serial Interface Engine (SIE)

The Philips SIE implements the full USB protocol layer. It is completely hardwired for speed and needs no firmware intervention. The functions of this block include: synchronization pattern recognition, parallel/serial conversion, bit (de-)stuffing, CRC checking/generation, Packet IDentifier (PID) verification/generation, address recognition, handshake evaluation/generation.

#### 6.4 Hub repeater

The hub repeater is responsible for managing connectivity on a 'per packet' basis. It implements 'packet signalling' and 'resume' connectivity. Low-speed devices can be connected to downstream ports. If a low-speed device is detected the repeater will not propagate upstream packets to the corresponding port, unless they are preceded by a PREAMBLE PID.

### 6.5 End-of-frame timers

This block contains the specified EOF1 and EOF2 timers which are used to detect 'loss-of-activity' and 'babble' error conditions in the hub repeater. The timers also maintain the low-speed keep-alive strobe which is sent at the beginning of a frame.

### 6.6 General and individual port controller

The general and individual port controllers together provide status and control of individual downstream ports. Any port status change will be reported to the host via the hub status change (interrupt) endpoint.

### 6.7 GoodLink

Indication of a good USB connection is provided through GoodLink technology. An LED can be directly connected via an external 330  $\Omega$  resistor. The ISP1132 supports GoodLink indication for the hub (upstream port) via output MEMSEL/UPGL and for the two downstream ports via OCn/DPGLn, controlled via bits GL-MEMSELSelection and EnableOverCurrent in the USBCON register (see Table 54).

During enumeration the LED blinks on momentarily. After successful configuration of the ISP1132, the LED is permanently on. The hub GoodLink indicator blinks off for about 128 ms when the hub receives a packet addressed to it. Downstream GoodLink indicators blink upon an acknowledgment from the associated port. In 'suspend' mode the LED is off.

This feature provides a user-friendly indication of the status of the hub, the connected downstream devices and the USB traffic. It is a useful diagnostics tool to isolate faulty USB equipment and helps to reduce field support and hotline costs.

### 6.8 SoftConnect

The connection to the USB is accomplished by bringing D+ (for full-speed USB devices) HIGH through a 1.5 k $\Omega$  pull-up resistor. In the ISP1132, the 1.5 k $\Omega$  pull-up resistor is integrated on-chip and by default is disconnected from the +3.3 V supply.

The integrated microcontroller controls the connection of the internal resistor on D+ to  $V_{pu(3.3)}$  via bit SoftConnect in the USBCON register (see Table 54). Bit Connect in the Device Status register is used to switch on  $V_{pu(3.3)}$  (default is off) and support the alternate external pull-up resistor. A functional schematic diagram is given in Figure 4.



This mechanism allows the microcontroller to complete its initialization sequence before deciding to establish connection to the USB. Re-initialization of the USB connection can also be performed without disconnecting the cable. It should be noted that the tolerance of the internal resistors is higher (30%) than is specified by the USB specification (5%). However, the overall  $V_{SE}$  voltage specification for the connection can still be met with good margin (see Table 90). The decision to use this feature lies with the USB equipment designer.

### 6.9 Bit clock recovery

The bit clock recovery circuit recovers the clock from the incoming USB data stream using a  $4\times$  oversampling principle. It is able to track jitter and frequency drift as specified by the USB Specification Rev. 1.1.

#### 6.10 Voltage regulator

A 5 to 3.3 V DC-DC regulator is integrated on-chip to supply the analog transceiver and internal logic. This can also be used to supply the terminal 1.5 k $\Omega$  pull-up resistor on the D+ line of the upstream connection.

### 6.11 PLL clock multiplier

A 6 to 48 MHz clock multiplier Phase-Locked Loop (PLL) is integrated on-chip. This allows for the use of low-cost 6 MHz crystals. The low crystal frequency also minimizes Electro-Magnetic Interference (EMI). The PLL requires no external components.

### 6.12 Overcurrent detection

An overcurrent detection circuit for downstream ports has been integrated on-chip. It is self-reporting, resets automatically, has a low trip time and requires no external components. The ISP1132 supports individual overcurrent detection.

#### 6.13 Power-on reset

The ISP1132 has an internal power-on reset circuit, which generates a reset pulse when the supply voltage is switched on and when the supply voltage drops below a predetermined threshold value (see Table 87).

### 6.14 I<sup>2</sup>C-bus interface

A serial I<sup>2</sup>C-bus interface (single master or slave, bit rate up to 400 kHz) is provided to read vendor ID, product ID and other configuration data from an external EEPROM (e.g., Philips PCF8582 or equivalent). For more information, see Section 11.

The l<sup>2</sup>C-bus interface timing is programmable and complies with the standard mode and the Fast mode of operation as described in *The l<sup>2</sup>C-bus and how to use it*, order number 9398 393 40011.

### 7. Endpoint descriptions

Each USB device is logically composed of several independent endpoints. An endpoint acts as a terminus of a communication flow between the host and the device. At design time each endpoint is assigned a unique number (endpoint

9397 750 08506

identifier, see Table 3). The combination of the device address (given by the host during enumeration), the endpoint number and the transfer direction allows each endpoint to be uniquely referenced.

### 7.1 Endpoint configuration

The ISP1132 hub has 2 downstream ports and 3 embedded functions. The upstream and downstream ports are fully handled by hardware and require no firmware intervention. The embedded functions give access to user-defined functions via the parallel I/O interface.

Each embedded function has two endpoint types: endpoint 0 (control) and endpoint 1 (generic: bulk and/or interrupt). The embedded function endpoints can handle a maximum of 8 bytes per transfer.

| Function   | Ports       | Endpoint identifier | Transfer<br>type       | Endpoint index | Direction <sup>[1]</sup> | Max. packet<br>size (bytes) |
|------------|-------------|---------------------|------------------------|----------------|--------------------------|-----------------------------|
|            | 0: upstream | 0                   | control                | _[2]           | OUT                      | 64                          |
| Hub        | 1, 2:       |                     |                        | _[2]           | IN                       | 64                          |
|            | downstream  | 1                   | interrupt              | _[2]           | IN                       | 1                           |
| Embedded   | 3           | 0                   | control                | 0              | OUT                      | 8                           |
| Function 1 |             |                     |                        | 1              | IN                       | 8                           |
|            |             | 1                   | generic <sup>[3]</sup> | 2              | OUT                      | 8                           |
|            |             |                     |                        | 3              | IN                       | 8                           |
| Embedded   | 4           | 0                   | control                | 4              | OUT                      | 8                           |
| Function 2 |             |                     |                        | 5              | IN                       | 8                           |
|            |             | 1                   | generic <sup>[3]</sup> | 6              | OUT                      | 8                           |
|            |             |                     |                        | 7              | IN                       | 8                           |
| Embedded   | 5           | 0                   | control                | 8              | OUT                      | 8                           |
| Function 3 |             |                     |                        | 9              | IN                       | 8                           |
|            |             | 1                   | generic <sup>[3]</sup> | 10             | OUT                      | 8                           |
|            |             |                     |                        | 11             | IN                       | 8                           |

#### Table 3: Endpoint allocation

[1] IN: input for the USB host; OUT: output from the USB host.

[2] Hub endpoints are not indexed.

[3] Generic endpoint can be used as bulk or interrupt endpoint.

### 7.2 Hub endpoint 0 (control)

All USB devices and functions must implement a default control endpoint (ID = 0). This endpoint is used by the host to configure the device and to perform generic USB status and control access.

The ISP1132 hub supports the following USB descriptor information through its control endpoint 0, which can handle transfers of 64 bytes maximum:

- Device descriptor
- Configuration descriptor
- Interface descriptor

9397 750 08506

- Endpoint descriptor
- Hub descriptor
- String descriptor.

### 7.3 Hub endpoint 1 (interrupt)

Endpoint 1 is used by the ISP1132 hub to provide port status change information to the host. This endpoint can be accessed only after the hub has been configured by the host (by sending the Set Configuration command).

Endpoint 1 is an interrupt endpoint: the host polls it once every 255 ms by sending an IN token. If the hub has detected no change in the port status it returns a NAK (Not AcKnowledge) response to this request, otherwise it sends the Status Change byte (see Table 4).

| Bit | Symbol    | Description                                                    |
|-----|-----------|----------------------------------------------------------------|
| 0   | Hub SC    | a logic 1 indicates a status change on the hub's upstream port |
| 1   | Port 1 SC | a logic 1 indicates a status change on downstream port 1       |
| 2   | Port 2 SC | a logic 1 indicates a status change on downstream port 2       |
| 3   | Port 3 SC | a logic 1 indicates a status change on embedded function 1     |
| 4   | Port 4 SC | a logic 1 indicates a status change on embedded function 2     |
| 5   | Port 5 SC | a logic 1 indicates a status change on embedded function 3     |
| 6   | reserved  | not used                                                       |
| 7   | reserved  | not used                                                       |
|     |           |                                                                |

#### Table 4: Status Change byte: bit allocation

### 8. Host requests

The ISP1132 handles all standard USB requests from the host via control endpoint 0. The control endpoint can handle a maximum of 64 bytes per transfer.

**Remark:** Please note that the USB data transmission order is Least Significant Bit (LSB) first. In the following tables multi-byte variables are displayed least significant byte first.

### 8.1 Standard requests

Table 5 shows the supported standard USB requests. Some requests are explicitly unsupported. All other requests will be responded with a STALL packet.

|                   | OB TOQUODIO                            |                             |                              |                              |                               |                              |
|-------------------|----------------------------------------|-----------------------------|------------------------------|------------------------------|-------------------------------|------------------------------|
| Request name      | bmRequestType<br>byte 0 [7:0]<br>(Bin) | bRequest<br>byte 1<br>(Hex) | wValue<br>byte 2, 3<br>(Hex) | windex<br>byte 4, 5<br>(Hex) | wLength<br>byte 6, 7<br>(Hex) | Data                         |
| Address           |                                        |                             |                              |                              |                               |                              |
| Set Address       | X000 0000                              | 05                          | address <sup>[1]</sup>       | 00, 00                       | 00, 00                        | none                         |
| Configuration     |                                        |                             |                              |                              |                               |                              |
| Get Configuration | 1000 0000                              | 08                          | 00, 00                       | 00, 00                       | 01, 00                        | configuration<br>value = 01H |

#### Table 5: Standard USB requests

|                                            | requestscontinued                      | h Deguest                   | wValue             | windex                    | ul anath                      | Data                                                       |
|--------------------------------------------|----------------------------------------|-----------------------------|--------------------|---------------------------|-------------------------------|------------------------------------------------------------|
| Request name                               | bmRequestType<br>byte 0 [7:0]<br>(Bin) | bRequest<br>byte 1<br>(Hex) | byte 2, 3<br>(Hex) | byte 4, 5<br>(Hex)        | wLength<br>byte 6, 7<br>(Hex) | Data                                                       |
| Set Configuration (0)                      | X000 0000                              | 09                          | 00, 00             | 00, 00                    | 00, 00                        | none                                                       |
| Set Configuration (1)                      | X000 0000                              | 09                          | 01, 00             | 00, 00                    | 00, 00                        | none                                                       |
| Descriptor                                 |                                        |                             |                    |                           |                               |                                                            |
| Get Configuration<br>Descriptor            | 1000 0000                              | 06                          | 00, 02             | 00, 00                    | length <sup>[2]</sup>         | configuration,<br>interface and<br>endpoint<br>descriptors |
| Get Device Descriptor                      | 1000 0000                              | 06                          | 00, 01             | 00, 00                    | length <sup>[2]</sup>         | device<br>descriptor                                       |
| Get String Descriptor (0)                  | 1000 0000                              | 06                          | 00, 03             | 00, 00                    | length <sup>[2]</sup>         | language ID<br>string                                      |
| Get String Descriptor (1)                  | 1000 0000                              | 06                          | 01, 03             | 09, 04                    | length <sup>[2]</sup>         | manufacturer<br>string                                     |
| Get String Descriptor (2)                  | 1000 0000                              | 06                          | 02, 03             | 09, 04                    | length <sup>[2]</sup>         | product string                                             |
| Feature                                    |                                        |                             |                    |                           |                               |                                                            |
| Clear Device Feature<br>(REMOTE_WAKEUP)    | X000 0000                              | 01                          | 01, 00             | 00, 00                    | 00, 00                        | none                                                       |
| Clear Endpoint (1)<br>Feature (HALT/STALL) | X000 0010                              | 01                          | 00, 00             | 81, 00                    | 00, 00                        | none                                                       |
| Set Device Feature<br>(REMOTE_WAKEUP)      | X000 0000                              | 03                          | 01, 00             | 00, 00                    | 00, 00                        | none                                                       |
| Set Endpoint (1)<br>Feature (HALT/STALL)   | X000 0010                              | 03                          | 00, 00             | 81, 00                    | 00, 00                        | none                                                       |
| Status                                     |                                        |                             |                    |                           |                               |                                                            |
| Get Device Status                          | 1000 0000                              | 00                          | 00, 00             | 00, 00                    | 02, 00                        | device status                                              |
| Get Interface Status                       | 1000 0001                              | 00                          | 00, 00             | 00, 00                    | 02, 00                        | zero                                                       |
| Get Endpoint (0) Status                    | 1000 0010                              | 00                          | 00, 00             | 00/80 <sup>[3]</sup> , 00 | 02, 00                        | endpoint 0<br>status                                       |
| Get Endpoint (1) Status                    | 1000 0010                              | 00                          | 00, 00             | 81, 00                    | 02, 00                        | endpoint 1<br>status                                       |
| Unsupported                                |                                        |                             |                    |                           |                               |                                                            |
| Set Descriptor                             | 0000 0000                              | 07                          | XX, XX             | XX, XX                    | XX, XX                        | descriptor;<br>STALL                                       |
| Get Interface                              | 1000 0001                              | 0A                          | 00, 00             | XX, XX                    | 01, 00                        | STALL                                                      |
| Set Interface                              | X000 0001                              | 0B                          | XX, XX             | XX, XX                    | 00, 00                        | STALL                                                      |
| Synch Frame                                | 1000 0010                              | 0C                          | 00, 00             | XX, XX                    | 02, 00                        | STALL                                                      |
|                                            |                                        |                             |                    |                           |                               |                                                            |

#### Table 5: Standard USB requests...continued

[1] Device address: 0 to 127.

[2] Returned value in bytes.

[3] MSB specifies endpoint direction: 0 = OUT, 1 = IN. The ISP1132 accepts either value.

### 8.2 Hub specific requests

In Table 6 the supported hub specific requests are listed, as well as some unsupported requests. Table 7 provides the feature selectors for setting or clearing port features.

#### Table 6: Hub-specific requests

| Request name                            | bmRequestType<br>byte 0 [7:0]<br>(Bin) | bRequest<br>byte 1<br>(Hex) | wValue<br>byte 2, 3<br>(Hex) | windex<br>byte 4, 5<br>(Hex) | wLength<br>byte 6, 7<br>(Hex) | Data                                     |
|-----------------------------------------|----------------------------------------|-----------------------------|------------------------------|------------------------------|-------------------------------|------------------------------------------|
| Descriptor                              |                                        |                             |                              |                              |                               |                                          |
| Get Hub Descriptor                      | 1010 0000                              | 06                          | 00, 00/29 <sup>[1]</sup>     | 00, 00                       | length <sup>[2]</sup> , 00    | hub descriptor                           |
| Feature                                 |                                        |                             |                              |                              |                               |                                          |
| Clear Hub Feature<br>(C_LOCAL_POWER)    | X010 0000                              | 01                          | 00, 00                       | 00, 00                       | 00, 00                        | none                                     |
| Clear Port Feature (feature selectors)  | X010 0011                              | 01                          | feature <sup>[3]</sup> , 00  | port <sup>[4]</sup> , 00     | 00, 00                        | none                                     |
| Set Port Feature<br>(feature selectors) | X010 0011                              | 03                          | feature <sup>[3]</sup> , 00  | port <sup>[4]</sup> , 00     | 00, 00                        | none                                     |
| Status                                  |                                        |                             |                              |                              |                               |                                          |
| Get Hub Status                          | 1010 0000                              | 00                          | 00, 00                       | 00, 00                       | 04, 00                        | hub status and<br>status change<br>field |
| Get Port Status                         | 1010 0011                              | 00                          | 00, 00                       | port <sup>[4]</sup> , 00     | 04, 00                        | port status                              |
| Unsupported                             |                                        |                             |                              |                              |                               |                                          |
| Get Bus Status                          | 1010 0011                              | 02                          | 00, 00                       | port <sup>[4]</sup> , 00     | 01, 00                        | STALL                                    |
| Clear Hub Feature<br>(C_OVER_CURRENT)   | X010 0000                              | 01                          | 01, 00                       | 00, 00                       | 00, 00                        | STALL                                    |
| Set Hub Descriptor                      | X010 0000                              | 07                          | XX, XX                       | 00, 00                       | 3E, 00                        | STALL                                    |
| Set Hub Feature<br>(C_LOCAL_POWER)      | X010 0000                              | 03                          | 00, 00                       | 00, 00                       | 00, 00                        | STALL                                    |
| Set Hub Feature<br>(C_OVER_CURRENT)     | X010 0000                              | 03                          | 01, 00                       | 00, 00                       | 00, 00                        | STALL                                    |

[1] USB Specification Rev. 1.0 uses 00H, USB Specification Rev. 1.1 specifies 29H.

[2] Returned value in bytes.

[3] Feature selector value, see Table 7.

[4] Port identifier: 1 to 5 (1-2: downstream ports, 3-5: embedded functions).

| Feature selector name | Value (Hex) | Set feature               | Clear feature     |
|-----------------------|-------------|---------------------------|-------------------|
| PORT_CONNECTION       | 00          | not used                  | not used          |
| PORT_ENABLE           | 01          | not used                  | disables a port   |
| PORT_SUSPEND          | 02          | suspends a port           | resumes a port    |
| PORT_OVERCURRENT      | 03          | not used                  | not used          |
| PORT_RESET            | 04          | resets and enables a port | not used          |
| PORT_POWER            | 08          | powers on a port          | powers off a port |

#### Table 7: Port features selectors...continued

| Feature selector name | Value (Hex) | Set feature | Clear feature                      |
|-----------------------|-------------|-------------|------------------------------------|
| PORT_LOW_SPEED        | 09          | not used    | not used                           |
| C_PORT_CONNECTION     | 10          | not used    | clears port connection change bit  |
| C_PORT_ENABLE         | 11          | not used    | clears port enable<br>change bit   |
| C_PORT_SUSPEND        | 12          | not used    | clears port suspend<br>change bit  |
| C_PORT_OVERCURRENT    | 13          | not used    | clears port overcurrent change bit |
| C_PORT_RESET          | 14          | not used    | clears port reset change bit       |

### 8.3 Descriptors

The ISP1132 hub controller supports the following standard USB descriptors:

- Device
- Configuration
- Interface
- Endpoint
- Hub
- String.

#### Table 8: Device descriptor

Values in square brackets are optional.

| Offset<br>(bytes) | Field name      | Size<br>(bytes) | Value<br>(Hex)           | Comments                                                               |
|-------------------|-----------------|-----------------|--------------------------|------------------------------------------------------------------------|
| 0                 | bLength         | 1               | 12                       | descriptor length = 18 bytes                                           |
| 1                 | bDescriptorType | 1               | 01                       | type = DEVICE                                                          |
| 2                 | bcdUSB          | 2               | 10, 01                   | USB Specification Rev. 1.1                                             |
| 4                 | bDeviceClass    | 1               | 09                       | HUB_CLASSCODE                                                          |
| 5                 | bDeviceSubClass | 1               | 00                       | -                                                                      |
| 6                 | bDeviceProtocol | 1               | 00                       | -                                                                      |
| 7                 | bMaxPacketSize0 | 1               | 40                       | packet size = 64 bytes                                                 |
| 8                 | idVendor        | 2               | VID                      | vendor ID; programmable via the Set<br>VID/PID command (see Table 43)  |
| 10                | idProduct       | 2               | PID                      | product ID; programmable via the Set<br>VID/PID command (see Table 43) |
| 12                | bcdDevice       | 2               | 00,<br>XX <sup>[1]</sup> | device release 1.0 (XX = 01H); silicon revision increments this value  |
| 14                | iManufacturer   | 1               | 00                       | no manufacturer string (default)                                       |
|                   |                 |                 | [01]                     | manufacturer string enabled <sup>[2]</sup>                             |

#### Table 8: Device descriptor...continued

Values in square brackets are optional.

| Offset<br>(bytes) | Field name         | Size<br>(bytes) | Value<br>(Hex) | Comments                              |
|-------------------|--------------------|-----------------|----------------|---------------------------------------|
| 15                | iProduct           | 1               | 00             | no product string (default)           |
|                   |                    |                 | [02]           | product string enabled <sup>[2]</sup> |
| 16                | iSerialNumber      | 1               | 00             | no serial number string               |
| 17                | bNumConfigurations | 1               | 01             | one configuration                     |

[1] XX represents the hardware setting DEVREV, which indicates the 8-bit device release number. This value is incremented upon silicon revision.

[2] Controlled via bit StringDescriptorEnable in the Set Mode command (see Table 25).

#### Table 9: Configuration descriptor

Values in square brackets are optional.

| Offset<br>(bytes) | Field name              | Size<br>(bytes) | Value<br>(Hex) | Comments                                                                     |
|-------------------|-------------------------|-----------------|----------------|------------------------------------------------------------------------------|
| 0                 | bLength                 | 1               | 09             | descriptor length = 9 bytes                                                  |
| 1                 | bDescriptorType         | 1               | 02             | type = CONFIGURATION                                                         |
| 2                 | wTotalLength            | 2               | 19, 00         | total length of configuration, interface and endpoint descriptors (25 bytes) |
| 4                 | bNumInterfaces          | 1               | 01             | one interface                                                                |
| 5                 | bConfigurationValue     | 1               | 01             | configuration value = 1                                                      |
| 6                 | iConfiguration          | 1               | 00             | no configuration string                                                      |
| 7                 | bmAttributes            | 1               | A0             | bus-powered with remote wake-up                                              |
| 8                 | MaxPower <sup>[1]</sup> | 1               | 32             | 100 mA                                                                       |

[1] Value in units of 2 mA.

#### Table 10: Interface descriptor

| Offset<br>(bytes) | Field name         | Size<br>(bytes) | Value<br>(Hex) | Comments                           |
|-------------------|--------------------|-----------------|----------------|------------------------------------|
| 0                 | bLength            | 1               | 09             | descriptor length = 9 bytes        |
| 1                 | bDescriptorType    | 1               | 04             | type = INTERFACE                   |
| 2                 | bInterfaceNumber   | 1               | 00             | -                                  |
| 3                 | bAlternateSetting  | 1               | 00             | no alternate setting               |
| 4                 | bNumEndpoints      | 1               | 01             | status change (interrupt) endpoint |
| 5                 | bInterfaceClass    | 1               | 09             | HUB_CLASSCODE                      |
| 6                 | bInterfaceSubClass | 1               | 00             | -                                  |
| 7                 | bInterfaceProtocol | 1               | 00             | no class-specific protocol         |
| 8                 | bInterface         | 1               | 00             | no interface string                |

#### Table 11: Endpoint descriptor

| Offset<br>(bytes) | Field name       | Size<br>(bytes) | Value<br>(Hex) | Comments                    |
|-------------------|------------------|-----------------|----------------|-----------------------------|
| 0                 | bLength          | 1               | 07             | descriptor length = 7 bytes |
| 1                 | bDescriptorType  | 1               | 05             | type = ENDPOINT             |
| 2                 | bEndpointAddress | 1               | 81             | endpoint 1, direction: IN   |
| 3                 | bmAttributes     | 1               | 03             | interrupt endpoint          |
| 4                 | wMaxPacketSize   | 2               | 01, 00         | packet size = 1 byte        |
| 6                 | bInterval        | 1               | FF             | polling interval (255 ms)   |

#### Table 12: Hub descriptor

| Offset<br>(bytes) | Field name                    | Size<br>(bytes) | Value<br>(Hex) | Comments                                                           |
|-------------------|-------------------------------|-----------------|----------------|--------------------------------------------------------------------|
| 0                 | bDescLength                   | 1               | 09             | descriptor length = 9 bytes                                        |
| 1                 | bDescriptorType               | 1               | 29             | type = HUB                                                         |
| 2                 | bNbrPorts                     | 1               | 03             | 2 downstream ports and 3 embedded functions                        |
| 3                 | wHubCharacteristics           | 2               | 0D, 00         | individual power switching,<br>individual overcurrent protection   |
|                   |                               |                 | 15, 00         | individual power switching, no overcurrent protection              |
| 5                 | bPwrOn2PwrGood <sup>[1]</sup> | 1               | 32             | 100 ms                                                             |
| 6                 | bHubContrCurrent              | 1               | 64             | maximum hub controller current (100 mA)                            |
| 7                 | DeviceRemovable               | 1               | 38             | downstream ports removable;<br>embedded functions non-removable    |
| 8                 | PortPwrCtrlMask               | 1               | FF             | must be all ones for compatibility with USB Specification Rev. 1.0 |

[1] Value in units of 2 ms.

#### Table 13: String descriptors

String descriptors are optional and therefore disabled by default; they can be enabled via the Set Mode command (see Table 25).

| Offset<br>(bytes)                         | Field name              | Size<br>(bytes) | Value<br>(Hex)    | Comments                     |  |
|-------------------------------------------|-------------------------|-----------------|-------------------|------------------------------|--|
| String descriptor (0): language ID string |                         |                 |                   |                              |  |
| 0                                         | bLength                 | 1               | 04                | descriptor length = 4 bytes  |  |
| 1                                         | bDescriptorType         | 1               | 03                | type = STRING                |  |
| 2                                         | bString                 | 2               | 09, 04            | LANGID code zero             |  |
| String d                                  | escriptor (1): manufact | urer strin      | g                 |                              |  |
| 0                                         | bLength                 | 1               | 2E                | descriptor length = 46 bytes |  |
| 1                                         | bDescriptorType         | 1               | 03                | type = STRING                |  |
| 2                                         | bString                 | 44              | UC <sup>[1]</sup> | "Philips Semiconductors"     |  |

#### Table 13: String descriptors...continued

String descriptors are optional and therefore disabled by default; they can be enabled via the Set Mode command (see Table 25).

| Offset<br>(bytes) | Field name             | Size<br>(bytes) | Value<br>(Hex)    | Comments                                          |
|-------------------|------------------------|-----------------|-------------------|---------------------------------------------------|
| String d          | lescriptor (2): produc | t string        |                   |                                                   |
| 0                 | bLength                | 1               | 10                | descriptor length = 16 bytes                      |
| 1                 | bDescriptorType        | 1               | 03                | type = STRING                                     |
| 2                 | bString                | 14              | UC <sup>[1]</sup> | "ISP113X" <sup>[2]</sup> ; X = 0H for the ISP1132 |

[1] Unicode encoded string.

[2] X represents the hardware setting DEVNAME (4 bits), which specifies the final digit (X) in the device name string "ISP113X". The Unicode representation of this digit is "0000.0000.0011.DEVNAME".

#### 8.4 Hub responses

This section describes the hub responses to requests from the USB host.

#### 8.4.1 Get device status

The hub returns 2 bytes, see Table 14.

| Bit #          | Function       | Value       | Description            |
|----------------|----------------|-------------|------------------------|
| 0 self-powered | 0              | bus-powered |                        |
|                |                | 1           | hybrid-powered         |
| 1              | remote wake-up | 0           | no remote wake-up      |
|                |                | 1           | remote wake-up enabled |
| 2 to 15        | reserved       | 0           | -                      |

#### 8.4.2 Get configuration

The hub returns 1 byte, see Table 15.

#### Table 15: Get configuration response

| Bit #  | Function            | Value | Description           |
|--------|---------------------|-------|-----------------------|
| 0      | configuration value | 0     | device not configured |
|        |                     | 1     | device configured     |
| 1 to 7 | reserved            | 0     | -                     |

#### 8.4.3 Get interface status

The hub returns 2 bytes, see Table 16.

#### Table 16: Get interface status response

| Bit #   | Function | Value | Description |  |
|---------|----------|-------|-------------|--|
| 0 to 15 | reserved | 0     | -           |  |

#### 8.4.4 Get hub status

The hub returns 4 bytes, see Table 17.

#### Table 17: Get hub status response

| Bit #    | Function                     | Value | Description                        |
|----------|------------------------------|-------|------------------------------------|
| 0        | local power source           | 0     | local power supply good            |
| 1        | 1 overcurrent indicator      |       | no overcurrent condition           |
|          |                              | 1     | hub overcurrent condition detected |
| 2 to 15  | reserved                     | 0     | -                                  |
| 16       | local power status change    | 0     | no change in local power status    |
| 17       | overcurrent indicator change | 0     | no change in overcurrent condition |
|          |                              | 1     | overcurrent condition changed      |
| 18 to 31 | reserved                     | 0     | -                                  |
|          |                              |       |                                    |

#### 8.4.5 Get port status

The hub returns 4 bytes. The first 2 bytes contain the port status bits (wPortStatus, see Table 18). The last 2 bytes hold the port status change bits (wPortChange, see Table 19).

| Bit #    | Function                  | Value | Description                    |
|----------|---------------------------|-------|--------------------------------|
| 0        | current connect status    | 0     | no device present              |
|          |                           |       | device present on this port    |
| 1        | port enabled/disabled     | 0     | port disabled                  |
|          |                           | 1     | port enabled                   |
| 2        | suspend                   |       | port not suspended             |
|          |                           | 1     | port suspended                 |
| 3        | overcurrent indicator     | 0     | no overcurrent condition       |
|          |                           | 1     | overcurrent condition detected |
| 4        | reset                     | 0     | reset not asserted             |
|          |                           | 1     | reset asserted                 |
| 5 to 7   | reserved                  | 0     | -                              |
| 8        | port power                | 0     | port powered off               |
|          |                           | 1     | port power on                  |
| 9        | low-speed device attached | 0     | full-speed device attached     |
|          |                           | 1     | low-speed device attached      |
| 10 to 15 | reserved                  | 0     | -                              |

#### Table 18: Get port status response (wPortStatus)

| Table 19. | Table 13. Get port status response (wronchange) |       |                                     |  |  |  |  |  |
|-----------|-------------------------------------------------|-------|-------------------------------------|--|--|--|--|--|
| Bit #     | Function                                        | Value | Description                         |  |  |  |  |  |
| 0         | connect status change                           | 0     | no change in current connect status |  |  |  |  |  |
|           |                                                 | 1     | current connect status changed      |  |  |  |  |  |
| 1         | port enabled/disabled                           | 0     | no port error                       |  |  |  |  |  |
|           | change                                          | 1     | port disabled by a port error       |  |  |  |  |  |
| 2         | suspend change                                  | 0     | no change in suspend status         |  |  |  |  |  |
|           |                                                 | 1     | resume complete                     |  |  |  |  |  |
| 3         | overcurrent indicator change                    | 0     | no change in overcurrent status     |  |  |  |  |  |
|           |                                                 | 1     | overcurrent indicator changed       |  |  |  |  |  |
| 4         | reset change                                    | 0     | no change in reset status           |  |  |  |  |  |
|           |                                                 | 1     | reset complete                      |  |  |  |  |  |
| 5 to 15   | reserved                                        | 0     | -                                   |  |  |  |  |  |
|           |                                                 |       |                                     |  |  |  |  |  |

#### Table 19: Get port status response (wPortChange)

#### 8.4.6 Get configuration descriptor

The hub returns 25 bytes containing the configuration descriptor (9 bytes, see Table 9), the interface descriptor (9 bytes, see Table 10) and the endpoint descriptor (7 bytes, see Table 11).

#### 8.4.7 Get device descriptor

The hub returns 18 bytes containing the device descriptor, see Table 8.

#### 8.4.8 Get hub descriptor

The hub returns 9 bytes containing the hub descriptor, see Table 12.

#### 8.4.9 Get string descriptor (0)

The hub returns 4 bytes containing the language ID, see Table 13.

#### 8.4.10 Get string descriptor (1)

The hub returns 46 bytes containing the manufacturer name, see Table 13.

#### 8.4.11 Get string descriptor (2)

The hub returns 16 bytes containing the product name, see Table 13.

### 9. Commands

There are three basic types of commands: Initialization, Data and General commands. Respectively, these are used to initialize the hub and the embedded functions; for data flow between the hub, embedded functions and the host; for controlling individual downstream ports; and general hub operation.

The embedded microcontroller has access to the hub functions via 3 dedicated control registers (Command, Data, Status), which are mapped to the external data memory address space of the 80C51. See Section 10.4 "Hub control registers".

A summary of the available commands is given in Table 20. Some commands have the same command code (e.g., Read Buffer and Write Buffer). In these cases, the direction of the transaction (read or write) indicates which command is executed.

To execute a command, the specified code must be written to the Command register. Any following transaction data can then be read or written via the Data register.

| Name                    | Destination             | Code (Hex) | Transaction            |
|-------------------------|-------------------------|------------|------------------------|
| Initialization command  | S                       |            |                        |
| Set Address/Enable      | embedded function 1     | D0         | write 1 byte           |
|                         | embedded function 2     | D1         | write 1 byte           |
|                         | embedded function 3     | D2         | write 1 byte           |
| Set Endpoint Enable     | device                  | D8         | write 1 byte           |
| Set Mode                | device                  | F3         | write 2 bytes          |
| Data flow commands      |                         |            |                        |
| Read Interrupt Register | device                  | F4         | read 2 bytes           |
| Select Endpoint         | function 1 control OUT  | 00         | read 1 byte (optional) |
|                         | function 1 control IN   | 01         | read 1 byte (optional) |
|                         | function 1 endpoint OUT | 02         | read 1 byte (optional) |
|                         | function 1 endpoint IN  | 03         | read 1 byte (optional) |
|                         | function 2 control OUT  | 04         | read 1 byte (optional) |
|                         | function 2 control IN   | 05         | read 1 byte (optional) |
|                         | function 2 endpoint OUT | 06         | read 1 byte (optional) |
|                         | function 2 endpoint IN  | 07         | read 1 byte (optional) |
|                         | function 3 control OUT  | 08         | read 1 byte (optional) |
|                         | function 3 control IN   | 09         | read 1 byte (optional) |
|                         | function 3 endpoint OUT | 0A         | read 1 byte (optional) |
|                         | function 3 endpoint IN  | 0B         | read 1 byte (optional) |
| Read Buffer             | selected endpoint       | F0         | read n bytes           |
| Write Buffer            | selected endpoint       | F0         | write n bytes          |

#### Table 20: Command summary

| Name                         | Destination             | Code (Hex) | Transaction       |
|------------------------------|-------------------------|------------|-------------------|
| Select Endpoint/             | function 1 control OUT  | 40         | read 1 byte       |
| Clear Interrupt              | function 1 control IN   | 41         | read 1 byte       |
|                              | function 1 endpoint OUT | 42         | read 1 byte       |
|                              | function 1 endpoint IN  | 43         | read 1 byte       |
|                              | function 2 control OUT  | 44         | read 1 byte       |
|                              | function 2 control IN   | 45         | read 1 byte       |
|                              | function 2 endpoint OUT | 46         | read 1 byte       |
|                              | function 2 endpoint IN  | 47         | read 1 byte       |
|                              | function 3 control OUT  | 48         | read 1 byte       |
|                              | function 3 control IN   | 49         | read 1 byte       |
|                              | function 3 endpoint OUT | 4A         | read 1 byte       |
|                              | function 3 endpoint IN  | 4B         | read 1 byte       |
| Set Endpoint Status          | function 1 control OUT  | 40         | write 1 byte      |
|                              | function 1 control IN   | 41         | write 1 byte      |
|                              | function 1 endpoint OUT | 42         | write 1 byte      |
|                              | function 1 endpoint IN  | 43         | write 1 byte      |
|                              | function 2 control OUT  | 44         | write 1 byte      |
|                              | function 2 control IN   | 45         | write 1 byte      |
|                              | function 2 endpoint OUT | 46         | write 1 byte      |
|                              | function 2 endpoint IN  | 47         | write 1 byte      |
|                              | function 3 control OUT  | 48         | write 1 byte      |
|                              | function 3 control IN   | 49         | write 1 byte      |
|                              | function 3 endpoint OUT | 4A         | write 1 byte      |
|                              | function 3 endpoint IN  | 4B         | write 1 byte      |
| Clear Buffer                 | selected endpoint       | F2         | read 1 byte       |
| Validate Buffer              | selected endpoint       | FA         | none              |
| General commands             |                         |            |                   |
| Read Device Status           | device                  | FE         | read 1 byte       |
| Set Device Status            | device                  | FE         | write 1 byte      |
| Read Current Frame<br>Number | device                  | F5         | read 1 or 2 bytes |
| Read Embedded Port           | embedded function 1     | E0         | read 1 byte       |
| Status                       | embedded function 2     | E1         | read 1 byte       |
|                              | embedded function 3     | E2         | read 1 byte       |
| Write Embedded Port          | embedded function 1     | E0         | write 1 byte      |
| Status                       | embedded function 2     | E1         | write 1 byte      |
|                              | embedded function 3     | E2         | write 1 byte      |
| Set VID/PID                  | device                  | FB         | write 4 bytes     |
| Read Chip ID                 | device                  | FD         | read 2 bytes      |
| Get Last Error               | device                  | FF         | read 1 byte       |

#### Table 20: Command summary...continued

### 9.1 Initialization commands

Initialization commands are used during the enumeration process of the USB network. These commands are used to enable the hub and embedded function endpoints. They are also used to set the USB assigned address.

### 9.1.1 Set Address/Enable command

Sets the USB assigned address and enables the embedded function. This also enables the associated control endpoint. Embedded functions each must have a unique USB address.

Code (Hex) — D0 to D2 (embedded functions 1 to 3)

**Transaction** — write 1 byte.

#### Table 21: Set Address/Enable command: bit allocation

| Bit    | 7         | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|--------|-----------|------------|---|---|---|---|---|---|--|
| Symbol | DevEnable | DevAddress |   |   |   |   |   |   |  |
| Reset  | 0         | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Access | W         | W          | W | W | W | W | W | W |  |

#### Table 22: Set Address/Enable command: bit description

| Bit    | Symbol     | Description                                   |
|--------|------------|-----------------------------------------------|
| 7      | DevEnable  | A logic 1 enables the embedded function       |
| 6 to 0 | DevAddress | USB assigned address of the embedded function |

#### 9.1.2 Set Endpoint Enable command

Enables the specified endpoints of the hub and/or the embedded functions. The corresponding function must first be enabled via the Set Address/Enable command.

#### Code (Hex) - D8

Transaction — write 1 byte.

#### Table 23: Set Endpoint Enable command: bit allocation

| Bit    | 7 | 6 | 5 | 4 | 3 | 2                          | 1                          | 0                          |
|--------|---|---|---|---|---|----------------------------|----------------------------|----------------------------|
| Symbol | - | - | - | - | - | Func3<br>GenEndp<br>Enable | Func2<br>GenEndp<br>Enable | Func1<br>GenEndp<br>Enable |
| Reset  | Х | Х | Х | Х | Х | 0                          | 0                          | 0                          |
| Access | W | W | W | W | W | W                          | W                          | W                          |

#### Table 24: Set Endpoint Enable command: bit description

| Bit    | Symbol             | Description                                                   |
|--------|--------------------|---------------------------------------------------------------|
| 7 to 3 | -                  | reserved                                                      |
| 2      | Func3GenEndpEnable | A logic 1 enables the generic endpoint of embedded function 3 |
| 1      | Func2GenEndpEnable | A logic 1 enables the generic endpoint of embedded function 2 |
| 0      | Func1GenEndpEnable | A logic 1 enables the generic endpoint of embedded function 1 |

#### 9.1.3 Set Mode command

Selects the operating mode and (de)activates features. The command is followed by one data write, containing the Configuration byte.

Code (Hex) — F3

**Transaction** — write 1 byte (Configuration).

| Table 25: | Set Mode | command, | Configuration | byte: b | it allocation |
|-----------|----------|----------|---------------|---------|---------------|
|-----------|----------|----------|---------------|---------|---------------|

| Bit    | 7 | 6                | 5                              | 4                          | 3                      | 2                        | 1 | 0                  |
|--------|---|------------------|--------------------------------|----------------------------|------------------------|--------------------------|---|--------------------|
| Symbol | - | Clock<br>Restart | String<br>Descriptor<br>Enable | Remote<br>WakeUp<br>Enable | Always<br>PLL<br>Clock | Use<br>IntDn<br>Resistor | - | Interrupt<br>OnNAK |
| Reset  | Х | 0                | 0                              | 0                          | 0                      | 0                        | 0 | 1                  |
| Access | W | W                | W                              | W                          | W                      | W                        | W | W                  |

#### Table 26: Set Mode command, Configuration byte: bit description

| Bit | Symbol                 | Description                                                                                                                                                            |
|-----|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -                      | reserved                                                                                                                                                               |
| 6   | ClockRestart           | A logic 1 will cause a clock restart for 2 ms upon a bus transition, when the device is in 'suspend' mode. This allows the device to wake up without resume signaling. |
| 5   | StringDescriptorEnable | A logic 1 enables the string descriptor. The default string will be sent to the host upon request.                                                                     |
| 4   | RemoteWakeUpEnable     | A logic 1 enables remote wake-up by key press (embedded function 1).                                                                                                   |
| 3   | AlwaysPLLClock         | A logic 1 indicates that the internal clocks and PLL are always running, even in<br>'suspend' mode. A logic 0 stops the internal clock, crystal oscillator and PLL.    |
| 2   | UseIntDnResistor       | A logic 1 causes the downstream pull-down resistors to be connected.                                                                                                   |
| 1   | -                      | reserved; must always be logic 0                                                                                                                                       |
| 0   | InterruptOnNAK         | A logic 1 will generate an interrupt upon sending a NAK. A logic 0 will only report successful transactions.                                                           |

#### 9.2 Data flow commands

Data flow commands are used to manage the data transmission between the USB endpoints and the embedded microcontroller. Much of the data flow is initiated via an interrupt to the microcontroller. The data flow commands are used to access the endpoints and determine whether the endpoint FIFOs contain valid data.

**Remark:** The IN buffer of an endpoint contains input data **for** the host, the OUT buffer receives output data **from** the host.

#### 9.2.1 Read Interrupt Register command

Shows the source(s) of an interrupt to the microcontroller. After writing the command, two bytes are read which hold the interrupt register contents. Byte 1 contains the least significant bits (7 to 0), byte 2 the most significant bits (15 to 8).

#### Code (Hex) — F4

Transaction — read 2 bytes.

9397 750 08506

**Remark:** All hub endpoints are handled internally by the ISP1132 hardware without the need of microcontroller intervention.

| able 27. Interrupt Register. bit configuration |                               |                              |                              |                              |                      |                       |                          |                           |  |  |
|------------------------------------------------|-------------------------------|------------------------------|------------------------------|------------------------------|----------------------|-----------------------|--------------------------|---------------------------|--|--|
| Bit                                            | 15                            | 14                           | 13                           | 12                           | 11                   | 10                    | 9                        | 8                         |  |  |
| Symbol                                         | Device<br>StatusReg<br>Change | Port5<br>StatusReg<br>Change | Port4<br>StatusReg<br>Change | Port3<br>StatusReg<br>Change | Func3<br>Endp1<br>In | Func3<br>Endp1<br>Out | Func3<br>ContlIn<br>Endp | Func3<br>ContlOut<br>Endp |  |  |
| Reset                                          | 0                             | 0                            | 0                            | 0                            | 0                    | 0                     | 0                        | 0                         |  |  |
| Access                                         | R                             | R                            | R                            | R                            | R                    | R                     | R                        | R                         |  |  |
| Bit                                            | 7                             | 6                            | 5                            | 4                            | 3                    | 2                     | 1                        | 0                         |  |  |
| Symbol                                         | Func2<br>Endp1<br>In          | Func2<br>Endp1<br>Out        | Func2<br>ContlIn<br>Endp     | Func2<br>ContlOut<br>Endp    | Func1<br>Endp1<br>In | Func1<br>Endp1<br>Out | Func1<br>ContlIn<br>Endp | Func1<br>ContlOut<br>Endp |  |  |
| Reset                                          | 0                             | 0                            | 0                            | 0                            | 0                    | 0                     | 0                        | 0                         |  |  |
| Access                                         | R                             | R                            | R                            | R                            | R                    | R                     | R                        | R                         |  |  |

#### Table 27: Interrupt Register: bit configuration

#### Table 28: Interrupt Register: bit description

|        | Symbol                | Description                                   |
|--------|-----------------------|-----------------------------------------------|
| Byte 2 |                       |                                               |
| 15     | DeviceStatusRegChange | Status register change on hub device          |
| 14     | Port5StatusRegChange  | Status register change on embedded function 3 |
| 13     | Port4StatusRegChange  | Status register change on embedded function 2 |
| 12     | Port3StatusRegChange  | Status register change on embedded function 1 |
| 11     | Func3Endp1In          | Endpoint 1 IN of embedded function 3          |
| 10     | Func3Endp1Out         | Endpoint 1 OUT of embedded function 3         |
| 9      | Func3ContIInEndp      | Control endpoint IN of embedded function 3    |
| 8      | Func3ContlOutEndp     | Control endpoint OUT of embedded function 3   |
| Byte 1 |                       |                                               |
| 7      | Func2Endp1In          | Endpoint 1 IN of embedded function 2          |
| 6      | Func2Endp1Out         | Endpoint 1 OUT of embedded function 2         |
| 5      | Func2ContIInEndp      | Control endpoint IN of embedded function 2    |
| 4      | Func2ContlOutEndp     | Control endpoint OUT of embedded function 2   |
| 3      | Func1Endp1In          | Endpoint 1 IN of embedded function 1          |
| 2      | Func1Endp1Out         | Endpoint 1 OUT of embedded function 1         |
| 1      | Func1ContIInEndp      | Control endpoint IN of embedded function 1    |
| 0      | Func1ContlOutEndp     | Control endpoint OUT of embedded function 1   |

The interrupt register bits are cleared as follows:

- Reading the Device Status register resets the DeviceStatusRegChange bit
- Reading the Embedded Port Status register of a port resets the associated PortStatusRegChange bit
- The Select Endpoint/Clear Interrupt command clears the endpoint interrupt bits of the selected endpoint.

#### 9.2.2 Select Endpoint command

Selects an endpoint and initializes an internal pointer to the start of the associated RAM buffer. Optionally, this command can be followed by a data read, which returns the status of the endpoint buffer (see Table 29).

**Code (Hex)** — 00 to 0B (endpoint index 0 to 11)

**Transaction** — read 1 byte (optional).

| Table 29: | Endpoint Buffe | r Status byt | e: bit allocation |
|-----------|----------------|--------------|-------------------|
|-----------|----------------|--------------|-------------------|

| Bit    | 7 | 6 | 5 | 4           | 3                     | 2               | 1               | 0                       |
|--------|---|---|---|-------------|-----------------------|-----------------|-----------------|-------------------------|
| Symbol | - | - | - | Sent<br>NAK | Packet<br>Overwritten | Setup<br>Packet | Stall<br>Status | Full<br>Empty<br>Status |
| Reset  | Х | Х | Х | 0           | 0                     | 0               | 0               | 0                       |
| Access | R | R | R | R           | R                     | R               | R               | R                       |

#### Table 30: Endpoint Buffer Status byte: bit description

| -      | <b>A I I</b>               |                                                                                                                                                                                                      |
|--------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol                     | Description                                                                                                                                                                                          |
| 7 to 5 | -                          | reserved                                                                                                                                                                                             |
| 4      | SentNAK <sup>[1]</sup>     | A logic 1 indicates that the device has sent a NAK. This bit is reset when the device returns an acknowledge (ACK) after receiving an OUT packet, or when it gets an ACK after sending an IN packet. |
| 3      | PacketOverwritten          | A logic 1 indicates that the previous packet was overwritten by a Setup packet.<br>This bit is reset by a Select Endpoint/Clear Interrupt command on this endpoint.                                  |
| 2      | SetupPacket <sup>[2]</sup> | A logic 1 indicates that the last successfully received packet had a SETUP token.<br>This bit is reset by a Select Endpoint/Clear Interrupt command on this endpoint.                                |
| 1      | StallStatus                | A logic 1 indicates that the endpoint is in stalled state.                                                                                                                                           |
| 0      | FullEmptyStatus            | A logic 1 indicates that the buffer is full, a logic 0 indicates that it is empty.                                                                                                                   |
|        |                            |                                                                                                                                                                                                      |

[1] This bit is only defined for control endpoints; it is active only when the InterruptOnNAK feature has been enabled via the Set Mode command (see Table 25).

[2] This bit will be logic 0 for IN buffers (host packets are received via the OUT buffer).

#### 9.2.3 Read Buffer command

Returns the data buffer contents of the selected endpoint. Following the command, a maximum of (N + 2) bytes can be read, N representing the size of the endpoint buffer (see Table 3). After each byte the internal buffer pointer is automatically incremented by 1. To reset the buffer pointer to the start of the buffer, use the Select Endpoint command.

Code (Hex) - F0

**Transaction** — read multiple bytes (max. N + 2, N = buffer size).

Reading a buffer may be interrupted by any other command (except for Select Endpoint). The data in the buffer are organized as shown in Table 31.

Table 31: Endpoint buffer organization

|        |                    | •                                        |       |         |          |       |       |       |  |  |  |
|--------|--------------------|------------------------------------------|-------|---------|----------|-------|-------|-------|--|--|--|
| Byte # | Bit 7              | Bit 6                                    | Bit 5 | Bit 4   | Bit 3    | Bit 2 | Bit 1 | Bit 7 |  |  |  |
| 0      | 0/1 <sup>[1]</sup> | 0/1 <sup>[2]</sup>                       | Х     | Х       | Х        | Х     | Х     | Х     |  |  |  |
| 1      | Х                  | X N (number of data bytes in the buffer) |       |         |          |       |       |       |  |  |  |
| 2      |                    |                                          |       | data l  | oyte 0   |       |       |       |  |  |  |
|        |                    |                                          |       |         |          |       |       |       |  |  |  |
| N + 2  |                    |                                          |       | data by | te N – 1 |       |       |       |  |  |  |

[1] A logic 1 indicates that the packet was successfully received via the USB bus.

[2] A logic 1 indicates that the packet in the buffer has a SETUP token.

#### 9.2.4 Write Buffer command

Fills the data buffer of the selected endpoint. Following the command, a maximum of (N + 2) bytes may be written, N representing the size of the endpoint buffer (see Table 3). After each byte the internal buffer pointer is automatically incremented by 1. To reset the buffer pointer to the start of the buffer, use the Select Endpoint command.

#### Code (Hex) - F0

**Transaction** — write multiple bytes (max. N + 2, N = buffer size).

Writing a buffer may be interrupted by any other command (except for Select Endpoint). The data must be organized in the same way as shown in Table 31. Upon writing, the value of byte 0 must be zero.

**Remark:** There is no protection against writing or reading past a buffer's boundary, against writing into an OUT buffer or reading from an IN buffer. Any of these actions could cause an incorrect operation. Data residing in an OUT buffer are only meaningful after a successful transaction.

#### 9.2.5 Select Endpoint/Clear Interrupt

Selects the endpoint and clears the associated interrupt. In case of a Control endpoint, it also clears the SetupPacket and PacketOverwritten status bits. A data read following the command returns the endpoint buffer status (see Table 29 and Table 30).

Code (Hex) — 40 to 4B (endpoint index 0 to 11)

Transaction — read 1 byte.

#### 9.2.6 Clear Buffer command

Unlocks the buffer of the selected endpoint, allowing the reception of new packets. An optional data read may follow the command, returning the packet status (see Table 32).

#### Code (Hex) — F2

Transaction — read 1 byte (optional).

When a packet has been received successfully, an internal Buffer Full flag is set. Any subsequent packets will be refused by returning a NAK. After reading all data, the microcontroller must free the buffer using the Clear Buffer command.

#### Table 32: Packet Status byte: bit allocation

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                     |
|--------|---|---|---|---|---|---|---|-----------------------|
| Symbol | - | - | - | - | - | - | - | Packet<br>Overwritten |
| Reset  | Х | Х | Х | Х | Х | Х | Х | 0                     |
| Access | R | R | R | R | R | R | R | R                     |

#### Table 33: Packet Status byte: bit description

| Bit    | Symbol            | Description                                                                                                             |
|--------|-------------------|-------------------------------------------------------------------------------------------------------------------------|
| 7 to 1 | -                 | reserved                                                                                                                |
| 0      | PacketOverwritten | A logic 1 indicates that the previous packet was overwritten by a Setup Packet. In that case the buffer is not cleared. |

#### 9.2.7 Validate Buffer command

Indicates the presence of valid data for transmission to the USB host.

#### Code (Hex) — FA

#### Transaction — none.

After writing data into an endpoint's IN buffer, the microcontroller must set the Buffer Full flag by means of the Validate Buffer command. This indicates that the data in the buffer are valid and can be sent to the host when the next IN token is received.

**Remark:** A control IN buffer cannot be validated when the Packet Overwritten bit of the corresponding OUT buffer is set.

#### 9.2.8 Set Endpoint Status command

Stalls or unstalls the indicated endpoint.

**Code (Hex)** — 40 to 4B (endpoint index 0 to 11)

**Transaction** — write 1 byte.

A stalled control endpoint is automatically unstalled when it receives a SETUP token, regardless of the content of the packet. If the endpoint should stay in its stalled state, the microcontroller can re-stall it with the Set Endpoint Status command.

When a stalled endpoint is unstalled (either by the Set Endpoint Status command or by receiving a SETUP token), it is also re-initialized. This flushes the buffer: in and if it is an OUT buffer it waits for a DATA 0 PID, if it is an IN buffer it writes a DATA 0 PID.

**Remark:** A Set Endpoint Status command with a STALLED bit of logic 0 will always initialize the endpoint, even when it was not stalled.

| Bit    | 7                    | 6                        | 5       | 4 | 3 | 2 | 1 | 0       |
|--------|----------------------|--------------------------|---------|---|---|---|---|---------|
| Symbol | Conditional<br>Stall | Rate<br>Feedback<br>Mode | Disable | - | - | - | - | Stalled |
| Reset  | 0                    | 0                        | 0       | Х | Х | Х | Х | 0       |
| Access | W                    | W                        | W       | W | W | W | W | W       |

#### Table 34: Set Endpoint Status command: bit allocation

#### Table 35: Set Endpoint Status command: bit description

| Bit    | Symbol                          | Description                                                                                                                                                         |
|--------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | ConditionalStall <sup>[1]</sup> | A logic 1 stalls both endpoints of a Control endpoint (Endpoint identifier = 0),<br>unless the Setup Packet bit is set. In that case the entire command is ignored. |
| 6      | RateFeedbackMode                | A logic 1 switches an interrupt endpoint to 'rate feedback mode', a logic 0 enables<br>'toggle' mode.                                                               |
| 5      | Disable                         | A logic 1 disables the selected endpoint, a logic 0 enables it again. A bus reset (re-)enables all endpoints.                                                       |
| 4 to 1 | -                               | reserved                                                                                                                                                            |
| 0      | Stalled                         | A logic 1 stalls the selected endpoint. A logic 0 unstalls the endpoint and (re-)initializes it, whether it was stalled or not.                                     |

[1] A ConditionalStall does not work if the PacketOverwritten status bit is set.

### 9.3 General commands

#### 9.3.1 Read Device Status

Returns the Device Status register contents, see Table 36 and Table 37. When the SuspendChange, ConnectChange or BusReset bit is logic 1, the corresponding bit in the Interrupt register is set and a microcontroller interrupt is generated.

#### Code (Hex) - FE

Transaction — read 1 byte.

#### 9.3.2 Set Device Status

Changes the Device Status register. The contents of read-only bits are ignored.

#### Code (Hex) — FE

Transaction — write 1 byte.

| Bit    | 7 | 6 | 5 | 4            | 3                 | 2       | 1                 | 0       |
|--------|---|---|---|--------------|-------------------|---------|-------------------|---------|
| Symbol | - | - | - | Bus<br>Reset | Suspend<br>Change | Suspend | Connect<br>Change | Connect |
| Reset  | Х | Х | Х | Х            | Х                 | Х       | Х                 | 0       |
| Access | W | W | W | R            | R                 | R/W     | R                 | R/W     |

#### Table 36: Device Status register: bit allocation

| Bit    | Symbol        | Description                                                                                                                                                                                                                     |
|--------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -             | reserved                                                                                                                                                                                                                        |
| 4      | BusReset      | A logic 1 signals that the device received a bus reset. Upon a bus reset the device will automatically enter its default state (unconfigured and responding to address 0). This bit is cleared when it is read.                 |
| 3      | SuspendChange | A logic 1 signals that the value of the Suspend bit has changed. The Suspend bit changes when the device enters 'suspend' mode or when it receives a 'resume' signal on its upstream port. This bit is cleared when it is read. |
| 2      | Suspend       | Upon reading this bit indicates the current 'suspend' status: A logic 1 indicates that no activity occurred on the upstream port for more than 3 ms. Any activity on the upstream port will reset this bit to logic 0.          |
|        |               | Writing a logic 0 into this bit will generate a remote wake-up, if the device is suspended (Suspend = 1). Otherwise, writing a logic 0 has no effect.                                                                           |
|        |               | Remark: Writing a logic 1 never has any effect.                                                                                                                                                                                 |
| 1      | ConnectChange | A logic 1 signals that the value of the Connect bit has changed. This bit is cleared when it is read.                                                                                                                           |
| 0      | Connect       | Writing a logic 1 causes the device to connect its pull-up resistor to the upstream port, a logic 0 disconnects the pull-up resistor. Upon reading this bit indicates the current 'connect' status.                             |

#### Table 37: Device Status register: bit description

#### 9.3.3 Read Current Frame Number

Reports the frame number (11 bits) of the last successfully received Start Of Frame (SOF). It is followed by one or two data reads containing the frame number. Byte 1 contains the least significant bits of the frame number (bits 7 to 0), byte 2 holds the most significant bits (bits 10 to 8) padded with zeroes (see Table 38).

#### Code (Hex) - F5

Transaction — read 1 or 2 bytes.

| Bit    | 15 | 14 | 13 | 12    | 11    | 10 | 9           | 8 |
|--------|----|----|----|-------|-------|----|-------------|---|
| Symbol | -  | -  | -  | -     | -     |    | frame[10:8] |   |
| Reset  | 0  | 0  | 0  | 0     | 0     | 0  | 0           | 0 |
| Access | R  | R  | R  | R     | R     | R  | R           | R |
| Bit    | 7  | 6  | 5  | 4     | 3     | 2  | 1           | 0 |
| Symbol |    |    |    | frame | [7:0] |    |             |   |
| Reset  | 0  | 0  | 0  | 0     | 0     | 0  | 0           | 0 |
| Access | R  | R  | R  | R     | R     | R  | R           | R |

#### Table 38: Frame number: bit allocation

#### 9.3.4 Read Embedded Port Status

Returns the Embedded Port Status register contents, see Table 39 and Table 40. When the SuspendChange or BusReset bit is logic 1, the corresponding bit in the Interrupt register is set (see Table 27 and Table 28) and a microcontroller interrupt is generated. This command resets the SuspendChange, ConnectChange and BusReset bits.

**ISP1132** 

Code (Hex) — E0 to E2 (embedded function 1 to 3)

Transaction — read 1 byte.

#### 9.3.5 Write Embedded Port Status

Changes the Embedded Port Status register. Contents of read-only bits are ignored.

**Code (Hex)** — E0 to E2 (embedded function 1 to 3)

Transaction — write 1 byte.

#### Table 39: Embedded Port Status register: bit allocation

| Bit    | 7 | 6 | 5 | 4             | 3                 | 2       | 1                 | 0       |
|--------|---|---|---|---------------|-------------------|---------|-------------------|---------|
| Symbol | - | - | - | Port<br>Reset | Suspend<br>Change | Suspend | Connect<br>Change | Connect |
| Reset  | Х | Х | Х | 0             | 0                 | 0       | 0                 | 0       |
| Access | W | W | W | R             | R                 | R/W     | R                 | R/W     |

#### Table 40: Embedded Port Status register: bit description

| Bit    | Symbol        | Description                                                                                                                                                                                                                     |
|--------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -             | reserved                                                                                                                                                                                                                        |
| 4      | PortReset     | A logic 1 signals that a Set Port Feature (PORT_RESET) request was received by the embedded port. If this bit is logic 1, reading it will clear the bit, enable the embedded port and report the end of the reset to the host.  |
| 3      | SuspendChange | A logic 1 signals that the value of the Suspend bit has changed. The Suspend bit changes when the device enters 'suspend' mode or when it receives a 'resume' signal on its upstream port. This bit is cleared when it is read. |
| 2      | Suspend       | Upon reading this bit indicates the current 'suspend' status: A logic 1 indicates that the embedded port is suspended.                                                                                                          |
|        |               | Writing a logic 0 into this bit will generate a remote wake-up, if the embedded port is suspended (Suspend = 1). Otherwise, writing a logic 0 has no effect.                                                                    |
|        |               | Remark: Writing a logic 1 never has any effect.                                                                                                                                                                                 |
| 1      | ConnectChange | A logic 1 signals that the value of the Connect bit has changed. This bit is cleared when it is read.                                                                                                                           |
| 0      | Connect       | Writing a logic 1 causes the embedded port to be connected, a logic 0 disconnects the embedded port. Upon reading this bit indicates the current 'connect' status.                                                              |

#### 9.3.6 Read Chip ID

Reports the chip identification code (12 bits), comprising the device release number DEVREV (see Table 8 "Device descriptor") and the last digit of the device name DEVNAME (see Table 13 "String descriptors"). Byte 1 contains the least significant bits of the chip identification code, byte 2 the most significant bits (see Table 41 and Table 42).

Code (Hex) — FD

Transaction — read 2 bytes.

| Bit    | 15 | 14 | 13 | 12    | 11      | 10    | 9       | 8 |
|--------|----|----|----|-------|---------|-------|---------|---|
| Symbol | -  | -  | -  | -     |         | DEVNA | ME[3:0] |   |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0     | 0       | 1 |
| Access | R  | R  | R  | R     | R       | R     | R       | R |
| Bit    | 7  | 6  | 5  | 4     | 3       | 2     | 1       | 0 |
| Symbol |    |    |    | DEVRE | EV[7:0] |       |         |   |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0     | 0       | 0 |
| Access | R  | R  | R  | R     | R       | R     | R       | R |

#### Table 41: Chip identification code: bit allocation

#### Table 42: Chip identification code: bit description

| Bit      | Symbol       | Description                                                                                                                                                                              |
|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 12 | -            | reserved                                                                                                                                                                                 |
| 11 to 8  | DEVNAME[3:0] | DEVNAME specifies the final digit (X) in the device name string "ISP113X".<br>The Unicode representation of this digit is "0000.0000.0011.DEVNAME".<br>For ISP1132 the value of X is 0H. |
| 7 to 0   | DEVREV[7:0]  | DEVREV represents the 8-bit device release number (01H = release 1.0).<br>This value is incremented upon silicon revision.                                                               |

#### 9.3.7 Set VID/PID

Modifies the vendor ID and the product ID codes, which are reported in the Device descriptor (see Table 8).

#### Code (Hex) — FB

Transaction - write 4 bytes.

#### Table 43: Set VID/PID command: data byte allocation

| ByteDescription0vendor ID (lower byte)1vendor ID (upper byte)2product ID (lower byte)3product ID (upper byte) |      |                         |
|---------------------------------------------------------------------------------------------------------------|------|-------------------------|
| 1     vendor ID (upper byte)       2     product ID (lower byte)                                              | Byte | Description             |
| 2 product ID (lower byte)                                                                                     | 0    | vendor ID (lower byte)  |
|                                                                                                               | 1    | vendor ID (upper byte)  |
| 3 product ID (upper byte)                                                                                     | 2    | product ID (lower byte) |
|                                                                                                               | 3    | product ID (upper byte) |

#### 9.3.8 Get Last Error

Reports the 4-bit error code of the last generated error. The bit 'ErrorOccurred' is refreshed upon each new packet transfer.

Code (Hex) — FF

Transaction — read 1 byte.

| Table 44: La | ist error byte: | bit allocation |   |                   |   |         |          |   |
|--------------|-----------------|----------------|---|-------------------|---|---------|----------|---|
| Bit          | 7               | 6              | 5 | 4                 | 3 | 2       | 1        | 0 |
| Symbol       | -               | -              | - | Error<br>Occurred |   | ErrorCo | ode[3:0] |   |
| Reset        | Х               | Х              | Х | 0                 | 0 | 0       | 0        | 0 |
| Access       | R               | R              | R | R                 | R | R       | R        | R |

### Table 44: Last error byte: bit allocation

#### Table 45: Register bits description

| Bit    | Symbol         | Description                                                                 |
|--------|----------------|-----------------------------------------------------------------------------|
| 7 to 5 | -              | reserved                                                                    |
| 4      | ErrorOccurred  | A logic 1 indicates that the last packet generated an error.                |
| 3 to 0 | ErrorCode[3:0] | error code; for error interpretation see Table 46 "Transaction error codes" |

#### Table 46: Transaction error codes

| Error code<br>(Binary) | Description                                                                                                                        |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 0000                   | no error                                                                                                                           |
| 0001                   | PID encoding error; bits 7 to 4 are not the inverse of bits 3 to 0                                                                 |
| 0010                   | PID unknown; encoding is valid, but PID does not exist                                                                             |
| 0011                   | unexpected packet; packet is not of the expected type (token, data, or acknowledge), or is a SETUP token to a non-control endpoint |
| 0100                   | token CRC error                                                                                                                    |
| 0101                   | data CRC error                                                                                                                     |
| 0110                   | time-out error                                                                                                                     |
| 0111                   | babble error                                                                                                                       |
| 1000                   | unexpected end-of-packet                                                                                                           |
| 1001                   | sent or received NAK (Not AcKnowledge)                                                                                             |
| 1010                   | sent Stall; a token was received, but the endpoint was stalled                                                                     |
| 1011                   | overflow; the received packet was larger than the available buffer space                                                           |
| 1100                   | sent empty packet (ISO only)                                                                                                       |
| 1101                   | bit stuffing error                                                                                                                 |
| 1110                   | sync error                                                                                                                         |
| 1111                   | wrong (unexpected) toggle bit in DATA PID; data was ignored                                                                        |
|                        |                                                                                                                                    |

### 10. 80C51 microcontroller

### **10.1 Microcontroller core**

The integrated 80C51 microcontroller has 24 kbytes of OTP ROM and 768 bytes of RAM. A total of 30 general purpose I/O ports are available, mapped to the standard ports of the 80C51 as shown in Table 71. Interfacing to the USB hub is done via 2 registers (Command, Data), which are accessible via the external data memory address space (MOVX instruction).

The microcontroller runs on a 12 MHz clock ( $f_{MCU\_CLOCK}$ ), derived from the PLL oscillator. A watchdog timer resets the microcontroller in case of a software hang-up.

### 10.2 Memory map

#### 10.2.1 Data memory

The ISP1132 has a total of 768 bytes of RAM, comprising main RAM (256 bytes) and auxiliary RAM (512 bytes). The mapping of the data memory of ISP1132 is shown in Figure 5.



Main RAM access: The mapping and addressing of the 256 bytes of main RAM and 128 bytes of Special Function Registers (SFRs) are done as follows (see Figure 6):

- RAM (00H to 7FH): direct and indirect addressing; for indirect addressing registers R0 and R1 of the selected register bank are used as address pointers
- RAM (80H to FFH): indirect addressing, using registers R0 and R1 of the selected register bank as address pointers
- SFRs (80H to FFH): direct addressing
- 4 register banks (00H to 1FH): direct addressing; only 1 register bank may be enabled at any time

- FFH SFRs INDIRECT ADDRESSING DIRECT ADDRESSING ONLY 80H 7FH DIRECT & INDIRECT ADDRESSING 20H 4 BANKS OF R0 to R7 00H \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ Fig 6. Data memory organization: main RAM and SFRs.
- **Bit-addressable locations (20H to 2FH)**: direct addressing; these 16 bytes can be used as 128 bit-addressable locations.

Auxiliary RAM access: The 512 bytes on-chip auxiliary memory can be accessed with a MOVX@R0/R1 or a MOVX@DPTR instruction. A dedicated SFR (XRAMP) is used for page switching (see Table 47).

| Table 47: | Auxiliary | memory | page | switching |
|-----------|-----------|--------|------|-----------|
|-----------|-----------|--------|------|-----------|

| Register | SFR address<br>(Hex) | Reset value<br>(Hex) | Description                              |
|----------|----------------------|----------------------|------------------------------------------|
| XRAMP    | FA                   | 00                   | <b>00H</b> — lower page (0100H to 01FFH) |
|          |                      |                      | <b>01H</b> — upper page (0200H to 02FFH) |

#### 10.2.2 Program memory

The ISP1132 has 24 kbytes of OTP ROM for storing the 80C51 operating software. To protect the ROM against illegal copying, execution of a MOVC instruction from external code memory has been blocked. Instead of reading the program memory, it accesses the on-chip data memory.



### **10.3 Special Function Registers (SFRs)**

The SFRs of the 80C51 can only be directly addressed. The memory map is given in Table 48.

| Address        |         | Offset  |         |         |     |     |   |      |  |  |  |
|----------------|---------|---------|---------|---------|-----|-----|---|------|--|--|--|
| range<br>(Hex) | 0       | 1       | 2       | 3       | 4   | 5   | 6 | 7    |  |  |  |
| F8 to FF       |         |         | XRAMP   |         |     |     |   | WDT  |  |  |  |
| F0 to F7       | В       |         |         |         |     |     |   |      |  |  |  |
| E8 to EF       |         |         |         |         |     |     |   |      |  |  |  |
| E0 to E7       | ACC     |         |         |         |     |     |   |      |  |  |  |
| D8 to DF       | I2C0CON | I2C0STA | I2C0DAT | I2C0ADR |     |     |   |      |  |  |  |
| D0 to D7       | PSW     |         |         |         |     |     |   |      |  |  |  |
| C8 to CF       |         |         |         |         |     |     |   |      |  |  |  |
| C0 to C7       | USBCON  |         |         |         |     |     |   |      |  |  |  |
| B8 to BF       | IP      |         |         |         |     |     |   |      |  |  |  |
| B0 to B7       | P3      |         |         |         |     |     |   |      |  |  |  |
| A8 to AF       | IE      |         |         |         |     |     |   |      |  |  |  |
| A0 to A7       | P2      |         |         |         |     |     |   |      |  |  |  |
| 98 to 9F       |         |         |         |         |     |     |   |      |  |  |  |
| 90 to 97       | P1      |         |         |         |     |     |   |      |  |  |  |
| 88 to 8F       | TCON    | TMOD    | TL0     | TL1     | TH0 | TH1 |   |      |  |  |  |
| 80 to 87       | P0      | SP      | DPL     | DPH     |     |     |   | PCON |  |  |  |

#### Table 48: SFR memory map

#### 10.3.1 Program Status Word register (PSW)

The PSW register of the 80C51 is bit-addressable. The names and functions of the bits are shown in Table 49 and Table 50.

#### Table 49: PSW register: bit allocation

| 7  | 6  | 5  | 4   | 3   | 2  | 1 | 0 |
|----|----|----|-----|-----|----|---|---|
| CY | AC | F0 | RS1 | RS0 | OV | - | Р |
| Table 50:          | PSW registe | er: bit description                                                                                                                                        |
|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit <sup>[1]</sup> | Symbol      | Description                                                                                                                                                |
| PSW.7              | CY          | carry flag; receives carry out from bit 7 of ALU operands                                                                                                  |
| PSW.6              | AC          | auxiliary carry flag; receives carry out from bit 3 of addition operands                                                                                   |
| PSW.5              | F0          | flag 0; general purpose status flag                                                                                                                        |
| PSW.4              | RS1         | register bank selector bit 1; see Table 51                                                                                                                 |
| PSW.3              | RS0         | register bank selector bit 0; see Table 51                                                                                                                 |
| PSW.2              | OV          | overflow flag; set by arithmetic operations                                                                                                                |
| PSW.1              | -           | user-definable general purpose flag                                                                                                                        |
| PSW.0              | Ρ           | parity flag, indicating the number of '1' bits in the accumulator<br>(logic 0 = even, logic 1 = odd); refreshed by hardware upon each<br>instruction cycle |

#### Table 50: PSW register: bit description

[1] All bits are individually addressable.

#### Table 51: Register bank selection

| RS1 | RS0 | Register bank | Address range (Hex) |
|-----|-----|---------------|---------------------|
| 0   | 0   | 0             | 00 to 07            |
| 0   | 1   | 1             | 08 to 0F            |
| 1   | 0   | 2             | 10 to 17            |
| 1   | 1   | 3             | 18 to 1F            |

## 10.3.2 Power Control register (PCON)

#### Table 52: PCON register: bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | -   | -   | -   | WLE | GF1 | GF0 | PD  | IDL |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Access | R/W |

#### Table 53: PCON register: bit description

| Bit    | Symbol | Description                                                                                                                                                                                                                                                                                                        |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -      | reserved                                                                                                                                                                                                                                                                                                           |
| 4      | WLE    | Watchdog Load Enable. Writing a logic 1 enables writing to the watchdog timer register and starts the watchdog timer for the first time. A logic 0 disables writing to the watchdog timer register. The watchdog timer can be stopped by writing 55H to the WDTKEY register (see Table 68) or by a hardware reset. |
| 3      | GF1    | General purpose flag set or reset by software.                                                                                                                                                                                                                                                                     |
| 2      | GF0    | General purpose flag set or reset by software.                                                                                                                                                                                                                                                                     |
| 1      | PD     | Writing a logic 1 activates Power-down mode and switches off the clock. When the microcontroller wakes up from Power-down mode this bit is cleared to logic 0.                                                                                                                                                     |
| 0      | IDL    | Writing a logic 1 activates Idle mode, switching off the normal clock<br>and turning on the sleep clock. A reset or interrupt returns the<br>microcontroller from Idle to normal mode and clears this bit to<br>logic 0.                                                                                           |

#### 10.3.3 USB Control register (USBCON)

| Table 54: U | SBCON reg       | ister: bit allo  | cation             |                        |                       |                     |                   |                  |
|-------------|-----------------|------------------|--------------------|------------------------|-----------------------|---------------------|-------------------|------------------|
| Bit         | 7               | 6                | 5                  | 4                      | 3                     | 2                   | 1                 | 0                |
| Symbol      | Self<br>Powered | Enable<br>SYNCLK | Enable<br>IOPullup | GL-MEMSEL<br>Selection | Enable<br>OverCurrent | AnalogOC<br>Disable | Soft<br>Connect_N | Suspend<br>Clock |
| Reset       | 0               | 1                | 1                  | 1                      | 1                     | 1                   | 1                 | 0                |
| Access      | W               | W                | W                  | W                      | W                     | W                   | W                 | W                |

| Bit | Symbol                     | Description                                                                                                                                                                                                                                                              |
|-----|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Self<br>Powered            | A logic 0 selects bus-powered operation. A logic 1 enables (hybrid) self-powered operation.                                                                                                                                                                              |
| 6   | Enable<br>SYNCLK           | A logic 1 enables a 12 MHz clock signal on output SYNCLK, used during external emulation of the microcontroller. A logic 0 disables the clock signal on SYNCLK.                                                                                                          |
| 5   | Enable<br>IOPullup         | A logic 0 selects internal 82 k $\Omega$ pull-down resistors on the MYn lines (pull-ups disabled). A logic 1 selects internal 8.2 k $\Omega$ pull-up resistors on the MYn lines (pull-ups enabled).                                                                      |
| 4   | GL-<br>MEMSEL<br>Selection | A logic 0 enables upstream GoodLink indication, using output<br><u>MEMSEL/UPGL</u> to drive the LED. A logic 1 configures pin<br><u>MEMSEL/UPGL</u> as a chip select output for accessing an external<br>serial EEPROM via the I <sup>2</sup> C-bus interface.           |
| 3   | Enable<br>Over<br>Current  | A logic 1 configures pins OCn/DPGLn as overcurrent detection inputs. A logic 0 configures pins OCn/DPGLn as downstream port GoodLink indicator outputs.                                                                                                                  |
| 2   | AnalogOC<br>Disable        | A logic 0 enables internal analog overcurrent sensing on pins<br>OCn/DPGLn (if enabled via bit EnableOverCurrent). A logic 1<br>selects digital overcurrent sensing.                                                                                                     |
| 1   | Soft<br>Connect_N          | A logic 0 connects an internal 1.5 k $\Omega$ pull-up resistor to the upstream USB port (pin UP_DP). A logic 1 disables the pull-up resistor.                                                                                                                            |
| 0   | Suspend<br>Clock           | A logic 1 switches off the clock after 2 ms following a 'suspend'<br>interrupt. A logic 0 causes the clock to remain active during<br>'suspend' state. A change from logic 0 to logic 1 in the 'suspend'<br>interrupt service routine switches off the clock after 1 ms. |

#### Table 55: USBCON register: bit description

## **10.4 Hub control registers**

The hub control registers (Command and Data) are mapped to the external data memory space of the 80C51 as shown in Table 56. To access these registers use a MOVX instruction.

 Table 56:
 Hub control registers: address mapping

| Register | Access     | Address (Hex) |
|----------|------------|---------------|
| Command  | write      | FFFE          |
| Data     | read/write | FFFF          |

#### 9397 750 08506

## **10.5** Interrupt structure

The ISP1132 implements a 6-source interrupt structure with 2 priority levels. The interrupt vector addresses and polling sequence is given in Table 57. The interrupt priority levels are set via the Interrupt Polarity (IP) register (see Table 60) and the interrupts can be enabled or disabled via the Interrupt Enable (IE) register (see Table 58).

| Source | Description                      | Vector address (Hex) |  |  |  |  |  |
|--------|----------------------------------|----------------------|--|--|--|--|--|
| EX0    | external 0 interrupt (USB)       | 0003                 |  |  |  |  |  |
| ET0    | timer 0 interrupt                | 000B                 |  |  |  |  |  |
| EX1    | external 1 interrupt (keyboard)  | 0013                 |  |  |  |  |  |
| ET1    | timer 1 interrupt                | 001B                 |  |  |  |  |  |
| 12C    | I <sup>2</sup> C-bus interrupt   | 0023                 |  |  |  |  |  |
| IN2    | external 2 interrupt (input INT) | 002B                 |  |  |  |  |  |

#### Table 57: Interrupt vectors and polling sequence

External interrupt 0 (EX0) is generated by the USB core when an activity occurs for any of the three embedded functions. Interrupt EX0 is level-triggered and sets bit IE0 in the TCON register. IE0 is cleared by hardware when the service routine is entered.

External interrupt 1 (EX1) is generated by a key press in the matrix. Interrupt EX1 is level-triggered and sets bit IE1 in the TCON register. IE1 is cleared by hardware when the service routine is entered. When the device is in 'suspend' state (the microcontroller clock is disabled), interrupt EX1 is registered and an internal Remote Wakeup is generated to restart the PLL and the clocks. When the device resumes its function and the clock to microcontroller core has been restored, the firmware branches to the interrupt service routine for EX1.

External interrupt 2 (IN2) is generated by input pin INT, which is edge-triggered (HIGH-to-LOW transition).

Timer 0 and Timer 1 interrupts are generated by a timer register overflow (except for Timer 0 in Mode 3), signalled by bits TF0 and TF1 in the TCON register. The bit that generated the interrupt is cleared by hardware, when the service routine is entered.

| Bit    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | EA  | -   | IN2 | I2C | ET1 | EX1 | ET0 | EX0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Access | R/W |

#### Table 58: IE register: bit allocation

| Table 59:          | IE register: b | bit description                                                                                                                         |
|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Bit <sup>[1]</sup> | Symbol         | Description                                                                                                                             |
| IE.7               | EA             | enable all interrupts; a logic 0 disables all interrupts, a logic 1 allows all interrupt sources to be individually enabled or disabled |
| IE.6               | -              | reserved                                                                                                                                |
| IE.5               | IN2            | A logic 1 enables external interrupt 2 (input INT)                                                                                      |
| IE.4               | I2C            | A logic 1 enables I2C interrupt                                                                                                         |
| IE.3               | ET1            | A logic 1 enables Timer 1 overflow interrupt                                                                                            |
| IE.2               | EX1            | A logic 1 enables external interrupt 1 (keyboard)                                                                                       |
| IE.1               | ET0            | A logic 1 enables Timer 0 overflow interrupt                                                                                            |
| IE.0               | EX0            | A logic 1 enables external interrupt 0 (USB)                                                                                            |
|                    |                |                                                                                                                                         |

[1] All bits are individually addressable.

#### Table 60: IP register: bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | -   | -   | IN2 | I2C | ET1 | EX1 | ET0 | EX0 |
| Reset  | Х   | Х   | 0   | 0   | 0   | 0   | 0   | 0   |
| Access | R/W |

#### Table 61: IP register: bit description

| Bit <sup>[1]</sup> | Symbol | Description <sup>[2]</sup>                   |
|--------------------|--------|----------------------------------------------|
| IP.7               | -      | reserved                                     |
| IP.6               | -      | reserved                                     |
| IP.5               | IN2    | priority of external interrupt 2 (input INT) |
| IP.5               | I2C    | priority of I <sup>2</sup> C interrupt       |
| IP.3               | ET1    | priority of Timer 1 interrupt                |
| IP.2               | EX1    | priority of external interrupt 1 (keyboard)  |
| IP.1               | ET0    | priority of Timer 0 interrupt                |
| IP.0               | EX0    | priority of external 0 (USB) interrupt       |

[1] All bits are individually addressable.

[2] A logic 0 indicates a LOW priority, a logic 1 indicates a HIGH priority.

## **10.6 Timers/counters**

The ISP1132 contains two 16-bit timer/counters (Timer 0 and Timer 1), which are used for generating interrupt requests. Each timer has a control bit  $C/\overline{T}$  in the Timer Control register (TCON, see Table 66), which selects the timer or counter function. In the ISP1132 this bit must always be 0 for timer operation.

Both timers can be programmed independently to operate in 4 different modes via the Timer Mode register (TMOD, see Table 62). When Timer 0 is in mode 3, Timer 1 can be programmed to modes 0, 1 or 2 but it cannot set an interrupt request flag or generate an interrupt.

#### Table 62: TMOD register: bit allocation

| Timer 1: bits 7 to 4; Timer 0: bits 3 to 0 |     |    |    |      |     |    |    |
|--------------------------------------------|-----|----|----|------|-----|----|----|
| 7                                          | 6   | 5  | 4  | 3    | 2   | 1  | 0  |
| GATE                                       | C/T | M1 | MO | GATE | C/T | M1 | MO |

#### Table 63: TMOD register: bit description

|     | -      |                                                |
|-----|--------|------------------------------------------------|
| Bit | Symbol | Description                                    |
| 7   | GATE   | Timer 1 counter gate control; must always be 0 |
| 6   | C/T    | Timer 1 counter/timer select; must always be 0 |
| 5   | M1     | Timer 1 mode selector bit 1; see Table 62      |
| 4   | M0     | Timer 1 mode selector bit 0; see Table 62      |
| 3   | GATE   | Timer 0 counter gate control; must always be 0 |
| 2   | C/T    | Timer 0 counter/timer select; must always be 0 |
| 1   | M1     | Timer 0 mode selector bit 1; see Table 62      |
| 0   | M0     | Timer 0 mode selector bit 0; see Table 62      |
|     |        |                                                |

#### Table 64: Timer mode selection

| M1, M0 | Mode | Description                                                                                                                                                        |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00     | 0    | 13-bit timer                                                                                                                                                       |
| 01     | 1    | 16-bit timer                                                                                                                                                       |
| 10     | 2    | 8-bit auto-reload timer                                                                                                                                            |
| 11     | 3    | <b>Timer 0</b> : TL0 is an 8-bit timer controlled by Timer 0 control bits;<br>TH0 is an 8-bit timer controlled by Timer 1 control bits<br><b>Timer 1</b> : stopped |

Each timer consists of two 8-bit registers in the SFR memory space: TLn and THn (see Table 65). The timer registers are incremented every machine cycle of the 80C51 core. Since one machine cycle consists of 6 clock periods, the timer counts at a rate of  $\frac{1}{6} \times f_{MCU\_CLOCK}$ . This corresponds with 2 MHz for the default microcontroller clock frequency of 12 MHz.

#### Table 65: Timer register addresses

| Register | SFR address (Hex) | Description         |
|----------|-------------------|---------------------|
| TLO      | 8A                | Timer 0: lower byte |
| TH0      | 8C                | Timer 0: upper byte |
| TL1      | 8B                | Timer 1: lower byte |
| TH1      | 8D                | Timer 1: upper byte |

The timers are started and stopped under software control via the SFR TCON (see Table 66). Each timer sets its interrupt request flag when the timer register overflows from all 1's to all 0's (normal timer) or to the reload value (auto-reload timer). When a timer interrupt is generated, the corresponding interrupt request flag is cleared by the hardware upon entering the interrupt service routine.

| Table 00. | I CON legiste | anocati |     |     |     |     |     |     |
|-----------|---------------|---------|-----|-----|-----|-----|-----|-----|
| Bit       | 7             | 6       | 5   | 4   | 3   | 2   | 1   | 0   |
| Symbol    | TF1           | TR1     | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 |
| Reset     | 0             | 0       | 0   | 0   | 0   | 0   | 0   | 0   |
| Access    | R             | R/W     | R   | R/W | R   | R/W | R   | R/W |

#### Table 66: TCON register: bit allocation

#### Table 67: TCON register: bit description

|                    | •      | the second s                                          |
|--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit <sup>[1]</sup> | Symbol | Description                                                                                                                                             |
| TCON.7             | TF1    | Timer 1 overflow flag; set by hardware upon Timer 1 overflow; cleared by hardware upon entering the interrupt service routine                           |
| TCON.6             | TR1    | Timer 1 run control bit; 0 = timer OFF, 1 = timer ON                                                                                                    |
| TCON.5             | TF0    | Timer 0 overflow flag; set by hardware upon Timer 0 overflow; cleared by hardware upon entering the interrupt service routine                           |
| TCON.4             | TR0    | Timer 0 run control bit; 0 = timer OFF, 1 = timer ON                                                                                                    |
| TCON.3             | IE1    | external interrupt 1 flag; set by hardware when a keyboard interrupt is detected; cleared by hardware upon entering the interrupt service routine       |
| TCON.2             | IT1    | triggering mode for external interrupt 1, set by software;<br>must always be logic 0 (= HIGH-to-LOW transition)                                         |
| TCON.1             | IE0    | external interrupt 0 flag; set by hardware when a USB core<br>interrupt is detected; cleared by hardware upon entering the<br>interrupt service routine |
| TCON.0             | ITO    | triggering mode for external interrupt 0, set by software;<br>must always be 0 (= HIGH-to-LOW transition)                                               |

[1] All bits are individually addressable.

## 10.7 Watchdog timer

The Watchdog timer is a counter that resets the microcontroller upon overflow. This allows recovery from erroneous processor states (e.g. caused by electrical noise or RF-interference). To prevent the Watchdog timer from overflowing, the software must reload the counter within a predefined (programmable) time.

The Watchdog timer is a 19-bit counter, consisting of an 11-bit prescaler and an 8-bit SFR (WDT). The counter is clocked in state 2 of every CPU cycle (= 6 clocks) and generates a reset when register WDT overflows. For a 12 MHz clock frequency, the interval between overflows can be programmed between 1.024 ms (WDT = FFH) and 262.144 ms (WDT = 00H). After a reset the WDT register contains all zeroes.

To enable loading of the Watchdog timer, bit WLE in the PCON register must be set to logic 1 (see Table 52). When this is done for the first time, it also starts the timer. The Watchdog timer can be disabled by a hardware reset.

#### Table 68: Watchdog timer register: address mapping

| Register | Access | SFR address |
|----------|--------|-------------|
| WDT      | write  | FFH         |

#### Table 69: WDT register: bit allocation

| Bit    | 7 | 6 | 5 | 4   | 3      | 2 | 1 | 0 |
|--------|---|---|---|-----|--------|---|---|---|
| Symbol |   |   |   | WDL | _[7:0] |   |   |   |
| Reset  | 0 | 0 | 0 | 0   | 0      | 0 | 0 | 0 |
| Access | W | W | W | W   | W      | W | W | W |

#### Table 70: WDT register: bit description

This register can only be written if bit WLE in the PCON register is set to logic 1.

| Bit    | Symbol   | Description                                                                                                             |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | WDL[7:0] | Watchdog Load value. The Watchdog timer interval is given by (256 – WDL) in units of 1.024 ms (12 MHz clock frequency). |

#### 10.7.1 Watchdog timer software example

The following example shows how the Watchdog timer operation might be handled in a user program.

| ;at | program | start |
|-----|---------|-------|
|-----|---------|-------|

| WDT     | EQU | OFFH | ;address of watchdog timer SFR         |
|---------|-----|------|----------------------------------------|
| PCON    | EQU | 087H | ;address of power-control SFR          |
| WDT_INT | EQU | 156  | ;WDT internal 100 * prescaler overflow |

;call to subroutine which reloads the WDT

LCALL WATCHDOG

;watchdog subroutine

| WATCHDOG: | ORL | PCON,#10H     | ;set WLE bit in PCON               |
|-----------|-----|---------------|------------------------------------|
|           | MOV | WDT, #WDT_INT | ;load watchdog timer with interval |
|           | RET |               |                                    |

#### **10.8 I/O description**

The following groups of I/O lines are available for interfacing external devices or functions to the ISP1132:

**MX0 to MX7** — general purpose open drain I/O lines with internal 8.2 k $\Omega$  pull-up resistors, 5 V tolerant. Pins MX3 and MX4 are multiplexed with the SCL and SDA lines respectively. This allows the ISP1132 firmware to read configuration data from an external EEPROM via SDA and SCL, e.g. upon a hardware or a USB bus reset.

**MY0 to MY17** — general purpose I/O lines with internal 82 k $\Omega$  pull-down resistors and 8.2 k $\Omega$  pull-up resistors. The pull-up resistors are selected by setting bit EnableIOPullup in the USBCON register to logic 1. In Idle mode these lines are inputs, which are OR-ed together to generate an interrupt by activity on any line.

**LED1** to **LED3** — high-current open drain I/O lines, suited for directly driving LED indicators (max. 8 mA).

## **10.9 I/O port mapping**

Table 71 provides the mapping of standard 80C51 input/output ports with respect to their use in ISP1132.

Table 71: Mapping of I/O ports between ISP1132 and 80C51

|               | <u> </u>     |                                                                                       |
|---------------|--------------|---------------------------------------------------------------------------------------|
| ISP1132 ports | 80C51 ports  | Description                                                                           |
| MY0 to MY7    | P0.0 to P0.7 | general purpose I/O lines                                                             |
| MY8 to MY15   | P2.0 to P2.7 | general purpose I/O lines                                                             |
| MY16          | P1.0         | general purpose I/O lines                                                             |
| MY17          | P1.1         | general purpose I/O lines                                                             |
| MEMSEL/UPGL   | P1.2         | chip select output for an external EEPROM;<br>upstream port GoodLink indicator output |
| LED3          | P1.3         | high-current I/O line (open drain, 8 mA)                                              |
| LED2          | P1.4         | high-current I/O line (open drain, 8 mA)                                              |
| LED1          | P1.5         | high-current I/O line (open drain, 8 mA)                                              |
| n.c.          | P1.6         | not used                                                                              |
| n.c.          | P1.7         | not used                                                                              |
| MX0 to MX7    | P3.0 to P3.7 | general purpose I/O lines (open drain)                                                |

## 10.10 Suspend and resume

#### 10.10.1 Suspend

When there is no activity on the USB bus for more than 3 ms, the device generates an interrupt to the microcontroller to enter 'suspend' state.

The microcontroller can respond to a 'suspend' interrupt in three ways, depending on the value of bit SuspendClock in the USBCON register when servicing the interrupt:

- **SuspendClock = 0**: The operating clocks of the USB core and the microcontroller remain on during 'suspend' state. The device's power consumption is not reduced and therefore this state does not guarantee 'suspend' current requirements.
- SuspendClock = 1: The internal clocks are automatically switched off after 2 ms. This allows the microcontroller adequate time to process the 'suspend' interrupt and enter Power-down mode. Power consumption is reduced to its minimum to meet the 'suspend' current requirements of USB Specification Rev. 1.1.
- SuspendClock is changed from 0 to 1: The clocks are switched off after 1 ms. This option can be used if the microcontroller requires more time than 2 ms to prepare for 'suspend' mode.

**Remark:** After a resume operation, the microcontroller has to clear bit SuspendClock to logic 0 to enable further suspend operations.

#### 10.10.2 Resume

The ISP1132 can resume operation from 'suspend' state in three ways, depending on whether the operating clocks are active or not:

• **Operating clock on**: Clearing the Suspend bit of the Device Status Register to logic 0 will generate a remote wake-up signal.

9397 750 08506

- Operating clock off: The following events will generate a remote wake-up signal:
  - Activity on the MYn lines
  - USB bus activity.

Upon a remote wake-up signal, the USB core first enables the PLL and the clocks. When the clocks have stabilized, an interrupt wakes up the microcontroller from Power-down mode. The microcontroller resumes program execution from where it left off. A 'resume' signal is then generated on the upstream port.

## **11. I<sup>2</sup>C-bus interface**

A simple I<sup>2</sup>C-bus interface is provided in the ISP1132 to read configuration data from an external EEPROM upon a (power-on) reset or a bus reset from the USB host. The interface hardware supports both single master and slave operation at bus speeds up to 400 kHz.

For this application the user must configure the I<sup>2</sup>C-bus interface as single master via software. After reading the EEPROM configuration data, the I<sup>2</sup>C-bus driver software module and the EEPROM must be disabled, since the SCL and SDA lines are multiplexed with keyboard matrix scan lines (MX3 and MX4 respectively). Output <u>MEMSEL/UPGL</u> is available for (de)selecting the EEPROM.

The I<sup>2</sup>C-bus interface is intended for bidirectional communication between ICs via two serial bus wires, SDA (data) and SCL (clock). Both lines are driven by open-drain circuits and must be connected to the positive supply voltage via pull-up resistors. In the ISP1132 8.2 k $\Omega$  pull-up resistors are integrated on pins MX3/SCL and MX4/SDA.

#### 11.1 Protocol

The I<sup>2</sup>C-bus protocol defines the following conditions:

- Bus free: both SDA and SCL are HIGH
- START: a HIGH-to-LOW transition on SDA, while SCL is HIGH
- STOP: a LOW-to-HIGH transition on SDA, while SCL is HIGH
- **Data valid**: after a START condition, data on SDA are stable during the HIGH period of SCL; data on SDA may only change while SCL is LOW.

Each device on the I<sup>2</sup>C-bus has a unique slave address, which the master uses to select a device for access.

The master starts a data transfer using a START condition and ends it by generating a STOP condition. Transfers can only be initiated when the bus is free. The receiver must acknowledge each byte by means of a LOW level on SDA during the ninth clock pulse on SCL.

For detailed information please consult *The l<sup>2</sup>C-bus and how to use it.*, order number 9398 393 40011.

## **11.2 Hardware connections**

Via the I<sup>2</sup>C-bus interface the ISP1132 can be connected to an external EEPROM (PCF8582 or equivalent). The hardware connections are shown in Figure 8.

The SCL and SDA pins are multiplexed with pins MX3 and MX4 respectively. Pin MEMSEL/UPGL can be used as a chip select output to select external devices, such as smart card readers, UARTs, etc.



The slave address which ISP1132 uses to access the EEPROM is 1010000B. Page mode addressing is not supported, so pins A0, A1 and A2 of the EEPROM must be connected to GND (logic 0).

## 11.3 Data transfer

The I<sup>2</sup>C-bus interface can be used to read configuration data from an external EEPROM, e.g. upon a hardware or USB bus reset. The EEPROM must be enabled and disabled using output pin MEMSEL/UPGL. To select the I<sup>2</sup>C-bus function of pins MX3/SCL and MX4/SDA, bit ENS1 in the I2C0CON register must be set to logic 1.

The number and the organization of the data bytes read from the EEPROM can be determined by the firmware designer.

The I<sup>2</sup>C-bus interface is accessed via a number of SFRs, shown in Table 72.

| Register | SFR address | Description                           |  |  |
|----------|-------------|---------------------------------------|--|--|
| I2C0CON  | D8H         | I <sup>2</sup> C-bus control register |  |  |
| I2C0STA  | D9H         | I <sup>2</sup> C-bus status register  |  |  |
| I2C0DAT  | DAH         | I <sup>2</sup> C-bus data register    |  |  |
| I2C0ADR  | DBH         | I <sup>2</sup> C-bus address register |  |  |

#### Table 72: I<sup>2</sup>C register addresses

|        | CUCON reg | ister: bit allo | cation |     |     |     |     |     |
|--------|-----------|-----------------|--------|-----|-----|-----|-----|-----|
| Bit    | 7         | 6               | 5      | 4   | 3   | 2   | 1   | 0   |
| Symbol | CR2       | ENS1            | STA    | STO | SI  | AA  | CR1 | CR0 |
| Reset  | 0         | 0               | 0      | 0   | 0   | 0   | 0   | 0   |
| Access | R/W       | R/W             | R/W    | R/W | R/W | R/W | R/W | R/W |

#### Table 73: J2C0CON register: bit allocation

| Bit <sup>[1]</sup> | Symbol | Description                                                                                                                                                                                                                                                                                    |
|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C0CON.7          | CR2    | selects I <sup>2</sup> C-bus bit frequency in Master mode, see Table 75                                                                                                                                                                                                                        |
| 12C0CON.6          | ENS1   | <b>Enable Serial I/O</b> . A logic 1 enables the I <sup>2</sup> C-bus interface<br>and sets pins MX3/SCL and MX4/SDA to logic 1. A logic 0<br>disables the I <sup>2</sup> C-bus interface and clears bit STO to logic 0,<br>allowing MX3/SCL and MX4/SDA to be used as open drain<br>I/O pins. |
| 12C0CON.5          | STA    | <b>START flag</b> . In Slave mode a logic 1 generates a START condition as soon as the bus is free. In Master mode a logic 1 generates a repeated START condition.                                                                                                                             |
| I2C0CON.4          | STO    | <b>STOP flag</b> . In maSter mode a logic 1 generates a STOP condition. This bit is cleared by hardware if a STOP condition is detected on the bus. In Slave mode a logic 1 can be used to recover from an error: it causes SDA and SCL to be released and the device to be unaddressed.       |
| I2C0CON.3          | SI     | Serial Interrupt flag. A logic 1 signals a valid status change (see Table 80), causing the SCL LOW period to be stretched and the transfer to be suspended. This bit must be cleared by software when servicing the interrupt.                                                                 |
| 12C0CON.2          | AA     | Assert Acknowledge. A logic 1 indicates that an ACK (low level on SDA during acknowledge pulse on SCL) is returned for one of the following conditions:                                                                                                                                        |
|                    |        | <ul> <li>own slave address received</li> </ul>                                                                                                                                                                                                                                                 |
|                    |        | <ul> <li>General Call address received, if bit GC = 1 (I2C0CON)</li> </ul>                                                                                                                                                                                                                     |
|                    |        | <ul> <li>data byte received when in master receive mode</li> </ul>                                                                                                                                                                                                                             |
|                    |        | <ul> <li>data byte received when addressed in slave receiver<br/>mode.</li> </ul>                                                                                                                                                                                                              |
| I2C0CON.1          | CR1    | selects I <sup>2</sup> C-bus bit frequency in Master mode, see Table 75                                                                                                                                                                                                                        |
| 12C0CON.0          | CR0    | selects I <sup>2</sup> C-bus bit frequency in Master mode, see Table 75                                                                                                                                                                                                                        |

[1] All bits are individually addressable.

#### Table 75: I<sup>2</sup>C-bus bit frequency (Master mode)

|     |     |     | ····                                                   |
|-----|-----|-----|--------------------------------------------------------|
| CR2 | CR1 | CR0 | I <sup>2</sup> C-bus bit frequency (12 MHz oscillator) |
| 0   | 0   | 0   | 200 kHz                                                |
| 0   | 0   | 1   | 7.5 kHz                                                |
| 0   | 1   | 0   | 300 kHz                                                |
| 0   | 1   | 1   | 400 kHz                                                |
| 1   | 0   | 0   | 50 kHz                                                 |

| Table 75: I <sup>2</sup> C-bus bit frequency (Master mode)continued | frequency (Master mode)continued |
|---------------------------------------------------------------------|----------------------------------|
|---------------------------------------------------------------------|----------------------------------|

| CR2 | CR1 | CR0 | I <sup>2</sup> C-bus bit frequency (12 MHz oscillator) |
|-----|-----|-----|--------------------------------------------------------|
| 1   | 0   | 1   | 3.75 kHz                                               |
| 1   | 1   | 0   | 75 kHz                                                 |
| 1   | 1   | 1   | 100 kHz                                                |

#### Table 76: I2C0DAT register: bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3    | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|------|-----|-----|-----|
| Symbol |     |     |     | SD[ | 7:0] |     |     |     |
| Reset  | 0   | 0   | 0   | 0   | 0    | 0   | 0   | 0   |
| Access | R/W | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |

| Table 77: I2C0DAT register: bit description |                        |                                                                                                                                  |  |  |
|---------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                         | Symbol                 | Description                                                                                                                      |  |  |
| 7 to 0                                      | SD[7:0] <sup>[1]</sup> | DATA byte (just received or to be transmitted); a logic 0 value corresponds with a LOW level on SDA, a logic 1 with a HIGH level |  |  |

[1] Bits are transmitted or received MSB (SD7) first.

#### Table 78: I2C0STA register: bit allocation

| Bit    | 7 | 6 | 5       | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---------|---|---|---|---|---|
| Symbol |   |   | SC[4:0] |   |   | - | - | - |
| Reset  | 1 | 1 | 1       | 1 | 1 | 0 | 0 | 0 |
| Access | R | R | R       | R | R | R | R | R |

#### Table 79: I2C0STA register: bit description

| Bit    | Symbol  | Description               |
|--------|---------|---------------------------|
| 7 to 3 | SC[4:0] | status code, see Table 80 |
| 2 to 0 | -       | reserved, always zero     |

#### Table 80: I<sup>2</sup>C-bus status codes

| Status byte  | SC[4:0]  | Description (see Table 81)                                            |
|--------------|----------|-----------------------------------------------------------------------|
| Master trans | mit mode |                                                                       |
| 08H          | 00001    | START condition has been transmitted                                  |
| 10H          | 00010    | repeated START condition has been transmitted                         |
| 18H          | 00011    | SLA and W have been transmitted, ACK was received                     |
| 20H          | 00100    | SLA and W have been transmitted, $\overline{\text{ACK}}$ was received |
| 28H          | 00101    | DATA byte has been transmitted, ACK was received                      |
| 30H          | 00110    | DATA byte has been transmitted, $\overline{\text{ACK}}$ was received  |
| 38H          | 00111    | arbitration was lost in SLA, R/W or DATA byte                         |

| Status byte  | SC[4:0]  | Description (see Table 81)                                                                                    |
|--------------|----------|---------------------------------------------------------------------------------------------------------------|
| Master recei | ve mode  |                                                                                                               |
| 08H          | 00001    | START condition has been transmitted                                                                          |
| 10H          | 00010    | repeated START condition has been transmitted                                                                 |
| 38H          | 00111    | arbitration was lost while returning ACK                                                                      |
| 40H          | 01000    | SLA and R have been transmitted, ACK was received                                                             |
| 48H          | 01001    | SLA and R have been transmitted, ACK was received                                                             |
| 50H          | 01010    | DATA byte has been received, ACK was returned                                                                 |
| 58H          | 01011    | DATA byte has been received, ACK was returned                                                                 |
| Slave receiv | e mode   |                                                                                                               |
| 60H          | 01100    | own SLA and W have been received, ACK was returned                                                            |
| 68H          | 01101    | arbitration was lost in SLA, R/W as master; own SLA and W have been received, ACK was returned                |
| 70H          | 01110    | General Call has been received, ACK was returned                                                              |
| 78H          | 01111    | arbitration was lost in SLA, R/W as master; General Call has been received                                    |
| 80H          | 10000    | previously addressed with own SLA; DATA byte has been received, ACK was returned                              |
| 88H          | 10001    | previously addressed with own SLA; DATA byte has been received, ACK was returned                              |
| 90H          | 10010    | previously addressed with General Call; DATA byte has been received, ACK was returned                         |
| 98H          | 10011    | previously addressed with General Call; DATA byte has been received, ACK was returned                         |
| A0H          | 10100    | STOP or repeated START condition has been received, while<br>still addressed as slave receiver or transmitter |
| Slave transn | nit mode |                                                                                                               |
| A8           | 10101    | own SLA and R have been received, ACK was returned                                                            |
| B0           | 10110    | arbitration was lost in SLA, R/W as master; own SLA and R have been received, ACK was returned                |
| B8           | 10111    | DATA byte has been transmitted, ACK was received                                                              |
| C0           | 11000    | DATA byte has been transmitted, ACK was received                                                              |
| C8           | 11001    | last DATA byte has been transmitted (AA = 0 in I2C0CON),<br>ACK was received                                  |
| Miscellaneo  | us       |                                                                                                               |
| 00H          | 00000    | bus error in master or addressed slave mode, caused by erroneous START or STOP condition                      |
| F8H          | 11111    | no relevant status information is available; bit SI in the<br>I2C0CON register is cleared to logic 0          |
|              |          |                                                                                                               |

#### Table 80: I<sup>2</sup>C-bus status codes...continued

| Table 81: Symbols used in I <sup>2</sup> C-bus |                                           |  |  |  |
|------------------------------------------------|-------------------------------------------|--|--|--|
| Symbol                                         | Description                               |  |  |  |
| SLA                                            | slave address (7 bits)                    |  |  |  |
| R                                              | read bit (logic 1)                        |  |  |  |
| W                                              | write bit (logic 0)                       |  |  |  |
| ACK                                            | acknowledgment (logic 0)                  |  |  |  |
| ACK                                            | no acknowledgment (logic 1)               |  |  |  |
| DATA                                           | data byte to or from I <sup>2</sup> C-bus |  |  |  |

#### Table 82: I2C0ADR register: bit allocation

| Bit    | 7   | 6   | 5   | 4       | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|---------|-----|-----|-----|-----|
| Symbol |     |     |     | SA[6:0] |     |     |     | GC  |
| Reset  | 0   | 0   | 0   | 0       | 0   | 0   | 0   | 0   |
| Access | R/W | R/W | R/W | R/W     | R/W | R/W | R/W | R/W |

#### Table 83: I2C0ADR register: bit description

| Bit    | Symbol  | Description                                                                                                           |
|--------|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7 to 1 | SA[6:0] | own slave address of the microcontroller; only used in Slave mode, ignored in Master mode                             |
| 0      | GC      | A logic 1 causes the device to respond to a General Call address (00H). A logic 0 lets the device ignore address 00H. |

## 12. Hub power modes

USB hubs can either be self-powered or bus-powered.

**Self-powered** — Self-powered hubs have a 5 V local power supply on board which provide power to the hub and the downstream ports. The *USB Specification Rev. 1.1* requires that these hubs limit the current to 500 mA per downstream port and report overcurrent conditions to the host. The hub may optionally draw 100 mA from the USB supply ( $V_{BUS}$ ) to power the interface functions (**hybrid-powered**).

**Bus-powered** — Bus-powered hubs obtain all power from the host or an upstream self-powered hub. The maximum current is 100 mA per downstream port. Current limiting and reporting of overcurrent conditions are both optional.

The ISP1132 has bus-powered downstream ports and supports individual power switching via pins PSWn.

#### 12.1 Voltage drop requirements

#### 12.1.1 Bus-powered hubs

Bus-powered hubs are guaranteed to receive a supply voltage of 4.5 V at the upstream port connector and must provide a minimum of 4.4 V to the downstream port connectors. The voltage drop of 100 mV across bus-powered hubs includes:

- Hub PCB (power and ground traces, ferrite beads)
- Power switch (FET on-resistance)
- Overcurrent sense device.

The PCB resistance may cause a drop of 25 mV, which leaves 75 mV for the power switch and overcurrent sense device. The voltage drop components are shown in Figure 9.

For bus-powered hubs overcurrent protection is optional. It may be implemented for all downstream ports on a global or individual basis. The ISP1132 has individual overcurrent protection for its downstream ports.



ISP1132

## **13. Overcurrent detection**

The ISP1132 has an analog overcurrent detection circuit for monitoring downstream port lines. This circuit automatically reports an overcurrent condition to the host and turns off the power to the faulty port. The host must reset the condition flag.

Pins OC1/DPGL1 and OC2/DPGL2 can be used for individual port overcurrent detection or GoodLink indication. The pin functionality is selected via bit EnableOverCurrent in the USBCON register, see Table 54.

## **13.1 Overcurrent circuit description**

The integrated overcurrent detection circuit of ISP1132 senses the voltage drop across the power switch or an extra low-ohmic sense resistor. When the port draws too much current, the voltage drop across the power switch exceeds the trip voltage threshold ( $\Delta V_{trip}$ ). The overcurrent circuit detects this and switches off the power switch control signal after a delay of 15 ms (t<sub>trip</sub>). This delay acts as a 'debounce' period to minimize false tripping, especially during the inrush current produced by 'hot plugging' of a USB device.

## 13.2 Power switch selection

From the voltage drop analysis given in Figure 9, the power switch has a voltage drop budget of 75 mV. For individual self-powered mode, the current drawn per port can be up to 500 mA. Thus the power switch should have maximum on-resistance of 150 m $\Omega$ .

If the voltage drop due to the hub board resistance can be minimized, the power switch can have more voltage drop budget and therefore a higher on-resistance. Power switches with a typical on-resistance of around 100 m $\Omega$  fit into this application.

The ISP1132 overcurrent detection circuit has been designed with a nominal trip voltage ( $\Delta V_{trip}$ ) of 60 mV. This gives a typical trip current of approximately 600 mA for a power switch with an on-resistance of 100 m $\Omega^1$ .

## 13.3 Tuning the overcurrent trip voltage

The ISP1132 trip voltage can optionally be adjusted through external components to set the desired trip current. This is done by inserting tuning series resistors at pins  $\overline{OCn}/\overline{DPGLn}$  (see Figure 10). R<sub>td</sub> tunes down the trip voltage  $\Delta V_{trip}$  according to Equation 1.

$$\Delta V_{trip} = \Delta V_{trip(intrinsic)} - I_{OC} \cdot R_{td}$$

(1)

with  $I_{OC(nom)} = 0.5 \ \mu A$ .

<sup>1.</sup> The following PMOS power switches have been tested to work well with the ISP1132: Philips PHP109, Vishay Siliconix Si2301DS, Fairchild FDN338P.

**ISP1132** 



## 13.4 Reference circuit

A typical example of individual port power switching and individual overcurrent detection is given in Figure 11. The RC circuit (10 k $\Omega$  and 1  $\mu$ F) around the PMOS switch provides for soft turn-on. Series resistors between pins  $\overline{OCn}/\overline{DPGLn}$  and the supply voltage may be used to tune down the overcurrent trip voltage (see Figure 10).



9397 750 08506

The OTP memory of the ISP1132 can be programmed or verified by connecting the

## **14. OTP programming**



Two programming modes are distinguished, each consisting of three phases:

- Programming Data mode
  - Setup phase
  - Programming phase
  - Verification phase
- Programming Security Bits mode
  - Setup phase
  - Programming phase
  - Verification phase.

#### 14.1 Programming Data mode

#### 14.1.1 Setup phase

The Setup phase must be completed as shown in Figure 13 before the ISP1132 can enter the Programming phase. The signal consists of a sequence of 8 pulses (active LOW) on Write Enable\_N and Address Enable, preceded by a 'reset' and a 'start' condition.



#### 14.1.2 Programming phase

After the Setup phase, data can be programmed into the ISP1132 by first placing the 16-bit address of the memory location on the 8-bit data bus (MSB first), followed by the data byte. Then the Write Enable\_N signal must be held LOW for a period of 100  $\mu$ s, during which the data must be kept stable. See Figure 14 for details.



#### 14.1.3 Verification phase

The data programmed into the ISP1132 can be verified after each individual byte or after programming all required bytes. First the 16-bit address must be placed on the 8-bit data bus (MSB first). To read the data byte the Verification Enable signal must then be made HIGH. See Figure 15 for details.

To only verify the contents of the ISP1132 (e.g. for a 'blank check' or for reading from a master), a Setup phase must be executed first. See Figure 13.

|                        |            | <ul> <li>1 verific</li> </ul> | cation cycle (address = 1234<br>– address input — | ►<br>lata output | -      |
|------------------------|------------|-------------------------------|---------------------------------------------------|------------------|--------|
| DATA [7:0]             | 8AH        | 12H                           | 34H                                               | 56H              | оон    |
| Programming<br>Clock   |            | 200 ns →                      |                                                   |                  |        |
| Verification<br>Enable |            |                               |                                                   |                  |        |
| Test                   | HIGH       |                               |                                                   |                  |        |
| Write<br>Enable_N      | HIGH       |                               |                                                   |                  |        |
| Address<br>Enable      |            |                               |                                                   | <br>             |        |
| Reset_N                | HIGH       |                               |                                                   |                  | MBL185 |
| g 15. Programming I    | Data mode: | Verification ph               | ase timing.                                       |                  |        |

## 14.2 Programming Security Bits mode

#### 14.2.1 Setup phase

The Setup phase must be completed as shown in Figure 16 before the ISP1132 can enter the Programming phase. The signal consists of a sequence of 10 pulses (active LOW) on Write Enable N and Address Enable, preceded by a 'reset' and a 'start' condition.



#### 14.2.2 Programming phase

After the Setup phase, the security state of ISP1132 can be programmed, by placing the 8-bit security code directly on the data bus (no address required). Then the Write Enable\_N signal must be held LOW for a period of 100 µs, during which the data must be kept stable. See Figure 16 for details.

The available levels of security are described in Table 84.

| Table 84: S | Table 84: Security levels |                                          |  |  |  |  |
|-------------|---------------------------|------------------------------------------|--|--|--|--|
| Level       | Code                      | Description                              |  |  |  |  |
| 0           | 00H                       | maximum security: all functions disabled |  |  |  |  |
| 1           | 01H                       | verify only; programming disabled        |  |  |  |  |
| 2           | 02H                       | verify only; programming disabled        |  |  |  |  |
| 3           | 03H                       | program and verify                       |  |  |  |  |
| 4           | 04H                       | verify only                              |  |  |  |  |
| 5           | 05H                       | verify only                              |  |  |  |  |
| 6           | 06H                       | program and verify                       |  |  |  |  |
| 7           | 07H                       | minimum security: all functions enabled  |  |  |  |  |



#### 14.2.3 Verification phase

The Security bits can be verified immediately after programming. First the 16-bit address (0000H) must be placed on the 8-bit data bus. To read the security code the Verification Enable signal must then be made HIGH. See Figure 17 for details.

To only verify the Security bits of the ISP1132 (e.g. for a 'blank check' or for reading from a master), a Setup phase must be executed first. See Figure 16.

## **15. Limiting values**

#### Table 85: Absolute maximum ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions                         | Min    | Max                  | Unit |
|----------------------|---------------------------------|------------------------------------|--------|----------------------|------|
| V <sub>CC</sub>      | supply voltage                  |                                    | -0.5   | +6.0                 | V    |
| VI                   | input voltage                   |                                    | -0.5   | -                    | V    |
| I <sub>latchup</sub> | latchup current                 | $V_I < 0 \text{ or } V_I > V_{CC}$ | -      | 200                  | mA   |
| V <sub>esd</sub>     | electrostatic discharge voltage | l <sub>LI</sub> < 15 μΑ            | [1][2] | ±4000 <sup>[3]</sup> | V    |
| T <sub>stg</sub>     | storage temperature             |                                    | -60    | +150                 | °C   |
| P <sub>tot</sub>     | total power dissipation         |                                    | -      | 100                  | mW   |

[1] Equivalent to discharging a 100 pF capacitor via a 1.5 kΩ resistor (Human Body Model).

[2] Values are given for device only; in-circuit  $V_{esd(max)} = \pm 8000$  V.

[3] For open-drain pins  $V_{esd(max)} = \pm 2000 \text{ V}.$ 

#### Table 86: Recommended operating conditions

| Symbol               | Parameter                                   | Conditions | Min | Max | Unit |
|----------------------|---------------------------------------------|------------|-----|-----|------|
| V <sub>CC</sub>      | supply voltage                              |            | 4.0 | 5.5 | V    |
| VI                   | input voltage                               |            | 0   | 5.5 | V    |
| V <sub>I(AI/O)</sub> | input voltage on analog I/O pins<br>(D+/D–) |            | 0   | 3.6 | V    |
| V <sub>O(od)</sub>   | open-drain output pull-up voltage           |            | 0   | 5.5 | V    |
| T <sub>amb</sub>     | operating ambient temperature               |            | -40 | +85 | °C   |

## **16. Static characteristics**

#### Table 87: Static characteristics; supply pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Parameter                        | Conditions                                                                                  | Min                                                                                                                                                                                | Тур                                                                                                                                                                                                                                                        | Max                                                                                                                                                                                                                                                                                                                                       | Unit                                                                                                                                                                                                            |
|----------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| regulated supply voltage         |                                                                                             | 3.0 <sup>[1]</sup>                                                                                                                                                                 | 3.3                                                                                                                                                                                                                                                        | 3.6                                                                                                                                                                                                                                                                                                                                       | V                                                                                                                                                                                                               |
| power-on reset threshold voltage |                                                                                             | 1.6                                                                                                                                                                                | 2.03                                                                                                                                                                                                                                                       | 2.4                                                                                                                                                                                                                                                                                                                                       | V                                                                                                                                                                                                               |
| operating supply current         |                                                                                             | -                                                                                                                                                                                  | 11                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                         | mA                                                                                                                                                                                                              |
| suspend supply current           | 1.5 k $\Omega$ pull-up on upstream port D+ (pin DP0)                                        | -                                                                                                                                                                                  | -                                                                                                                                                                                                                                                          | 280                                                                                                                                                                                                                                                                                                                                       | μA                                                                                                                                                                                                              |
|                                  | no pull-up on upstream port<br>D+ (pin DP0)                                                 | -                                                                                                                                                                                  | -                                                                                                                                                                                                                                                          | 80                                                                                                                                                                                                                                                                                                                                        | μΑ                                                                                                                                                                                                              |
|                                  | regulated supply voltage<br>power-on reset threshold<br>voltage<br>operating supply current | regulated supply voltage power-on reset threshold voltage operating supply current suspend supply current 1.5 kΩ pull-up on upstream port D+ (pin DP0) no pull-up on upstream port | regulated supply voltage       3.0 <sup>[1]</sup> power-on reset threshold voltage       1.6         operating supply current       -         suspend supply current       -         port D+ (pin DP0)       -         no pull-up on upstream port       - | regulated supply voltage       3.0 <sup>[1]</sup> 3.3         power-on reset threshold<br>voltage       1.6       2.03         operating supply current       -       11         suspend supply current       1.5 kΩ pull-up on upstream<br>port D+ (pin DP0)       -       -         no pull-up on upstream port       -       -       - | regulated supply voltage3.03.33.6power-on reset threshold<br>voltage1.62.032.4operating supply current-11-suspend supply current1.5 kΩ pull-up on upstream<br>port D+ (pin DP0)280no pull-up on upstream port80 |

[1] In 'suspend' mode the minimum voltage is 2.7 V.

#### Table 88: Static characteristics: digital pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol              | Parameter                        | Conditions                     | Min            | Тур | Мах | Unit |
|---------------------|----------------------------------|--------------------------------|----------------|-----|-----|------|
| Input levels        | 5                                |                                |                |     |     |      |
| V <sub>IL</sub>     | LOW-level input voltage          |                                | -              | -   | 0.8 | V    |
| V <sub>IH</sub>     | HIGH-level input voltage         | driven                         | 2.0            | -   | -   | V    |
|                     |                                  | floating                       | 2.7            | -   | 3.6 | V    |
| Schmitt trigg       | ger inputs                       |                                |                |     |     |      |
| V <sub>th(LH)</sub> | positive-going threshold voltage |                                | 1.4            | -   | 1.9 | V    |
| V <sub>th(HL)</sub> | negative-going threshold voltage |                                | 0.9            | -   | 1.5 | V    |
| V <sub>hys</sub>    | hysteresis voltage               |                                | 0.4            | -   | 0.7 | V    |
| Output leve         | els                              |                                |                |     |     |      |
| V <sub>OL</sub>     | LOW-level output voltage         | I <sub>OL</sub> = rated drive  | -              | -   | 0.4 | V    |
|                     | (open-drain outputs)             | I <sub>OL</sub> = 20 μA        | -              | -   | 0.1 | V    |
| V <sub>OH</sub>     | HIGH-level output voltage        | I <sub>OH</sub> = -rated drive | 2.4            | -   | -   | V    |
|                     | (open-drain outputs)             | I <sub>OH</sub> = -20 μA       | $V_{CC} - 0.1$ | -   | -   | V    |
| Leakage cu          | urrent                           |                                |                |     |     |      |
| ILI                 | input leakage current            |                                | -              | -   | ±1  | μA   |
| Open-drain          | outputs                          |                                |                |     |     |      |
| l <sub>oz</sub>     | OFF-state output current         |                                | -              | -   | ±1  | μA   |

#### Table 89: Static characteristics: overcurrent sense pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol            | Parameter                                      | Conditions                               | Min | Тур | Max | Unit |
|-------------------|------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| $\Delta V_{trip}$ | overcurrent detection trip voltage on pins OCn | $\Delta V = V_{CC} - V_{\overline{OCn}}$ | 40  | 60  | 80  | mV   |

#### Table 90: Static characteristics: analog I/O pins (D+, D-)<sup>[1]</sup>

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                           | Parameter                                                           | Conditions                                | Min                | Тур | Мах | Unit |
|----------------------------------|---------------------------------------------------------------------|-------------------------------------------|--------------------|-----|-----|------|
| Input levels                     | S                                                                   |                                           |                    |     |     |      |
| V <sub>DI</sub>                  | differential input sensitivity                                      | $ V_{I(D+)} - V_{I(D-)} $                 | 0.2                | -   | -   | V    |
| V <sub>CM</sub>                  | differential common mode voltage                                    | includes V <sub>DI</sub> range            | 0.8                | -   | 2.5 | V    |
| V <sub>IL</sub>                  | LOW-level input voltage                                             |                                           | -                  | -   | 0.8 | V    |
| V <sub>IH</sub>                  | HIGH-level input voltage                                            |                                           | 2.0                | -   | -   | V    |
| Output leve                      | els                                                                 |                                           |                    |     |     |      |
| V <sub>OL</sub>                  | LOW-level output voltage                                            | $R_L$ = 1.5 k $\Omega$ to +3.6V           | -                  | -   | 0.3 | V    |
| V <sub>OH</sub>                  | HIGH-level output voltage                                           | $R_L = 15 \text{ k}\Omega \text{ to GND}$ | 2.8                | -   | 3.6 | V    |
| Leakage cu                       | urrent                                                              |                                           |                    |     |     |      |
| I <sub>LZ</sub>                  | OFF-state leakage current                                           |                                           | -                  | -   | ±10 | μA   |
| Capacitand                       | ce                                                                  |                                           |                    |     |     |      |
| C <sub>IN</sub>                  | transceiver capacitance                                             | pin to GND                                | -                  | -   | 20  | pF   |
| Resistance                       | )                                                                   |                                           |                    |     |     |      |
| Z <sub>DRV</sub> <sup>[2]</sup>  | driver output impedance                                             | steady-state drive                        | 28                 | -   | 44  | Ω    |
| Z <sub>INP</sub>                 | input impedance                                                     |                                           | 10                 | -   | -   | MΩ   |
| Terminatio                       | n                                                                   |                                           |                    |     |     |      |
| V <sub>TERM</sub> <sup>[3]</sup> | termination voltage for<br>upstream port pull-up (R <sub>PU</sub> ) |                                           | 3.0 <sup>[4]</sup> | -   | 3.6 | V    |

[1] D+ is the USB positive data pin (UP\_DP, DNn\_DP); D- is the USB negative data pin (UP\_DM, DNn\_DM).

[2] Includes external resistors of 18  $\Omega \pm 1\%$  on both D+ and D-.

[3] This voltage is available at pin  $V_{req(3.3)}$ .

[4] In 'suspend' mode the minimum voltage is 2.7 V.

## **17. Dynamic characteristics**

#### Table 91: Dynamic characteristics

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                | Parameter                   | Conditions                 | Min | Тур              | Мах | Unit |
|-----------------------|-----------------------------|----------------------------|-----|------------------|-----|------|
| Reset                 |                             |                            |     |                  |     |      |
| t <sub>W(RESET)</sub> | pulse width on input RESET  | crystal oscillator running | 10  | -                | -   | μs   |
|                       |                             | crystal oscillator stopped | - : | 2 <sup>[1]</sup> | -   | ms   |
| Crystal osc           | cillator                    |                            |     |                  |     |      |
| f <sub>XTAL</sub>     | crystal frequency           |                            | -   | 6                | -   | MHz  |
| OTP progra            | amming                      |                            |     |                  |     |      |
| t <sub>PROG</sub>     | OTP programming pulse width |                            | 100 | -                | -   | ns   |

[1] Dependent on the crystal oscillator start-up time.

#### Table 92: Dynamic characteristics: overcurrent sense pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol            | Parameter                                                | Conditions | Min | Тур | Max | Unit |
|-------------------|----------------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>trip</sub> | overcurrent trip response time from OCn LOW to PSWn HIGH | <b>U</b>   | -   | -   | 15  | ms   |

#### Table 93: Dynamic characteristics: analog I/O pins (D+, D–); full-speed mode<sup>[1]</sup>

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ;  $C_L = 50$  pF;  $R_{PU} = 1.5$  k $\Omega$  on D+ to  $V_{TERM}$ ; unless otherwise specified.

| Symbol             | Parameter                                                                   | Conditions                                                                 |      | Min  | Тур | Max    | Unit |
|--------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|------|------|-----|--------|------|
| Driver chara       | acteristics                                                                 |                                                                            |      |      |     |        |      |
| t <sub>FR</sub>    | rise time                                                                   | C <sub>L</sub> = 50 pF;<br>10 to 90% of  V <sub>OH</sub> – V <sub>OL</sub> |      | 4    | -   | 20     | ns   |
| t <sub>FF</sub>    | fall time                                                                   | C <sub>L</sub> = 50 pF;<br>10 to 90% of  V <sub>OH</sub> – V <sub>OL</sub> |      | 4    | -   | 20     | ns   |
| FRFM               | differential rise/fall time<br>matching (t <sub>FR</sub> /t <sub>FF</sub> ) |                                                                            | [2]  | 90   | -   | 111.11 | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                                             | [2                                                                         | ][3] | 1.3  | -   | 2.0    | V    |
| Data source        | e timing                                                                    |                                                                            |      |      |     |        |      |
| t <sub>DJ1</sub>   | source differential jitter for<br>consecutive transitions                   | see Figure 19 <sup>[2</sup>                                                | ][3] | -3.5 | -   | +3.5   | ns   |
| t <sub>DJ2</sub>   | source differential jitter for<br>paired transitions                        | see Figure 19 <sup>[2</sup>                                                | ][3] | -4   | -   | +4     | ns   |
| t <sub>FEOPT</sub> | source EOP width                                                            | see Figure 20                                                              | [3]  | 160  | -   | 175    | ns   |
| t <sub>FDEOP</sub> | source differential data-to-EOP transition skew                             | see Figure 20                                                              | [3]  | -2   | -   | +5     | ns   |

#### Table 93: Dynamic characteristics: analog I/O pins (D+, D–); full-speed mode<sup>[1]</sup>...continued

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ;  $C_L = 50$  pF;  $R_{PU} = 1.5$  k $\Omega$  on D+ to  $V_{TERM}$ ; unless otherwise specified.

| Symbol             | Parameter                                                  | Conditions                                            | Min                  | Тур | Max   | Unit |
|--------------------|------------------------------------------------------------|-------------------------------------------------------|----------------------|-----|-------|------|
| Receiver tin       | ning                                                       |                                                       |                      |     |       |      |
| t <sub>JR1</sub>   | receiver data jitter tolerance for consecutive transitions | see Figure 21                                         | <sup>[3]</sup> –18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver data jitter tolerance for paired transitions      | see Figure 21                                         | [3] _9               | -   | +9    | ns   |
| t <sub>FEOPR</sub> | receiver SE0 width                                         | accepted as EOP;<br>see Figure 20                     | <sup>[3]</sup> 82    | -   | -     | ns   |
| t <sub>FST</sub>   | width of SE0 during differential transition                | rejected as EOP;<br>see <mark>Figure 22</mark>        | [3] _                | -   | 14    | ns   |
| Hub timing         | (downstream ports configured a                             | as full-speed)                                        |                      |     |       |      |
| t <sub>FHDD</sub>  | hub differential data delay<br>(without cable)             | see <mark>Figure 23</mark> ;<br>C <sub>L</sub> = 0 pF | [3] _                | -   | 44    | ns   |
| t <sub>FSOP</sub>  | data bit width distortion after SOP                        | see Figure 23                                         | [3] _5               | -   | +5    | ns   |
| t <sub>FEOPD</sub> | hub EOP delay relative to t <sub>HDD</sub>                 | see Figure 24                                         | [3] 0                | -   | 15    | ns   |
| t <sub>FHESK</sub> | hub EOP output width skew                                  | see Figure 24                                         | <sup>[3]</sup> –15   | -   | +15   | ns   |

[1] Test circuit: see Figure 26.

[2] Excluding the first transition from Idle state.

[3] Characterized only, not tested. Limits guaranteed by design.

#### Table 94: Dynamic characteristics: analog I/O pins (D+, D–); low-speed mode<sup>[1]</sup>

| $V_{CC} = 4.0 \ to 5$ | 5.5 V; $V_{GND} = 0$ V; $T_{amb} = -40$ to +                                | 85 °C; $C_L = 50 \ pF; R_{PU} = 1.3$                                        | 5 kΩ | 2 on D– t | o V <sub>TERM</sub> ; ur | less otherwis | e specified. |
|-----------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|-----------|--------------------------|---------------|--------------|
| Symbol                | Parameter                                                                   | Conditions                                                                  |      | Min       | Тур                      | Max           | Unit         |
| Driver chara          | Driver characteristics                                                      |                                                                             |      |           |                          |               |              |
| t <sub>LR</sub>       | rise time                                                                   | $C_L = 200 \text{ to } 600 \text{ pF};$<br>10 to 90% of $ V_{OH} - V_{OL} $ | •    | 75        | -                        | 300           | ns           |
| t <sub>LF</sub>       | fall time                                                                   | $C_L = 200 \text{ to } 600 \text{ pF};$<br>10 to 90% of $ V_{OH} - V_{OL} $ |      | 75        | -                        | 300           | ns           |
| LRFM                  | differential rise/fall time<br>matching (t <sub>LR</sub> /t <sub>LF</sub> ) |                                                                             | [2]  | 80        | -                        | 125           | %            |
| V <sub>CRS</sub>      | output signal crossover voltage                                             | [2]                                                                         | [3]  | 1.3       | -                        | 2.0           | V            |
| Hub timing (          | downstream ports configured a                                               | is low-speed)                                                               |      |           |                          |               |              |
| t <sub>LHDD</sub>     | hub differential data delay                                                 | see Figure 23                                                               |      | -         | -                        | 300           | ns           |
| t <sub>LSOP</sub>     | data bit width distortion after SOP                                         | see Figure 23                                                               | [3]  | -60       | -                        | +60           | ns           |
| t <sub>LEOPD</sub>    | hub EOP delay relative to t <sub>HDD</sub>                                  | see Figure 24                                                               | [3]  | 0         | -                        | 200           | ns           |
| t <sub>LHESK</sub>    | hub EOP output width skew                                                   | see Figure 24                                                               | [3]  | -300      | -                        | +300          | ns           |

[1] Test circuit: see Figure 26.

[2] Excluding the first transition from Idle state.

[3] Characterized only, not tested. Limits guaranteed by design.

**ISP1132** 



Overcurrent input: OCn; power switch output: PSWn.

Reference voltage for overcurrent sensing: V<sub>CC</sub> (bus-powered mode) or V<sub>SP/BP</sub> (self-powered mode).

#### Fig 18. Overcurrent trip response timing.





9397 750 08506



#### Fig 21. Receiver differential data jitter.



#### Fig 22. Receiver SE0 width tolerance.



Fig 23. Hub differential data delay and SOP distortion.

# **ISP1132**

#### USB compound hub with OTP 80C51 microcontroller



#### Fig 24. Hub EOP delay and EOP skew.

#### Table 95: Dynamic characteristics: I<sup>2</sup>C-bus pins (SDA, SCL)

 $V_{CC}$  and  $T_{amb}$  within recommended operating range;  $V_{DD} = +5 V$ ;  $V_{SS} = V_{GND}$ ;  $V_{IL}$  and  $V_{IH}$  between  $V_{SS}$  and  $V_{DD}$ .

| cc unit             |                                   |          |                       |                                       | 0 00                 |     |
|---------------------|-----------------------------------|----------|-----------------------|---------------------------------------|----------------------|-----|
| Symbol              | Parameter                         | Standard | d-Mode                | Fast-Mode                             | Fast-Mode            |     |
|                     |                                   | Min      | Max                   | Min                                   | Max                  |     |
| f <sub>SCL</sub>    | SCL clock frequency               | 0        | 100                   | 0                                     | 400                  | kHz |
| t <sub>BUF</sub>    | bus free time                     | 4.7      | -                     | 1.3                                   | -                    | μs  |
| t <sub>SU;STA</sub> | START condition set-up time       | 4.7      | -                     | 0.6                                   | -                    | μs  |
| t <sub>HD;STA</sub> | hold time START condition         | 4.0      | -                     | 0.6                                   | -                    | μs  |
| t <sub>LOW</sub>    | SCL LOW time                      | 4.7      | -                     | 1.3                                   | -                    | μs  |
| t <sub>HIGH</sub>   | SCL HIGH time                     | 4.0      | -                     | 0.6                                   | -                    | μs  |
| t <sub>r</sub>      | SCL and SDA rise time             | -        | 1000                  | 20 + 0.1C <sub>b</sub> <sup>[1]</sup> | 300                  | ns  |
| t <sub>f</sub>      | SCL and SDA fall time             | -        | 300                   | 20 + 0.1C <sub>b</sub> <sup>[1]</sup> | 300                  | ns  |
| t <sub>SU;DAT</sub> | data set-up time                  | 250      | -                     | 100 <sup>[2]</sup>                    | -                    | ns  |
| t <sub>HD;DAT</sub> | data hold time                    | 0[3]     | 3.45 <mark>[4]</mark> | 0[3]                                  | 0.9 <mark>[4]</mark> | μs  |
| t <sub>SU;STO</sub> | STOP condition set-up time        | 4.0      | -                     | 0.6                                   | -                    | μs  |
| Cb                  | capacitive load for each bus line | -        | 400                   | -                                     | 400                  | pF  |
|                     |                                   |          |                       |                                       |                      |     |

[1] C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall-times are allowed.

[2] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement  $t_{SU;DAT} \ge 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released.

[3] A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH(min)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

[4] The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.

9397 750 08506



## **18. Test information**





**ISP1132** 

## 19. Package outline



#### Fig 27. SSOP56 package outline.

9397 750 08506

**ISP1132** 



#### SDIP56: plastic shrink dual in-line package; 56 leads (600 mil)

Fig 28. SDIP56 package outline.

9397 750 08506

## **20. Soldering**

#### 20.1 Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 20.2 Surface mount packages

#### 20.2.1 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### 20.2.2 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 20.2.3 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

## 20.3 Through-hole mount packages

#### 20.3.1 Soldering by dipping or by solder wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature  $(T_{stg(max)})$ . If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 20.3.2 Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

## 20.4 Package related soldering information

#### Table 96: Suitability of IC packages for wave, reflow and dipping soldering methods

| Mounting              | Package                                                   | Soldering method                  |                       |          |  |
|-----------------------|-----------------------------------------------------------|-----------------------------------|-----------------------|----------|--|
|                       |                                                           | Wave                              | Reflow <sup>[1]</sup> | Dipping  |  |
| Through-hole<br>mount | DBS, DIP, HDIP, SDIP, SIL                                 | suitable <sup>[2]</sup>           | -                     | suitable |  |
| Surface mount         | BGA, HBGA, LFBGA,<br>SQFP, TFBGA                          | not suitable                      | suitable              | -        |  |
|                       | HBCC, HLQFP, HSQFP,<br>HSOP, HTQFP, HTSSOP,<br>HVQFN, SMS | not suitable <sup>[3]</sup>       | suitable              | -        |  |
|                       | PLCC <sup>[4]</sup> , SO, SOJ                             | suitable                          | suitable              | _        |  |
|                       | LQFP, QFP, TQFP                                           | not recommended <sup>[4][5]</sup> | suitable              | -        |  |
|                       | SSOP, TSSOP, VSO                                          | not recommended <sup>[6]</sup>    | suitable              | _        |  |

- [1] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [2] For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- [3] These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

## 21. Revision history

| ev | Date     | CPCN | Description                                                                                                                                                     |
|----|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02 | 20010627 | -    | Objective data; second version. Supersedes ISP1132-01 of 27 July 2000 (9397 750 06906). Modifications:                                                          |
|    |          |      | <ul> <li>Section 5; Table 2 on page 5: column Symbol, added reference to Table note [1]</li> </ul>                                                              |
|    |          |      | • Section 9.2.8; Table 35 on page 29: ConditionalStall, added reference to Table note [1]                                                                       |
|    |          |      | • Section 10.7; Table 70 on page 43: note [1] replaced by general statement to the table                                                                        |
|    |          |      | <ul> <li>Section 13.2 on page 52: third paragraph, ΔV<sub>trip</sub> value 55 mV replaced by 60 mV;<br/>trip current value 850 mA replaced by 600 mA</li> </ul> |
|    |          |      | <ul> <li>Section 15; Table 85 on page 60: P<sub>tot</sub>, Max value, <tbf> replaced by 100 mW</tbf></li> </ul>                                                 |
|    |          |      | <ul> <li>Section 16; Table 87 on page 61: replaced all <tbf> by their respective values</tbf></li> </ul>                                                        |
|    |          |      | • Section 16; Table 89 on page 61: $\Delta V_{trip}$ :                                                                                                          |
|    |          |      | <ul> <li>Min and Max values, <tbf> replaced by 40 and 80 mV respectively</tbf></li> </ul>                                                                       |
|    |          |      | <ul> <li>Typ value, 85 mV replaced by 60 mV</li> </ul>                                                                                                          |
|    |          |      | <ul> <li>Section 17; Table 95 on page 67: new table layout and values</li> </ul>                                                                                |
| 01 | 20000727 | -    | Objective specification; initial version.                                                                                                                       |

## 22. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                             |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## 23. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## 24. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

## 26. Trademarks

ACPI — is an open industry specification for PC power management, co-developed by Intel Corp., Microsoft Corp. and Toshiba

GoodLink — is a trademark of Koninklijke Philips Electronics N.V.

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## 25. Licenses

#### Purchase of Philips I<sup>2</sup>C components



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

OnNow — is a trademark of Microsoft Corp.

SoftConnect — is a trademark of Koninklijke Philips Electronics N.V.

## Philips Semiconductors - a worldwide company

Argentina: see South America Australia: Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Tel. +43 160 101, Fax. +43 160 101 1210 Belarus: Tel. +375 17 220 0733, Fax. +375 17 220 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Tel. +359 268 9211, Fax. +359 268 9102 Canada: Tel. +1 800 234 7381 China/Hong Kong: Tel. +852 2 319 7888, Fax. +852 2 319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Tel. +45 3 288 2636, Fax. +45 3 157 0044 Finland: Tel. +358 961 5800, Fax. +358 96 158 0920 France: Tel. +33 1 4728 6600, Fax. +33 1 4728 6638 Germany: Tel. +49 40 23 5360, Fax. +49 402 353 6300 Hungary: Tel. +36 1 382 1700, Fax. +36 1 382 1800 India: Tel. +91 22 493 8541, Fax. +91 22 493 8722 Indonesia: see Singapore Ireland: Tel. +353 17 64 0000, Fax. +353 17 64 0200 Israel: Tel. +972 36 45 0444, Fax. +972 36 49 1007 Italy: Tel. +39 039 203 6838, Fax +39 039 203 6800 Japan: Tel. +81 33 740 5130, Fax. +81 3 3740 5057 Korea: Tel. +82 27 09 1412, Fax. +82 27 09 1415 Malaysia: Tel. +60 37 50 5214, Fax. +60 37 57 4880 Mexico: Tel. +9-5 800 234 7381 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, Marketing Communications, Building BE, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 272 4825 Netherlands: Tel. +31 40 278 2785, Fax. +31 40 278 8399 New Zealand: Tel. +64 98 49 4160, Fax. +64 98 49 7811 Norway: Tel. +47 22 74 8000, Fax. +47 22 74 8341 Philippines: Tel. +63 28 16 6380, Fax. +63 28 17 3474 Poland: Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Romania: see Italy Russia: Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Tel. +55 11 821 2333. Fax. +55 11 829 1849 Spain: Tel. +34 33 01 6312, Fax. +34 33 01 4107 Sweden: Tel. +46 86 32 2000, Fax. +46 86 32 2745 Switzerland: Tel. +41 14 88 2686, Fax. +41 14 81 7730 Taiwan: Tel. +886 22 134 2451, Fax. +886 22 134 2874 Thailand: Tel. +66 23 61 7910, Fax. +66 23 98 3447 Turkey: Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore Yugoslavia: Tel. +381 11 3341 299, Fax. +381 11 3342 553

#### Internet: http://www.semiconductors.philips.com

(SCA72)

## **Contents**

| 1     | General description                    | . 1 <b>11</b>           |
|-------|----------------------------------------|-------------------------|
| 2     | Features                               | . 1 11                  |
| 3     | Ordering information                   | . 2 11                  |
| 4     | Block diagram                          | . 3 11                  |
| 5     | Pinning information                    | . 4 12                  |
| 5.1   | Pinning                                | . 4 <sup>12</sup>       |
| 5.2   | Pin description                        | . 5 <b>13</b>           |
| 6     | Functional description                 | . 7 13                  |
| 6.1   | 80C51 microcontroller                  | 8 13                    |
| 6.2   | Analog transceivers                    | 8 <sup>13</sup>         |
| 6.3   | Philips Serial Interface Engine (SIE)  | . 8 13                  |
| 6.4   | Hub repeater.                          | . 8 <b>14</b>           |
| 6.5   | End-of-frame timers                    | . 8 14                  |
| 6.6   | General and individual port controller | . 8 14                  |
| 6.7   | GoodLink                               | . 9 15                  |
| 6.8   | SoftConnect                            | . 9 16                  |
| 6.9   | Bit clock recovery                     | <sup>10</sup> 17        |
| 6.10  | Voltage regulator                      | 10 ''                   |
| 6.11  | PLL clock multiplier                   | 10 <b>18</b>            |
| 6.12  | Overcurrent detection                  | 10 <b>19</b>            |
| 6.13  | Power-on reset                         | 10 <b>20</b>            |
| 6.14  | I <sup>2</sup> C-bus interface         | 10 20                   |
| 7     | Endpoint descriptions                  | 10 20                   |
| 7.1   | Endpoint configuration                 | 11 20                   |
| 7.2   | Hub endpoint 0 (control)               | 11 20                   |
| 7.3   | Hub endpoint 1 (interrupt)             | 12 <b>21</b>            |
| 8     | Host requests                          | 12 <b>22</b>            |
| 8.1   | Standard requests                      | 12 <b>23</b>            |
| 8.2   | Hub specific requests                  | 14 <b>24</b>            |
| 8.3   | Descriptors                            | <sup>15</sup> <b>25</b> |
| 8.4   | Hub responses                          | <sup>18</sup> <b>26</b> |
| 9     | Commands                               | 21 20                   |
| 9.1   | Initialization commands                | 23                      |
| 9.2   | Data flow commands                     | 24                      |
| 9.3   | General commands                       | 29                      |
| 10    | 80C51 microcontroller                  | 34                      |
| 10.1  | Microcontroller core                   | 34                      |
| 10.2  | Memory map                             | 34                      |
| 10.3  | Special Function Registers (SFRs)      | 36                      |
| 10.4  | Hub control registers                  | 38                      |
| 10.5  | Interrupt structure                    | 39                      |
| 10.6  | Timers/counters                        | 40                      |
| 10.7  | Watchdog timer                         | 42                      |
| 10.8  | I/O description                        | 43                      |
| 10.9  | I/O port mapping                       | 44                      |
| 10.10 | Suspend and resume                     | 44                      |

| 11   | I <sup>2</sup> C-bus interface           |
|------|------------------------------------------|
| 11.1 | Protocol                                 |
| 11.2 | Hardware connections 46                  |
| 11.3 | Data transfer 46                         |
| 12   | Hub power modes 51                       |
| 12.1 | Voltage drop requirements 51             |
| 13   | Overcurrent detection                    |
| 13.1 | Overcurrent circuit description          |
| 13.2 | Power switch selection                   |
| 13.3 | Tuning the overcurrent trip voltage      |
| 13.4 | Reference circuit                        |
| 14   | OTP programming 54                       |
| 14.1 | Programming Data mode                    |
| 14.2 | Programming Security Bits mode 58        |
| 15   | Limiting values                          |
| 16   | Static characteristics                   |
| 17   | Dynamic characteristics                  |
| 18   | Test information                         |
| 19   | Package outline                          |
| 20   | Soldering                                |
| 20.1 | Introduction                             |
| 20.2 | Surface mount packages                   |
| 20.3 | Through-hole mount packages              |
| 20.4 | Package related soldering information 73 |
| 21   | Revision history                         |
| 22   | Data sheet status                        |
| 23   | <b>Definitions</b>                       |
| 24   | Disclaimers                              |
| 25   | Licenses                                 |
| 26   | Trademarks                               |

#### © Philips Electronics N.V. 2001.

Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



Let's make things better.