

# ISP1104 Advanced Universal Serial Bus transceiver Rev. 01 — 26 August 2002

# 1. General description

The ISP1104 Universal Serial Bus (USB) transceiver is fully compliant with the *Universal Serial Bus Specification Rev. 2.0 (full-speed section)*. It is ideal for use in portable electronic devices, such as mobile phones, digital still cameras, Personal Digital Assistants (PDAs) and Information Appliances (IAs).

It allows USB Application Specific Integrated Circuits (ASICs) and Programmable Logic Devices (PLDs) with power supply voltages from 1.65 to 3.6 V to interface with the physical layer of the USB. It has an integrated 5 V to 3.3 V voltage regulator for direct powering via the USB supply line V<sub>BUS</sub>. It has an integrated voltage detector to detect the presence of the V<sub>BUS</sub> line voltage (V<sub>CC(5.0)</sub>). When V<sub>BUS</sub> (V<sub>CC(5.0)</sub>) is lost, the pins (D+, D–) can be shared with other serial protocols.

The ISP1104 can transmit and receive USB data at full-speed (12 Mbit/s). It allows single and differential input modes selectable by a MODE input.

The ISP1104 is available in the HBCC16 package.

### 2. Features

- Complies with Universal Serial Bus Specification Rev. 2.0 (full-speed section)
- Integrated 5 V to 3.3 V voltage regulator for powering via USB line V<sub>BUS</sub>
- V<sub>BUS</sub> presence indication on pin VBUSDET
- Used as USB device transceiver or USB transceiver
- Supports full-speed (12 Mbit/s) serial data rate
- Stable RCV output during SE0 condition
- Two single-ended receivers with hysteresis
- Low-power operation
- Supports I/O voltage range from 1.65 to 3.6 V
- ±12 kV ESD protection at pins D+, D-, V<sub>CC(5.0)</sub> and GND
- Full industrial operating temperature range from -40 to +85 °C
- Available in HBCC16 package.

## 3. Applications

- Portable electronic devices, such as:
  - Mobile phone
  - Digital still camera
  - Personal Digital Assistant (PDA)
  - Information Appliance (IA).



# 4. Ordering information

| Table 1: Order          | ing informatio | n                                                                                            |          |  |  |  |
|-------------------------|----------------|----------------------------------------------------------------------------------------------|----------|--|--|--|
| Type number Package     |                |                                                                                              |          |  |  |  |
|                         | Name           | Description                                                                                  | Version  |  |  |  |
| ISP1104W <sup>[1]</sup> | HBCC16         | plastic thermal enhanced bottom chip carrier; 16 terminals; body $3 \times 3 \times 0.65$ mm | SOT639-2 |  |  |  |

[1] The ground terminal of the ISP1104W is connected to the exposed diepad (heatsink).

# 5. Functional diagram



# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

| Table 2:              | Pin descri | ption |                                                                                                                                                                                                                                                                     |
|-----------------------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup> | Pin        | Туре  | Description                                                                                                                                                                                                                                                         |
| ŌĒ                    | 1          | I     | input for output enable (CMOS level with respect to $V_{CC(I/O)},$ active LOW); enables the transceiver to transmit data on the USB bus                                                                                                                             |
| RCV                   | 2          | 0     | differential data receiver output (CMOS level with respect to $V_{CC(I/O)}$ ); driven LOW when input SUSPND is HIGH; the output state of RCV is preserved and stable during an SE0 condition                                                                        |
| VP                    | 3          | 0     | single-ended D+ receiver output (CMOS level with respect to $V_{CC(I/O)}$ ); for external detection of single-ended zero (SE0), error conditions and speed of connected device; driven HIGH when no supply voltage is connected to $V_{CC(5.0)}$ and $V_{reg(3.3)}$ |
| VM                    | 4          | 0     | single-ended D– receiver output (CMOS level with respect to $V_{CC(I/O)}$ ); for external detection of single-ended zero (SE0), error conditions and speed of connected device; driven HIGH when no supply voltage is connected to $V_{CC(5.0)}$ and $V_{reg(3.3)}$ |
| SUSPND                | 5          | I     | suspend input (CMOS level with respect to $V_{CC(I/O)}$ ); a HIGH level enables low-power state while the USB bus is inactive and drives output RCV to a LOW level                                                                                                  |
| MODE                  | 6          | I     | mode input (CMOS level with respect to $V_{CC(I/O)}$ ); a HIGH level enables the differential input mode (VPO, VMO) whereas a LOW level enables a single-ended input mode (VO, FSE0); see Table 4 and Table 5                                                       |
| GND                   | _[2]       | -     | ground supply                                                                                                                                                                                                                                                       |

| Symbol <sup>[1]</sup> | Pin | Туре | Description                                                                                                                                                                                                                                                  |
|-----------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC(I/O)</sub>  | 7   | -    | Supply voltage for digital I/O pins (1.65 to 3.6 V). When $V_{CC(I/O)}$ is not connected, the pins (D+, D–) are in three-state. This supply pin is totally independent of $V_{CC(5.0)}$ and $V_{reg(3.3)}$ and must never exceed the $V_{reg(3.3)}$ voltage. |
| VBUSDET               | 8   | 0    | $V_{BUS}$ indicator output (CMOS level with respect to $V_{CC(I/O)}$ ). When $V_{BUS}$ is above 4.0 V, then the output is HIGH and when $V_{BUS}$ is below 3.6 V, then the output is LOW.                                                                    |
| D-                    | 9   | AI/O | negative USB data bus connection (analog, differential)                                                                                                                                                                                                      |
| D+                    | 10  | AI/O | positive USB data bus connection (analog, differential); connect a 1.5 k $\Omega$ resistor to pin V <sub>pu(3.3)</sub>                                                                                                                                       |
| VPO/VO                | 11  | I    | driver data input (CMOS level with respect to $V_{CC(I/O)}$ , Schmitt trigger); see Table 4 and Table 5                                                                                                                                                      |
| VMO/FSE0              | 12  | I    | driver data input (CMOS level with respect to $V_{CC(I/O)}$ , Schmittrigger); see Table 4 and Table 5                                                                                                                                                        |
| V <sub>reg(3.3)</sub> | 13  | -    | regulated supply voltage output (3.0 to 3.6 V); a decoupling capacitor of at least 0.1 $\mu F$ is required                                                                                                                                                   |
| V <sub>CC(5.0)</sub>  | 14  | -    | supply voltage input (4.0 to 5.5 V); can be connected directly to the USB supply line $V_{\text{BUS}}$                                                                                                                                                       |
| V <sub>pu(3.3)</sub>  | 15  | -    | pull-up supply voltage (3.3 V $\pm$ 10%); connect an external 1.5 k $\Omega$ resistor on D+ (full-speed); pin function is controlled by input SOFTCON:                                                                                                       |
|                       |     |      | <b>SOFTCON = LOW</b> — $V_{pu(3.3)}$ floating (high impedance);<br>ensures zero pull-up current                                                                                                                                                              |
|                       |     |      | <b>SOFTCON = HIGH</b> — $V_{pu(3.3)}$ = 3.3 V; internally connected to $V_{reg(3.3)}$                                                                                                                                                                        |
| SOFTCON               | 16  | I    | software controlled USB connection input; a HIGH level applies 3.3 V to pin $V_{pu(3.3)}$ , which is connected to an externa 1.5 k $\Omega$ pull-up resistor; this allows USB connect or disconnect signalling to be controlled by software                  |

 Table 2:
 Pin description...continued

[1] Symbol names with an overscore (e.g. NAME) indicate active LOW signals.

[2] Down bonded to the exposed diepad.

# 7. Functional description

### 7.1 Function selection

| Table 3: | Function | table                    |                         |        |                                                              |
|----------|----------|--------------------------|-------------------------|--------|--------------------------------------------------------------|
| SUSPND   | OE       | (D+, D–)                 | RCV                     | VP/VM  | Function                                                     |
| L        | L        | driving and receiving    | active                  | active | normal driving<br>(differential receiver active)             |
| L        | Н        | receiving <sup>[1]</sup> | active                  | active | receiving                                                    |
| Н        | L        | driving                  | inactive <sup>[2]</sup> | active | driving during 'suspend'<br>(differential receiver inactive) |
| Н        | Н        | high-Z <sup>[1]</sup>    | inactive <sup>[2]</sup> | active | low-power state                                              |
|          |          |                          |                         |        |                                                              |

[1] Signal levels on pins (D+, D–) are determined by other USB devices and external pull-up or pull-down resistors.

[2] In the 'suspend' mode (pin SUSPND = HIGH), the differential receiver is inactive and the output RCV is always LOW. Out-of-suspend ('K') signalling is detected via the single-ended receivers VP and VM.

### 7.2 Operating functions

#### Table 4: Driving function using single-ended input data interface [( $\overline{OE} = L$ ) (MODE = L)]

| FSE0 | VO | Data                 |
|------|----|----------------------|
| L    | L  | differential logic 0 |
| L    | Н  | differential logic 1 |
| Н    | L  | SE0                  |
| Н    | Н  | SE0                  |

# Table 5: Driving function using differential input data interface $[(\overline{OE} = L) (MODE = H)]$

| VMO | VPO | Data                 |
|-----|-----|----------------------|
| L   | L   | SE0                  |
| L   | Н   | differential logic 1 |
| Н   | L   | differential logic 0 |
| Н   | Н   | illegal state        |

#### Table 6:Receiving function ( $\overline{OE} = H$ )

| (D+, D–)             | RCV                 | <b>VP</b> <sup>[1]</sup> | <b>VM</b> <sup>[1]</sup> |
|----------------------|---------------------|--------------------------|--------------------------|
| differential logic 0 | L                   | L                        | Н                        |
| differential logic 1 | Н                   | Н                        | L                        |
| SE0                  | RCV* <sup>[2]</sup> | L                        | L                        |

[1] VP = VM = H indicates the sharing mode ( $V_{CC(5.0)}$  is disconnected).

[2] RCV\* denotes the signal level on output RCV just before the SE0 state occurs. This level is stable during the SE0 period.

### 7.3 Power supply configurations

The ISP1104 can be used with different power supply configurations, which can be changed dynamically. Table 8 provides an overview of the power supply configuration.

**Normal mode** — Both  $V_{CC(I/O)}$  and  $V_{CC(5.0)}$  are connected. For 5 V operation,  $V_{CC(5.0)}$  is connected to a 5 V source (4.0 to 5.5 V). The internal voltage regulator then produces 3.3 V for USB connections.  $V_{CC(I/O)}$  is independently connected to a voltage source (1.65 to 3.6 V), depending on the supply voltage of the external circuit.

**Disable mode** —  $V_{CC(I/O)}$  is not connected and  $V_{CC(5.0)}$  is connected. In this mode, the internal circuits of the ISP1104 ensure that the (D+, D–) pins are in three-state and the power consumption drops to the low-power (suspended) state level. Some hysteresis is built into the detection of  $V_{CC(I/O)}$  lost.

**Sharing mode** — V<sub>CC(I/O)</sub> is connected and V<sub>CC(5.0)</sub> is below 3.6 V. In this mode, pins (D+, D–) are made three-state and the ISP1104 allows external signals of up to 3.6 V to share the (D+, D–) lines. The internal circuits of the ISP1104 ensure that virtually no current (maximum 10  $\mu$ A) is drawn via the (D+, D–) lines. The power consumption through pin V<sub>CC(I/O)</sub> and pin V<sub>CC(5.0)</sub> drops to the low-power (suspended) state level. Pins VP and VM are driven HIGH and pins VBUSDET and RCV are driven LOW to indicate this mode. Some hysteresis is built into the detection of V<sub>CC(5.0)</sub> lost.

| Pins                                           | Disable mode           | Sharing mode         |
|------------------------------------------------|------------------------|----------------------|
| V <sub>CC(5.0)</sub>                           | 5 V input              | below 3.6 V          |
| V <sub>reg(3.3)</sub>                          | 3.3 V output           | pulled-down          |
| V <sub>CC(I/O)</sub>                           | not present            | 1.65 to 3.6 V input  |
| V <sub>pu(3.3)</sub>                           | high impedance (off)   | high impedance (off) |
| D+, D-                                         | high impedance         | high impedance       |
| VP, VM                                         | invalid <sup>[1]</sup> | Н                    |
| RCV                                            | invalid <sup>[1]</sup> | L                    |
| VBUSDET                                        | invalid <sup>[1]</sup> | L                    |
| VPO/VO, VMO/FSE0, MODE,<br>SUSPND, OE, SOFTCON | high impedance         | high impedance       |

#### Table 7: Pin states in the Disable or Sharing mode

[1] High impedance or driven LOW.

#### Table 8:Power supply configuration overview

| V <sub>CC(5.0)</sub> | V <sub>CC(I/O)</sub> | Configuration | Special characteristics                                                                                                                              |
|----------------------|----------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| connected            | connected            | Normal mode   | -                                                                                                                                                    |
| connected            | not connected        | Disable mode  | (D+, D–) and V <sub>pu(3.3)</sub> high<br>impedance; VP, VM, RCV: invalid <sup>[1]</sup>                                                             |
| not connected        | connected            | Sharing mode  | (D+, D–) and V <sub>pu(3.3)</sub> high<br>impedance; VP, VM driven HIGH;<br>RCV driven LOW; VBUSDET<br>driven LOW; V <sub>reg(3.3)</sub> pulled-down |

[1] High impedance or driven LOW.

# 8. Electrostatic discharge (ESD)

### 8.1 ESD protection

The pins that are connected to the USB connector (D+, D-, V<sub>CC(5.0)</sub> and GND) have a minimum of ±12 kV ESD protection. The ±12 kV measurement is limited by the test equipment. Capacitors of 4.7  $\mu$ F connected from V<sub>reg(3.3)</sub> to GND and V<sub>CC(5.0)</sub> to GND are required to achieve this ±12 kV ESD protection (see Figure 3).

The ISP1104 can withstand  $\pm$ 12 kV using the Human Body Model and  $\pm$ 5 kV using the Contact Discharge Method as specified in *IEC 61000-4-2*.



### 8.2 ESD test conditions

For a detailed report on test set-up and results, send a request to **wired.support@philips.com**.

## 9. Limiting values

#### Table 9: Absolute maximum ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions                                     | Min  | Max                   | Unit |
|----------------------|---------------------------------|------------------------------------------------|------|-----------------------|------|
| V <sub>CC(5.0)</sub> | supply voltage                  |                                                | -0.5 | +6.0                  | V    |
| V <sub>CC(I/O)</sub> | I/O supply voltage              |                                                | -0.5 | +4.6                  | V    |
| VI                   | DC input voltage                |                                                | -0.5 | $V_{CC(I/O)} + 0.5$   | V    |
| I <sub>latchup</sub> | latch-up current                | $V_1 = -1.8$ to +5.4 V                         | -    | 100                   | mA   |
| V <sub>esd</sub>     | electrostatic discharge voltage | l <sub>LI</sub> < 1 μA                         |      |                       |      |
|                      |                                 | pins (D+, D–), V <sub>CC(5.0)</sub><br>and GND | -    | ±12000 <sup>[1]</sup> | V    |
|                      |                                 | other pins                                     | -    | ±2000                 | V    |
| T <sub>stg</sub>     | storage temperature             |                                                | -40  | +125                  | °C   |

[1] Testing equipment limits measurement to only  $\pm 12$  kV. Capacitors needed on V<sub>CC(5.0)</sub> and V<sub>reg(3.3)</sub> (see Section 8).

# **10. Recommended operating conditions**

#### Table 10: Recommended operating conditions

| Symbol               | Parameter                                   | Conditions | Min  | Тур | Max                  | Unit |
|----------------------|---------------------------------------------|------------|------|-----|----------------------|------|
| V <sub>CC(5.0)</sub> | supply voltage                              |            | 4.0  | 5.0 | 5.5                  | V    |
| V <sub>CC(I/O)</sub> | I/O supply voltage                          |            | 1.65 | -   | 3.6                  | V    |
| VI                   | input voltage                               |            | 0    | -   | V <sub>CC(I/O)</sub> | V    |
| V <sub>I(AI/O)</sub> | input voltage on type AI/O<br>pins (D+, D–) |            | 0    | -   | 3.6                  | V    |
| T <sub>amb</sub>     | ambient temperature                         |            | -40  | -   | +85                  | °C   |

## **11. Static characteristics**

#### Table 11: Static characteristics: supply pins

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{CC(l/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ; unless otherwise specified.

| Symbol                       | Parameter                                     | Conditions                                                                      | Min        | Тур | Max                | Unit |
|------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------|------------|-----|--------------------|------|
| V <sub>reg(3.3)</sub>        | regulated supply voltage output               | internal regulator option; $I_{load} \leq 300 \ \mu A$                          | [1] 3.0[2] | 3.3 | 3.6                | V    |
| I <sub>CC</sub>              | operating supply current                      | transmitting and receiving at 12 Mbit/s; $C_L = 50 \text{ pF}$ on pins (D+, D–) | -          | 4   | 8[3]               | mA   |
| I <sub>CC(I/O)</sub>         | operating I/O supply current                  | transmitting and receiving at 12 Mbit/s                                         | -          | 1   | 2 <mark>[3]</mark> | mA   |
| I <sub>CC(idle)</sub>        | supply current during full-speed idle and SE0 | idle: V_{D+} > 2.7 V, V_{D-} < 0.3 V; SE0: V_{D+} < 0.3 V, V_{D-} < 0.3 V       | [4] _      | -   | 500                | μΑ   |
| I <sub>CC(I/O)(static)</sub> | static I/O supply current                     | idle, SE0 or suspend                                                            | -          | -   | 20                 | μA   |
| I <sub>CC(susp)</sub>        | suspend supply current                        | SUSPND = H                                                                      | [4] _      | -   | 100                | μΑ   |
| I <sub>CC(dis)</sub>         | disable mode supply current                   | V <sub>CC(I/O)</sub> not connected                                              | [4]        | -   | 100                | μΑ   |

#### Table 11: Static characteristics: supply pins...continued

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ; unless otherwise specified.

| 00(0.0)                                            |                                               |                                                               |     |      |     |      |
|----------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------|-----|------|-----|------|
| Symbol                                             | Parameter                                     | Conditions                                                    | Min | Тур  | Max | Unit |
| I <sub>CC(I/O)(sharing)</sub>                      | sharing mode I/O supply<br>current            | $V_{CC(5.0)}$ not connected                                   | -   | -    | 20  | μΑ   |
| I <sub>Dx(sharing)</sub>                           | sharing mode load current<br>on pins (D+, D–) | $V_{CC(5.0)}$ not connected;<br>SOFTCON = L; $V_{Dx} = 3.6 V$ | -   | -    | 10  | μΑ   |
| V <sub>th(VCC(5.0))</sub> supply voltage detection |                                               | $1.65~V \leq V_{CC(I/O)} \leq 3.6~V$                          |     |      |     |      |
|                                                    | threshold                                     | supply lost                                                   | -   | -    | 3.6 | V    |
|                                                    |                                               | supply present                                                | 4.1 | -    | -   | V    |
| V <sub>hys(VCC(5.0))</sub>                         | supply voltage detection hysteresis           | V <sub>CC(I/O)</sub> = 1.8 V                                  | -   | 70   | -   | mV   |
| V <sub>th(VCC(I/O))</sub>                          | I/O supply voltage detection                  | V <sub>reg(3.3)</sub> = 2.7 to 3.6 V                          |     |      |     |      |
|                                                    | threshold                                     | supply lost                                                   | -   | -    | 0.5 | V    |
|                                                    |                                               | supply present                                                | 1.4 | -    | -   | V    |
| V <sub>hys(VCC(I/O))</sub>                         | I/O supply voltage detection<br>hysteresis    | V <sub>reg(3.3)</sub> = 3.3 V                                 | -   | 0.45 | -   | V    |

[1]  $I_{load}$  includes the pull-up resistor current via pin  $V_{pu(3.3)}$ .

[2] The minimum voltage is 2.7 V in the 'suspend' mode.

[3] Characterized only, not tested in production.

[4] Excluding any load current and V<sub>pu(3.3)</sub> or V<sub>sw</sub> source current to the 1.5 kΩ and 15 kΩ pull-up and pull-down resistors (200 µA typ.).

#### Table 12: Static characteristics: digital pins

 $V_{CC(I/O)}$  = 1.65 to 3.6 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                                   | Parameter                                                                                                      | Conditions               | Min                     | Тур | Max                     | Unit |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|-----|-------------------------|------|
| $V_{CC(I/O)} = 1.$                       | .65 to 3.6 V                                                                                                   |                          |                         |     |                         |      |
| Input levels                             |                                                                                                                |                          |                         |     |                         |      |
| V <sub>IL</sub>                          | LOW-level input voltage                                                                                        |                          | -                       | -   | 0.3V <sub>CC(I/O)</sub> | V    |
| V <sub>IH</sub>                          | HIGH-level input voltage                                                                                       |                          | 0.6V <sub>CC(I/O)</sub> | -   | -                       | V    |
| Output leve                              | ls                                                                                                             |                          |                         |     |                         |      |
| V <sub>OL</sub> LOW-level output voltage |                                                                                                                | I <sub>OL</sub> = 100 μA | -                       | -   | 0.15                    | V    |
|                                          |                                                                                                                | $I_{OL} = 2 \text{ mA}$  | -                       | -   | 0.4                     | V    |
| V <sub>OH</sub>                          | HIGH-level output voltage                                                                                      | I <sub>OH</sub> = 100 μA | $V_{CC(I/O)} - 0.15$    | -   | -                       | V    |
|                                          |                                                                                                                | $I_{OH} = 2 \text{ mA}$  | $V_{CC(I/O)} - 0.4$     | -   | -                       | V    |
| Leakage cu                               | irrent                                                                                                         |                          |                         |     |                         |      |
| ILI                                      | input leakage current                                                                                          |                          | -                       | -   | ±1 <sup>[1]</sup>       | μA   |
| Capacitand                               | ce in the second se |                          |                         |     |                         |      |
| C <sub>IN</sub>                          | input capacitance                                                                                              | pin to GND               | -                       | -   | 10                      | pF   |
| Example 1:                               | : $V_{CC(I/O)}$ = 1.8 V $\pm$ 0.15 V                                                                           |                          |                         |     |                         |      |
| Input levels                             |                                                                                                                |                          |                         |     |                         |      |
| V <sub>IL</sub>                          | LOW-level input voltage                                                                                        |                          | -                       | -   | 0.5                     | V    |
| V <sub>IH</sub>                          | HIGH-level input voltage                                                                                       |                          | 1.2                     | -   | -                       | V    |
| Output leve                              | ls                                                                                                             |                          |                         |     |                         |      |
| V <sub>OL</sub>                          | LOW-level output voltage                                                                                       | I <sub>OL</sub> = 100 μA | -                       | -   | 0.15                    | V    |
|                                          |                                                                                                                | $I_{OL} = 2 \text{ mA}$  | -                       | -   | 0.4                     | V    |

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

#### Table 12: Static characteristics: digital pins...continued

 $V_{CC(l/O)}$  = 1.65 to 3.6 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                    | Parameter                                         | Conditions               | Min  | Тур | Max  | Unit |
|---------------------------|---------------------------------------------------|--------------------------|------|-----|------|------|
| V <sub>OH</sub>           | HIGH-level output voltage                         | I <sub>OH</sub> = 100 μA | 1.5  | -   | -    | V    |
|                           |                                                   | I <sub>OH</sub> = 2 mA   | 1.25 | -   | -    | V    |
| Example 2                 | : $V_{CC(I/O)}$ = 2.5 V $\pm$ 0.2 V               |                          |      |     |      |      |
| Input levels              | i                                                 |                          |      |     |      |      |
| V <sub>IL</sub>           | LOW-level input voltage                           |                          | -    | -   | 0.7  | V    |
| V <sub>IH</sub>           | HIGH-level input voltage                          |                          | 1.7  | -   | -    | V    |
| Output leve               | ls                                                |                          |      |     |      |      |
| V <sub>OL</sub>           | LOW-level output voltage                          | I <sub>OL</sub> = 100 μA | -    | -   | 0.15 | V    |
|                           |                                                   | $I_{OL} = 2 \text{ mA}$  | -    | -   | 0.4  | V    |
| V <sub>OH</sub> HIGH-leve | HIGH-level output voltage                         | I <sub>OH</sub> = 100 μA | 2.15 | -   | -    | V    |
|                           |                                                   | I <sub>OH</sub> = 2 mA   | 1.9  | -   | -    | V    |
| Example 3                 | : $V_{CC(I/O)} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                          |      |     |      |      |
| Input levels              |                                                   |                          |      |     |      |      |
| V <sub>IL</sub>           | LOW-level input voltage                           |                          | -    | -   | 0.9  | V    |
| V <sub>IH</sub>           | HIGH-level input voltage                          |                          | 2.15 | -   | -    | V    |
| Output leve               | ls                                                |                          |      |     |      |      |
| V <sub>OL</sub>           | LOW-level output voltage                          | I <sub>OL</sub> = 100 μA | -    | -   | 0.15 | V    |
|                           |                                                   | $I_{OL} = 2 \text{ mA}$  | -    | -   | 0.4  | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                         | I <sub>OH</sub> = 100 μA | 2.85 | -   | -    | V    |
|                           |                                                   | I <sub>OH</sub> = 2 mA   | 2.6  | -   | -    | V    |

[1] If  $V_{CC(I/O)} \ge V_{reg(3.3)}$ , then the leakage current will be higher than the specified value.

#### Table 13: Static characteristics: analog I/O pins (D+, D–)

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| 00(0.0)          |                                  | ,                                         | 1                  |     |     |      |
|------------------|----------------------------------|-------------------------------------------|--------------------|-----|-----|------|
| Symbol           | Parameter                        | Conditions                                | Min                | Тур | Мах | Unit |
| Input levels     | 5                                |                                           |                    |     |     |      |
| Differential I   | receiver                         |                                           |                    |     |     |      |
| V <sub>DI</sub>  | differential input sensitivity   | $ V_{I(D+)} - V_{I(D-)} $                 | 0.2                | -   | -   | V    |
| V <sub>CM</sub>  | differential common mode voltage | includes V <sub>DI</sub> range            | 0.8                | -   | 2.5 | V    |
| Single-ende      | ed receiver                      |                                           |                    |     |     |      |
| V <sub>IL</sub>  | LOW-level input voltage          |                                           | -                  | -   | 0.8 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage         |                                           | 2.0                | -   | -   | V    |
| V <sub>hys</sub> | hysteresis voltage               |                                           | 0.4                | -   | 0.7 | V    |
| Output leve      | els                              |                                           |                    |     |     |      |
| V <sub>OL</sub>  | LOW-level output voltage         | $R_L$ = 1.5 k $\Omega$ to +3.6 V          | -                  | -   | 0.3 | V    |
| V <sub>OH</sub>  | HIGH-level output voltage        | $R_L = 15 \text{ k}\Omega \text{ to GND}$ | 2.8 <sup>[1]</sup> | -   | 3.6 | V    |
| Leakage cu       | irrent                           |                                           |                    |     |     |      |
| I <sub>LZ</sub>  | OFF-state leakage current        |                                           | -                  | -   | ±1  | μA   |
|                  |                                  |                                           |                    |     |     |      |

#### Table 13: Static characteristics: analog I/O pins (D+, D-)...continued

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ; unless otherwise specified.

| ()                               |                                                                     |                    |     |                      |     |      |      |
|----------------------------------|---------------------------------------------------------------------|--------------------|-----|----------------------|-----|------|------|
| Symbol                           | Parameter                                                           | Conditions         |     | Min                  | Тур | Max  | Unit |
| Capacitance                      | )                                                                   |                    |     |                      |     |      |      |
| C <sub>IN</sub>                  | transceiver capacitance                                             | pin to GND         |     | -                    | -   | 20   | pF   |
| Resistance                       |                                                                     |                    |     |                      |     |      |      |
| Z <sub>DRV</sub>                 | driver output impedance                                             | steady-state drive | [2] | 34                   | 39  | 44   | Ω    |
| Z <sub>DRV2</sub>                | driver output impedance for USB 2.0                                 | steady-state drive | [3] | 40.5                 | 45  | 49.5 | Ω    |
| Z <sub>INP</sub>                 | input impedance                                                     |                    |     | 10                   | -   | -    | MΩ   |
| R <sub>SW</sub>                  | internal switch resistance at pin $V_{\text{pu}(3.3)}$              |                    |     | -                    | -   | 10   | Ω    |
| Termination                      |                                                                     |                    |     |                      |     |      |      |
| V <sub>TERM</sub> <sup>[4]</sup> | termination voltage for<br>upstream port pull-up (R <sub>pu</sub> ) |                    |     | 3.0 <mark>[5]</mark> | -   | 3.6  | V    |
|                                  |                                                                     |                    |     |                      |     |      |      |

[1]  $V_{OH(min)} = V_{reg(3.3)} - 0.2 V.$ 

[2] Includes external resistors of 33  $\Omega$  ±1% on both pins D+ and D–.

[3] Includes external resistors of  $39 \Omega \pm 1\%$  on both pin D+ and D-. This range complies with Universal Serial Bus Specification Rev. 2.0.

[4] This voltage is available at pins  $V_{reg(3.3)}$  and  $V_{pu(3.3)}$ .

[5] The minimum voltage is 2.7 V in the 'suspend' mode.

## 12. Dynamic characteristics

#### Table 14: Dynamic characteristics: analog I/O pins (D+, D–)

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ; see Figure 10; unless otherwise specified.

| Symbol                | Parameter                                                                   | Conditions                                                                                                         | Min                | Тур | Max   | Unit |
|-----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|------|
| Driver cha            | racteristics                                                                |                                                                                                                    |                    |     |       |      |
| t <sub>FR</sub>       | rise time                                                                   | C <sub>L</sub> = 50 to 125 pF;<br>10% to 90% of  V <sub>OH</sub> – V <sub>OL</sub>  ;<br>see <mark>Figure 4</mark> | 4                  | -   | 20    | ns   |
| t <sub>FF</sub>       | fall time                                                                   | C <sub>L</sub> = 50 to 125 pF;<br>90% to 10% of  V <sub>OH</sub> – V <sub>OL</sub>  ;<br>see Figure 4              | 4                  | -   | 20    | ns   |
| FRFM                  | differential rise/fall time<br>matching (t <sub>FR</sub> /t <sub>FF</sub> ) | excluding the first transition from the Idle state                                                                 | 90                 | -   | 111.1 | %    |
| V <sub>CRS</sub>      | output signal crossover voltage                                             | excluding the first transition from Idle state; see Figure 7                                                       | <sup>[1]</sup> 1.3 | -   | 2.0   | V    |
| <b>Driver timi</b>    | ng                                                                          |                                                                                                                    |                    |     |       |      |
| t <sub>PLH(drv)</sub> | driver propagation delay<br>(VPO/VO, VMO/FSE0 to<br>D+, D–)                 | LOW-to-HIGH; see Figure 7                                                                                          | -                  | -   | 18    | ns   |
| t <sub>PHL(drv)</sub> | driver propagation delay<br>(VPO/VO, VMO/FSE0 to<br>D+, D–)                 | HIGH-to-LOW; see Figure 7                                                                                          | -                  | -   | 18    | ns   |
| t <sub>PHZ</sub>      | driver disable delay (OE to D+, D–)                                         | HIGH-to-OFF; see Figure 5                                                                                          | -                  | -   | 15    | ns   |

| Table 14: | Dynamic characteristics: | analog I/O pins | (D+, D–)continued |
|-----------|--------------------------|-----------------|-------------------|
|-----------|--------------------------|-----------------|-------------------|

 $V_{CC(5.0)} = 4.0$  to 5.5 V;  $V_{CC(I/O)} = 1.65$  to 3.6 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ; see Figure 10; unless otherwise specified.

| 00(0.0)               | , 00(1/0)                               |                           | · · | ,   |     |      |
|-----------------------|-----------------------------------------|---------------------------|-----|-----|-----|------|
| Symbol                | Parameter                               | Conditions                | Min | Тур | Max | Unit |
| t <sub>PLZ</sub>      | driver disable delay<br>(OE to D+, D–)  | LOW-to-OFF; see Figure 5  | -   | -   | 15  | ns   |
| t <sub>PZH</sub>      | driver enable delay<br>(OE to D+, D–)   | OFF-to-HIGH; see Figure 5 | -   | -   | 15  | ns   |
| t <sub>PZL</sub>      | driver enable delay<br>(OE to D+, D–)   | OFF-to-LOW; see Figure 5  | -   | -   | 15  | ns   |
| Receiver tim          | ings                                    |                           |     |     |     |      |
| Differential re       | ceiver                                  |                           |     |     |     |      |
| t <sub>PLH(rcv)</sub> | propagation delay<br>(D+, D– to RCV)    | LOW-to-HIGH; see Figure 6 | -   | -   | 15  | ns   |
| t <sub>PHL(rcv)</sub> | propagation delay<br>(D+, D– to RCV)    | HIGH-to-LOW; see Figure 6 | -   | -   | 15  | ns   |
| Single-ended          | receiver                                |                           |     |     |     |      |
| t <sub>PLH(se)</sub>  | propagation delay<br>(D+, D– to VP, VM) | LOW-to-HIGH; see Figure 6 | -   | -   | 18  | ns   |
| t <sub>PHL(se)</sub>  | propagation delay<br>(D+, D– to VP, VM) | HIGH-to-LOW; see Figure 6 | -   | -   | 18  | ns   |

[1] Characterized only, not tested. Limits guaranteed by design.



## **13. Test information**







# 14. Package outline



#### Fig 11. HBCC16 package outline.

9397 750 09784

## 15. Packaging

The ISP1104W (HBCC16 package) is delivered on a Type A carrier tape, see Figure 12. The tape dimensions are given in Table 15.

The reel diameter is 330 mm. The reel is made of polystyrene (PS) and is not designed for use in a baking process.

The cumulative tolerance of 10 successive sprocket holes is  $\pm 0.02$  mm. The camber must not exceed 1 mm in 100 mm.



 Table 15:
 Type A carrier tape dimensions for the ISP1104W

| Dimension | Value     | Unit |
|-----------|-----------|------|
| A0        | 3.3       | mm   |
| B0        | 3.3       | mm   |
| К0        | 1.1       | mm   |
| P1        | 8.0       | mm   |
| W         | 12.0 ±0.3 | mm   |

### 16. Soldering

### 16.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 16.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

### 16.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 16.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### 16.5 Package related soldering information

| Table 16: | Suitability of surface mount IC packages for wave and reflow soldering |
|-----------|------------------------------------------------------------------------|
|           | methods                                                                |

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |  |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |  |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                                    | not recommended <sup>[6]</sup>    | suitable              |  |

[1] For more detailed information on the BGA packages refer to the *(LF)BGA Application Note* (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

# **17. Additional soldering information**

### 17.1 (H)BCC packages: footprint

The surface material of the terminals on the resin protrusion consists of a 4-layer metal structure (Au, Pd, Ni and Pd). The Au + Pd layer (0.1  $\mu$ m min.) ensures solderability, the Ni layer (5  $\mu$ m min.) prevents diffusion, and the Pd layer on top (0.5  $\mu$ m min.) ensures effective wire bonding.



### 17.2 (H)BCC packages: reflow soldering profile

The conditions for reflow soldering of (H)BCC packages are as follows:

- Preheating time: minimum 90 s at T = 145 to 155 °C
- Soldering time: minimum 90 s (BCC) or minimum 100 s (HBCC) at T > 183 °C
- Peak temperature:
  - Ambient temperature: T<sub>amb(max)</sub> = 260 °C
  - Device surface temperature:  $T_{case(max)} = 255 \ ^{\circ}C$ .

# **18. Revision history**

| Rev | Date     | CPCN | Description                   |
|-----|----------|------|-------------------------------|
| 01  | 20020826 | -    | Product data (9397 750 09784) |

# **19. Data sheet status**

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                                      |
|----------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                     |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a<br>later date. Philips Semiconductors reserves the right to change the specification without notice, in order to<br>improve the design and supply the best possible product.                                        |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to<br>make changes at any time in order to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change Notification (CPCN) procedure<br>SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## **20. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# 21. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

9397 750 09784

### **Contents**

| 1       | General description                       | . 1      |
|---------|-------------------------------------------|----------|
| 2       | Features                                  | . 1      |
| 3       | Applications                              | . 1      |
| 4       | Ordering information                      | 2        |
| 5       | Functional diagram                        | 2        |
| 6       | Pinning information                       | 3        |
| 6.1     | Pinning                                   | 3        |
| 6.2     | Pin description                           | 3        |
| 7       | Functional description                    | 5        |
| 7.1     | Function selection                        |          |
| 7.2     | Operating functions                       |          |
| 7.3     | Power supply configurations               |          |
| 8       | Electrostatic discharge (ESD)             | 7        |
| 8.1     | ESD protection                            |          |
| 8.2     | ESD test conditions                       |          |
| 9       | Limiting values                           |          |
| 10      | Recommended operating conditions          | 8        |
| 11      | Static characteristics                    | 8        |
| 12      | Dynamic characteristics                   | 11       |
| 13      | Test information                          | 13       |
| 14      | Package outline                           | 14       |
| 15      | Packaging                                 | 15       |
| 16      | Soldering                                 | 16       |
| 16.1    | Introduction to soldering surface mount   |          |
| 16.2    |                                           | 16<br>16 |
| 16.2    | Reflow soldering                          | 16       |
| 16.4    | Manual soldering                          | 17       |
| 16.5    | Package related soldering information     | 17       |
| 17      | Additional soldering information          | 18       |
| 17.1    | (H)BCC packages: footprint                | 18       |
| 17.2    | (H)BCC packages: reflow soldering profile | 18       |
| 18      | Revision history                          | 19       |
| 19      | Data sheet status                         | 20       |
| 20      | Definitions                               |          |
| •<br>21 | Disclaimers                               | -        |
| ~ '     |                                           | 20       |

#### © Koninklijke Philips Electronics N.V. 2002. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



Let's make things better.