# **INA111** # High Speed FET-Input INSTRUMENTATION AMPLIFIER # **FEATURES** - FET INPUT: I<sub>B</sub> = 20pA max - HIGH SPEED: $T_s = 4\mu s$ (G = 100, 0.01%) - LOW OFFSET VOLTAGE: 500μV max - LOW OFFSET VOLTAGE DRIFT: 5μV/°C max - HIGH COMMON-MODE REJECTION: 106dB min - 8-PIN PLASTIC DIP, SOL-16 SOIC # **APPLICATIONS** - MEDICAL INSTRUMENTATION - DATA ACQUISITION # **DESCRIPTION** The INA111 is a high speed, FET-input instrumentation amplifier offering excellent performance. The INA111 uses a current-feedback topology providing extended bandwidth (2MHz at G=10) and fast settling time (4 $\mu$ s to 0.01% at G=100). A single external resistor sets any gain from 1 to over 1000. Offset voltage and drift are laser trimmed for excellent DC accuracy. The INA111's FET inputs reduce input bias current to under 20pA, simplifying input filtering and limiting circuitry. The INA111 is available in 8-pin plastic DIP, and SOL-16 surface-mount packages, specified for the -40°C to +85°C temperature range. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** ## **ELECTRICAL** At $T_A$ = +25°C, $V_S$ = ±15V, $R_L$ = 2k $\Omega$ , unless otherwise noted. | | | INA111BP, BU | | INA111AP, AU | | | | | |-------------------------------------------------|-------------------------------------------------------------|--------------|-----------------------|--------------------------|------------|----------------|------------------|-----------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT Offset Voltage, RTI | | | | | | | | | | Initial | T <sub>A</sub> = +25°C | | ±100 ± 500/G | ±500 ± 2000/G | | ±200 ± 500/G | ±1000 ±5000/G | μV | | vs Temperature<br>vs Power Supply | $T_A = T_{MIN}$ to $T_{MAX}$<br>$V_S = \pm 6V$ to $\pm 18V$ | | ±2 ± 10/G<br>2 +10/G | ±5 ± 100/G<br>30 + 100/G | | ±2 ± 20/G<br>* | ±10 ± 100/G<br>* | μV/°C<br>μV/V | | Impedance, Differential | V <sub>S</sub> = ±0V t0 ±10V | | 1012 6 | 30 + 100/0 | | * | | μν/ν<br>Ω pF | | Common-Mode | | | 1012 3 | | | * | | Ω pF | | Input Common-Mode Range Common-Mode Rejection | $V_{DIFF} = 0V$ $V_{CM} = \pm 10V, \Delta R_{S} = 1k\Omega$ | ±10 | ±12 | | * | * | | V | | | G = 1 | 80 | 90 | | 75 | * | | dB | | | G = 10 | 96 | 110 | | 90 | * | | dB | | | G = 100<br>G = 1000 | 106<br>106 | 115<br>115 | | 100<br>100 | * | | dB<br>dB | | BIAS CURRENT | 0 = 1000 | 100 | ±2 | ±20 | 100 | * | * | pА | | OFFSET CURRENT | | | ±0.1 | ±10 | | * | * | рА | | NOISE VOLTAGE, RTI | $G = 1000, R_S = 0\Omega$ | | | | | | | | | f = 100Hz | | | 13 | | | * | | nV/√ <u>Hz</u> | | f = 1kHz | | | 10 | | | * | | nV/√Hz | | f = 10kHz | | | 10 | | | * | | nV/√Hz | | f <sub>B</sub> = 0.1Hz to 10Hz<br>Noise Current | | | 1 | | | * | | μVр-р | | f = 10kHz | | | 0.8 | | | * | | fA/√Hz | | GAIN | | | | | | | | | | Gain Equation | | | $1 + (50k\Omega/R_G)$ | | | * | | V/V | | Range of Gain<br>Gain Error | $G = 1$ , $R_L = 10k\Omega$ | 1 | ±0.01 | 10000<br>±0.02 | * | * | *<br>0.05 | V/V<br>% | | Gaill Elloi | $G = 1, K_L = 10k\Omega$<br>$G = 10, R_L = 10k\Omega$ | | ±0.01 | ±0.5 | | * | 0.05<br>* | %<br>% | | | $G = 100, R_1 = 10k\Omega$ | | ±0.15 | ±0.5 | | * | ±0.7 | % | | | $G = 1000, R_L = 10k\Omega$ | | ±0.25 | ±1 | | * | ±2 | % | | Gain vs Temperature | G = 1 | | ±1 | ±10 | | * | * | ppm/°C | | 50kΩ Resistance <sup>(1)</sup> | | | ±25 | ±100 | | * | * | ppm/°C | | Nonlinearity | G = 1 | | ±0.0005 | ±0.005 | | * | * | % of FSR | | | G = 10 | | ±0.001 | ±0.005 | | * | ±0.01 | % of FSR | | | G = 100 | | ±0.001 | ±0.005 | | * | ±0.01 | % of FSR | | OUTPUT | G = 1000 | | ±0.005 | ±0.02 | | * | ±0.04 | % of FSR | | Voltage | $I_O = 5 \text{mA}, T_{MIN} \text{ to } T_{MAX}$ | ±11 | ±12.7 | | * | * | | V | | Load Capacitance Stability | 11111 | | 1000 | | | * | | pF | | Short Circuit Current | | | +30/–25 | | | * | | mA | | FREQUENCY RESPONSE Bandwidth, -3dB | G = 1 | | 2 | | | * | | MHz | | Danuwidin, –3db | G = 10 | | 2 | | | * | | MHz | | | G = 100 | | 450 | | | * | | kHz | | | G = 1000 | | 50 | | | * | | kHz | | Slew Rate | $V_0 = \pm 10V$ , $G = 2$ to 100 | | 17 | | | * | | V/μs | | Settling Time, 0.01% | G = 1 | | 2 | | | * | | μs | | | G = 10 | | 2 | | | * | | μs | | | G = 100<br>G = 1000 | | 4<br>30 | | | * | | μs | | Overload Recovery | 50% Overdrive | | 1 | | | * | | μs<br>μs | | POWER SUPPLY | | | | | | | | | | Voltage Range | ., | ±6 | ±15 | ±18 | * | * | * | V | | Current | $V_{IN} = 0V$ | | ±3.3 | ±4.5 | | * | * | mA | | TEMPERATURE RANGE Specification | | -40 | | 85 | * | | * | °C | | Operating | | -40<br>-40 | | 125 | * | | * | °C | | | | | 100 | 1 | I | I | 1 | °C/W | $<sup>\</sup>ensuremath{\boldsymbol{\ast}}$ Specification same as INA111BP. NOTE: (1) Temperature coefficient of the "50k $\Omega$ " term in the gain equation. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. ## **PIN CONFIGURATIONS** ### **ABSOLUTE MAXIMUM RATINGS(1)** | Supply Voltage | ±18V | |-----------------------------------|-------------------------| | Input Voltage Range | (V-) -0.7V to (V+) +15V | | Output Short-Circuit (to ground) | Continuous | | Operating Temperature | 40°C to +125°C | | Storage Temperature | 40°C to +125°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) | +300°C | NOTE: Stresses above these ratings may cause permanent damage. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # **ORDERING INFORMATION** | PRODUCT | PACKAGE | TEMPERATURE RANGE | | | |----------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--| | INA111AP<br>INA111BP<br>INA111AU<br>INA111BU | 8-Pin Plastic DIP 8-Pin Plastic DIP SOL-16 Surface-Mount SOL-16 Surface-Mount | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | | | # **PACKAGE INFORMATION** | PRODUCT | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | | | |----------|----------------------|------------------------------------------|--|--| | INA111AP | 8-Pin Plastic DIP | 006 | | | | INA111BP | 8-Pin Plastic DIP | 006 | | | | INA111AU | 16-Pin Surface Mount | 211 | | | | INA111BU | 16-Pin Surface Mount | 211 | | | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. **INA111** # **TYPICAL PERFORMANCE CURVES** At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. # **TYPICAL PERFORMANCE CURVES (CONT)** At $T_A$ = +25°C, $V_S$ = ±15V, unless otherwise noted. # APPLICATION INFORMATION Figure 1 shows the basic connections required for operation of the INA111. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown. The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to assure good common-mode rejection. A resistance of $2\Omega$ in series with the Ref pin will cause a typical device with 90dB CMR to degrade to approximately 80dB CMR (G=1). ### **SETTING THE GAIN** Gain of the INA111 is set by connecting a single external resistor, R<sub>G</sub>: $$G = 1 + \frac{50k\Omega}{R_G} \tag{1}$$ Commonly used gains and resistor values are shown in Figure 1. The $50k\Omega$ term in equation 1 comes from the sum of the two internal feedback resistors. These are on-chip metal film resistors which are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA111. The stability and temperature drift of the external gain setting resistor, $R_{\rm G}$ , also affects gain. $R_{\rm G}$ 's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance, which will contribute additional gain error (possibly an unstable gain error) in gains of approximately 100 or greater. ### DYNAMIC PERFORMANCE The typical performance curve "Gain vs Frequency" shows that the INA111 achieves wide bandwidth over a wide range of gain. This is due to the current-feedback topology of the INA111. Settling time also remains excellent over wide gains. FIGURE 1. Basic Connections The INA111 exhibits approximately 6dB rise in gain at 2MHz in unity gain. This is a result of its current-feedback topology and is not an indication of instability. Unlike an op amp with poor phase margin, the rise in response is a predictable +6dB/octave due to a response zero. A simple pole at 700kHz or lower will produce a flat passband response (see Input Filtering). The INA111 provides excellent rejection of high frequency common-mode signals. The typical performance curve, "Common-Mode Rejection vs Frequency" shows this behavior. If the inputs are not properly balanced, however, common-mode signals can be converted to differential signals. Run the $V_{\rm IN}^+$ and $V_{\rm IN}^-$ connections directly adjacent each other, from the source signal all the way to the input pins. If possible use a ground plane under both input traces. Avoid running other potentially noisy lines near the inputs. #### NOISE AND ACCURACY PERFORMANCE The INA111's FET input circuitry provides low input bias current and high speed. It achieves lower noise and higher accuracy with high impedance sources. With source impedances of $2k\Omega$ to $50k\Omega$ the INA114 may provide lower offset voltage and drift. For very low source impedance ( $\leq 1k\Omega$ ), the INA103 may provide improved accuracy and lower noise. ## **OFFSET TRIMMING** The INA111 is laser trimmed for low offset voltage and drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to Ref terminal is summed at the output. Low impedance must be maintained at this node to assure good common-mode rejection. The op amp shown maintains low output impedance at high frequency. Trim circuits with higher source impedance should be buffered with an op amp follower circuit to assure low impedance on the Ref pin. FIGURE 2. Optional Trimming of Output Offset Voltage. #### INPUT BIAS CURRENT RETURN PATH The input impedance of the INA111 is extremely high—approximately $10^{12}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically less than 10pA. High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current if the INA111 is to operate properly. Figure 3 shows various provisions for an input bias current path. Without a bias current return path, the inputs will float to a potential which exceeds the common-mode range of the INA111 and the input amplifiers will saturate. If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection. FIGURE 3. Providing an Input Common-Mode Current Path. ### INPUT COMMON-MODE RANGE The linear common-mode range of the input op amps of the INA111 is approximately $\pm 12V$ (or 3V from the power supplies). As the output voltage increases, however, the linear input range will be limited by the output voltage swing of the input amplifiers, $A_1$ and $A_2$ . The common-mode range is related to the output voltage of the complete amplifier—see performance curve "Input Common-Mode Range vs Output Voltage". A combination of common-mode and differential input voltage can cause the output of $A_1$ or $A_2$ to saturate. Figure 4 shows the output voltage swing of $A_1$ and $A_2$ expressed in terms of a common-mode and differential input voltages. For applications where input common-mode range must be maximized, limit the output voltage swing by connecting the INA111 in a lower gain (see performance curve "Input Common-Mode Voltage Range vs Output Voltage"). If necessary, add gain after the INA111 to increase the voltage swing. Input-overload often produces an output voltage that appears normal. For example, consider an input voltage of +14V on one input and +15V on the other input will obviously exceed the linear common-mode range of both input amplifiers. Since both input amplifiers are saturated to the nearly the same output voltage limit, the difference voltage measured by the output amplifier will be near zero. The output of the INA111 will be near 0V even though both inputs are overloaded. ## INPUT PROTECTION Inputs of the INA111 are protected for input voltages from 0.7V below the negative supply to 15V above the positive power supply voltages. If the input current is limited to less than 1mA, clamp diodes are not required; internal junctions will clamp the input voltage to safe levels. If the input source can supply more than 1mA, use external clamp diodes as shown in Figure 5. The source current can be limited with series resistors $R_1$ and $R_2$ as shown. Resistor values greater than $10k\Omega$ will contribute noise to the circuit. A diode formed with a 2N4117A transistor as shown in Figure 5 assures low leakage. Common signal diodes such as the 1N4148 may have leakage currents far greater than the input bias current of the INA111 and are usually sensitive to light. #### INPUT FILTERING The INA111's FET input allows use of an R/C input filter without creating large offsets due to input bias current. Figure 6 shows proper implementation of this input filter to preserve the INA111's excellent high frequency commonmode rejection. Mismatch of the common-mode input capacitance (C<sub>1</sub> and C<sub>2</sub>), either from stray capacitance or FIGURE 5. Input Protection Voltage Clamp. FIGURE 4. Voltage Swing of $A_1$ and $A_2$ . mismatched values, causes a high frequency common-mode signal to be converted to a differential signal. This degrades common-mode rejection. The differential input capacitor, $C_3$ , reduces the bandwidth and mitigates the effects of mismatch in $C_1$ and $C_2$ . Make $C_3$ much larger than $C_1$ and $C_2$ . If properly matched, $C_1$ and $C_2$ also improve CMR. # OUTPUT VOLTAGE SENSE (SOL-16 Package Only) The surface-mount version of the INA111 has a separate output sense feedback connection (pin 12). Pin 12 must be connected, usually to the output terminal, pin 11, for proper operation. (This connection is made internally on the DIP version of the INA111.) The output feedback connection can be used to sense the output voltage directly at the load for best accuracy. Figure 8 shows how to drive a load through series interconnection resistance. Remotely located feedback paths may cause instability. This can be generally be eliminated with a high frequency feedback path through $C_1$ . FIGURE 6. Input Low-Pass Filter. FIGURE 7. Bridge Transducer Amplifier. FIGURE 8. Remote Load and Ground Sensing. FIGURE 9. High-Pass Input Filter. FIGURE 10. Galvanically Isolated Instrumentation Amplifier. $V_{\text{IN}} \bigcirc V_{\text{IN}} V_{\text$ FIGURE 11. AC-Coupled Instrumentation Amplifier. FIGURE 12. Voltage Controlled Current Source. FIGURE 13. Shield Driver Circuit. FIGURE 14. Multiplexed-Input Data Acquisition System.