# 68HC05K3

# **General Release Specification**

April 12, 1996

CSIC System Design Group Austin, Texas



#### **General Release Specification**

Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

© Motorola, Inc., 1996 MC68HC05K3 — Rev. 3.0

### **List of Sections**

| List of Sections                        | 3   |
|-----------------------------------------|-----|
| Table of Contents                       | 5   |
| List of Figures                         | 11  |
| List of Tables                          | 13  |
| Section 1. General Description          | 15  |
| Section 2. Memory Map                   | 27  |
| Section 3. Central Processing Unit Core | 33  |
| Section 4. Interrupts                   | 37  |
| Section 5. Resets                       | 47  |
| Section 6. Operational Modes            | 51  |
| Section 7. Parallel Input/Output        | 57  |
| Section 8. 8-Bit Timer                  | 69  |
| Section 9. Personality EEPROM           | 77  |
| Section 10. Instruction Set             | 95  |
| Section 11. Electrical Specifications   | 113 |
| Section 12. Mechnical Specifications    | 121 |
| Section 13. Ordering Information        | 123 |



# **Table of Contents**

# Section 1. General Description

| 1.1     | Contents                               |
|---------|----------------------------------------|
| 1.2     | Introduction                           |
| 1.3     | Features                               |
| 1.4     | Mask Options                           |
| 1.5     | Pin Assignments                        |
| 1.6     | MCU Structure                          |
| 1.7     | Functional Pin Description             |
| 1.7.1   | V <sub>DD</sub> and V <sub>SS</sub>    |
| 1.7.2   | OSC1 and OSC220                        |
| 1.7.2.  | 1 2-Pin Crystal Oscillator             |
| 1.7.2.2 | 2 2-Pin Ceramic Resonator Oscillator22 |
| 1.7.2.3 | 3 2-Pin RC Oscillators22               |
| 1.7.2.4 | 4 3-Pin RC Oscillator23                |
| 1.7.2.  | 5 External Clock                       |
| 1.7.3   | Reset (RESET)                          |
| 1.7.4   | Maskable Interrupt Request (IRQ)24     |
| 1.7.5   | PA0 through PA725                      |
| 1.7.6   | PB0                                    |
| 1.7.7   | PB1/OSC3                               |
|         |                                        |
|         | Section 2. Memory Map                  |
| 2.1     | Contents                               |
| 2.2     | Introduction                           |
| 2.3     | I/O and Control Registers              |
| 2.4     | Random-Access Memory (RAM)             |
|         |                                        |
| 2.5     | Read-Only Memory (ROM)32               |

MC68HC05K3 - Rev. 3.0

### **General Release Specification**

|     | Section 3. Central Processing Unit Core     |    |
|-----|---------------------------------------------|----|
| 3.1 | Contents                                    | 33 |
| 3.2 | Introduction                                | 33 |
| 3.3 | Registers                                   | 34 |
| 3.3 | .1 Stack Pointer (SP)                       | 35 |
| 3.3 | .2 Program Counter (PC)                     | 35 |
|     | Section 4. Interrupts                       |    |
| 4.1 | Contents                                    | 37 |
| 4.2 | Introduction                                | 37 |
| 4.3 | CPU Interrupt Processing                    | 38 |
| 4.4 | Reset Interrupt Sequence                    |    |
| 4.5 | Software Interrupt (SWI)                    | 40 |
| 4.6 | Hardware Interrupts                         | 41 |
| 4.6 |                                             |    |
| 4.6 | 3 ( )                                       |    |
| 4.6 | 7                                           |    |
| 4.6 | .4 Timer Interrupt (TIMER)                  | 45 |
|     | Section 5. Resets                           |    |
| 5.1 | Contents                                    | 47 |
| 5.2 | Introduction                                | 47 |
| 5.3 | External Reset (RESET)                      | 48 |
| 5.4 | Internal Resets                             | 48 |
| 5.4 | .1 Power-On Reset (POR)                     | 48 |
| 5.4 | .2 Computer Operating Properly Reset (COPR) | 49 |
| 5.4 | 3 Illegal Address Reset (ILADR)             | 40 |

MC68HC05K3 — Rev. 3.0

### **Section 6. Operational Modes**

| 6.1            | Contents                          |
|----------------|-----------------------------------|
| 6.2            | Introduction51                    |
| 6.3            | Low-Power Modes                   |
| 6.3.1          | Stop Mode51                       |
| 6.3.2          | Halt Mode                         |
| 6.3.3          | Wait Mode                         |
| 6.3.4          | COP Watchdog Timer Considerations |
| 6.4            | PEEPROM Serial Programming Mode55 |
|                | Section 7. Parallel Input/Output  |
| 7.1            | Contents                          |
| 7.2            | Introduction                      |
|                |                                   |
| 7.3            | Port A                            |
| 7.3.1          | Port A Data Register              |
| 7.3.2<br>7.3.3 | Port A Data Direction Register    |
| 7.3.4          | Port A LED Drive Coppliity        |
| 7.3.4          | Port A LED Drive Capability       |
| 7.3.3          | Port B                            |
| 7.4.1          | Port B Data Register              |
| 7.4.1          | Port B Data Direction Register    |
| 7.4.3          | Port B Pulldown Inhibit Register  |
| 7.4.4          | Port B with 3-Pin RC Oscillator   |
| 7.5            | I/O Port Programming              |
| 7.5.1          | Pin Data Direction                |
| 7.5.2          | Output Pin                        |
| 7.5.3          | Input Pin                         |
| 7.5.4          | I/O Pin Transitions65             |
| 7.5.5          | I/O Pin Truth Tables66            |

### **General Release Specification**

#### Section 8. 8-Bit Timer

| 8.1   | Contents                                    |
|-------|---------------------------------------------|
| 8.2   | Introduction                                |
| 8.3   | Timer Registers71                           |
| 8.3.1 | Timer Counter Register (TCNTR) \$0971       |
| 8.3.2 | Timer Status/Control Register (TSCR) \$0872 |
| 8.4   | COP Watchdog Timer74                        |
| 8.5   | Operating During Stop Mode                  |
| 8.6   | Operating During Wait Mode75                |
|       |                                             |
|       | Section 9. Personality EEPROM               |
|       | _                                           |
| 9.1   | Contents                                    |
| 9.2   | Introduction                                |
| 9.3   | PEEPROM Registers                           |
| 9.3.1 | PEEPROM Bit Select Register (PEBSR)79       |
| 9.3.2 | PEEPROM Status/Control Register (PESCR)80   |
| 9.4   | PEEPROM Programming                         |
| 9.5   | PEEPROM Read Access                         |
| 9.6   | PEEPROM Serial Programming86                |
| 9.6.1 | Serial Programming Connections              |
| 9.6.2 | Multiple Devices in Serial Program Mode     |
| 9.6.3 | PEEPROM Serial Programming Mode Entry88     |
| 9.7   | Serial Programming Sequence90               |
| 9.8   | Serial Data Readout Sequence93              |
| 9.9   | Serial Bulk Erase Sequence94                |

MC68HC05K3 — Rev. 3.0

#### **Section 10. Instruction Set**

| 10.1   | Contents                                  |
|--------|-------------------------------------------|
| 10.2   | Introduction96                            |
| 10.3   | Addressing Modes                          |
| 10.3.1 | Inherent97                                |
| 10.3.2 | Immediate                                 |
| 10.3.3 | Direct97                                  |
| 10.3.4 | Extended                                  |
| 10.3.5 | Indexed, No Offset98                      |
| 10.3.6 | Indexed, 8-Bit Offset                     |
| 10.3.7 |                                           |
| 10.3.8 | Relative                                  |
| 10.4   | Instruction Types99                       |
| 10.4.1 | Register/Memory Instructions              |
| 10.4.2 | Read-Modify-Write Instructions101         |
| 10.4.3 | Jump/Branch Instructions                  |
| 10.4.4 | Bit Manipulation Instructions             |
| 10.4.5 | Control Instructions                      |
| 10.5   | Instruction Set Summary                   |
|        | Section 11. Electrical Specifications     |
| 11.1   | Contents                                  |
| 11.2   | Maximum Ratings114                        |
| 11.3   | Operating Range115                        |
| 11.4   | Thermal Characteristics                   |
| 11.5   | 5.0 Volt DC Electrical Characteristics    |
| 11.6   | 2.5 Volt DC Electrical Characteristics117 |
| 11.7   | 5.0 Volt Control Timing                   |
| 11.8   | 2.5 Volt Control Timing                   |

MC68HC05K3 - Rev. 3.0

#### **General Release Specification**

#### **Section 12. Mechnical Specifications** 12.1 12.2 12.3 12.4 **Section 13. Ordering Information** 13.1 13.2 13.3 13.4 13.5 13.6 ROM Verification Units (RVUs)......126 13.7

# **List of Figures**

| Figure | Title                                   | Page |
|--------|-----------------------------------------|------|
| 1-1    | MC68HC05K3 Pin Assignments              | 18   |
| 1-2    | MC68HC05K3 Block Diagram                |      |
| 1-3    | Oscillator Connections                  |      |
| 2-1    | MC68HC05K3 Single-Chip Mode Memory Map  | 28   |
| 2-2    | MC68HC05K3 I/O Registers Memory Map     | 29   |
| 2-3    | MC68HC05K3 I/O Registers \$0000-\$000F  | 30   |
| 2-4    | MC68HC05K3 I/O Registers \$0010-\$001F  | 31   |
| 3-1    | M68HC05 Programming Model               | 34   |
| 4-1    | Interrupt Processing Flowchart          | 39   |
| 4-2    | Interrupt Stacking Order                |      |
| 4-3    | IRQ Function Block Diagram              | 41   |
| 4-4    | IRQ Status/Control Register             | 43   |
| 5-1    | Reset Block Diagram                     | 48   |
| 6-1    | Stop/Halt/Wait Flowcharts               | 53   |
| 7-1    | Port A I/O Circuitry                    | 58   |
| 7-2    | Port A Pulldown Inhibit Register (PDRA) | 60   |
| 7-3    | Port B I/O Circuitry                    |      |
| 7-4    | Port B Pulldown Inhibit Register (PDRB) | 63   |
| 8-1    | Timer Block Diagram                     | 70   |
| 8-2    | Timer Counter Register                  | 71   |
| 8-3    | Timer Status/Control Register           |      |
| 8-4    | COPR Watchdog Timer Location            | 74   |

MC68HC05K3 — Rev. 3.0

# General Release Specification

| Figure | Title                                           | Page |
|--------|-------------------------------------------------|------|
| 9-1    | Personality EEPROM Block Diagram                | 78   |
| 9-2    | PEBSR Select Register                           | 79   |
| 9-3    | PESCR Status/Control Register                   | 80   |
| 9-4    | Serial Programming Connections                  | 87   |
| 9-5    | PEEPROM Serial Programming Mode Data Format     | 89   |
| 9-6    | Signal Timing for PEEPROM Serial Data Transfers | 91   |

### **List of Tables**

| Table | Title                                      | Page |
|-------|--------------------------------------------|------|
| 4-1   | Vector Addresses for Interrupts and Reset  | 38   |
| 7-1   | Port A Pin Functions                       | 66   |
| 7-2   | PB0 Pin Functions                          | 67   |
| 7-3   | PB1/OSC3 Pin Functions                     | 67   |
| 8-1   | RTI Rates and COP Reset Times              | 73   |
| 9-1   | Software to Read PEEPROM                   | 81   |
| 9-2   | PEEPROM Serial Programming Mode Operations | 89   |
| 9-3   | Internal Test Time Delays                  | 92   |
| 10-1  | Register/Memory Instructions               | 100  |
| 10-2  | Read-Modify-Write Instructions             | 101  |
| 10-3  | Jump and Branch Instructions               | 103  |
| 10-4  | Bit Manipulation Instructions              | 104  |
| 10-5  | Control Instructions                       | 105  |
| 10-6  | Instruction Set Summary                    | 106  |
| 10-7  | Opcode Map                                 |      |

### General Release Specification

MC68HC05K3 — Rev. 3.0

### Section 1. General Description

#### 1.1 Contents

| 1.2     | Introduction                           |
|---------|----------------------------------------|
| 1.3     | Features                               |
| 1.4     | Mask Options                           |
| 1.5     | Pin Assignments18                      |
| 1.6     | MCU Structure                          |
| 1.7     | Functional Pin Description             |
| 1.7.1   | V <sub>DD</sub> and V <sub>SS</sub>    |
| 1.7.2   | OSC1 and OSC220                        |
| 1.7.2.1 | 2-Pin Crystal Oscillator21             |
| 1.7.2.2 | 2 2-Pin Ceramic Resonator Oscillator22 |
| 1.7.2.3 | 3 2-Pin RC Oscillators22               |
| 1.7.2.4 | 3-Pin RC Oscillator                    |
| 1.7.2.5 | External Clock                         |
| 1.7.3   | Reset (RESET)                          |
| 1.7.4   | Maskable Interrupt Request (IRQ)24     |
| 1.7.5   | PA0 through PA725                      |
| 1.7.6   | PB0                                    |
| 1.7.7   | PB1/OSC325                             |

#### 1.2 Introduction

The low-cost MC68HC05K3 microcontroller is a member of the M68HC05 Family of microprocessors. This device has 64 bytes of user RAM, 128 bits of personality electronically erasable programmable ROM (PEEPROM), and 928 bytes of user ROM. This device is available in the 16-pin plastic dual in-line package (PDIP) and 16-pin small outline integrated circuit (SOIC) package. A functional block diagram of the MC68HC05K3 is shown in Figure 1-2.

#### 1.3 Features

- Low-Cost HC05 Core
- 16-Pin PDIP or SOIC Package
- 928 Bytes of User ROM (Including Eight Bytes of User Vectors)
- 64 Bytes of User RAM
- Low-Power Operation at 1.8 V V<sub>DD</sub> Minimum (EEPROM Read Only)
- 128 Bits of Personality EEPROM (Not Memory Mapped)
   Programmed using CPU Software or with On-Chip Serial
   Programming ROM
- On-Chip Charge Pump for In-Circuit Programming of the Personality EEPROM at 3.0 to 5.5 Vdc
- 8-Bit Free-Running Timer
- 4-Stage Selectable Real-Time Interrupt Generator
- 10 Bidirectional Input/Output (I/O) Lines Including:
  - 8 mA Sink Capability on Four I/O Pins (PA7–PA4)
  - Mask Option for Software Programmable Pulldowns on all I/O Pins
  - Mask Option for Port Interrupts on Four I/O Pins (PA3–PA0)
     (Keyboard Scan Feature)
- IRQ Interrupt Hardware Mask, Flag Bit, and Request Bit
- Mask Option for Sensitivity on IRQ Interrupt (Edge- and Level-Sensitive or Edge-Sensitive Only)
- On-Chip Oscillator (Mask Options for Crystal/Ceramic Resonator Oscillator with Internal 2 MΩ Resistor, and 2-Pin or 3-Pin Resistor Capacitor (RC) Oscillator)
- Mask Option for Reduced Startup Delay Time with RC Oscillator Options
- Mask Option for Computer Operating Properly (COP) Watchdog System
- Power-Saving Stop and Wait Mode Instructions

- Mask Option to Convert STOP Instruction to Halt Mode
- Illegal Address Reset
- Internal Steering Diode and Pullup Resistor on RESET Pin to V<sub>DD</sub>
- Internal RESET Pin Pulldown from COP Watchdog and ILADR

**NOTE:** A line over a signal name indicates an active low signal. For example, RESET is active high and RESET is active low.

Any reference to voltage, current, or frequency specified in the following sections refers to the nominal values. The exact values and their tolerance or limits are specified in **Section 11. Electrical Specifications**.

#### 1.4 Mask Options

The MC68HC05K3 contains these eight mask options:

- COP Watchdog Timer (Enable or Disable)
- 2. IRQ Triggering (Edge-Sensitive or Edge- and Level-Sensitive)
- 3. Port A Interrupts (Enable or Disable)
- 4. Port Software Programmable Pulldowns (Enable or Disable)
- 5. STOP Instruction (Enable or Disable)
- 6. Oscillator Type (Crystal/Ceramic Resonator or RC)
- 7. RC Oscillator Type (2-Pin or 3-Pin)
- 8. RC Oscillator Startup Delay (4064 or 16 f<sub>OP</sub> Cycles)

**NOTE:** The startup delay of 16  $f_{OP}$  cycles and the crystal/ceramic resonator oscillator should not be selected together.

#### 1.5 Pin Assignments

The MC68HC05K3 is available in 16-pin SOIC and PDIP packages. The pin assignments for these packages are shown in **Figure 1-1**.





Figure 1-1. MC68HC05K3 Pin Assignments

#### 1.6 MCU Structure

The overall block diagram of the MC68HC05K3 is shown in Figure 1-2.



Figure 1-2. MC68HC05K3 Block Diagram

#### 1.7 Functional Pin Description

The following paragraphs give a description of the general function of each pin.

#### 1.7.1 $V_{DD}$ and $V_{SS}$

Power is supplied to the MCU through  $V_{DD}$  and  $V_{SS}$ .  $V_{DD}$  is the positive supply and  $V_{SS}$  is ground. The MCU operates from a single power supply.

Rapid signal transitions occur on the MCU pins. The short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, special care should be taken to provide good power supply bypassing at the MCU by using bypass capacitors with high-frequency characteristics that are positioned as close to the MCU as possible.

#### 1.7.2 OSC1 and OSC2

The OSC1 and OSC2 pins are the connections for the 2-pin on-chip oscillator. The OSC1 and OSC2 pins also can be used in conjunction with the PB1/OSC3 pin to create a more stable 3-pin RC oscillator. The OSC1, OSC2, and PB1/OSC3 pins can accept these sets of components:

- 1. A crystal, as shown in Figure 1-3(a)
- 2. A ceramic resonator, as shown in Figure 1-3(a)
- An external resistor and capacitor using two pins, as shown in Figure 1-3(b)
- An external resistor and capacitor using three pins, as shown in Figure 1-3(c)
- 5. An external clock signal, as shown in Figure 1-3(d)

The frequency,  $f_{osc}$ , of the oscillator or external clock source is divided by two to produce the internal operating frequency  $f_{op}$ . The oscillator type is selected by two mask options.

#### 1.7.2.1 2-Pin Crystal Oscillator

The circuit in **Figure 1-3(a)** shows a typical 2-pin oscillator circuit for an AT-cut, parallel resonant crystal. The crystal manufacturer's recommendations should be followed, since the crystal parameters determine the external component values required to provide maximum stability and reliable startup. The load capacitance values used in the oscillator circuit design should include all stray capacitances. The crystal and components should be mounted as close as possible to the pins for startup stabilization and to minimize output distortion. An internal startup resistor of approximately 2 M $\Omega$  is provided between OSC1 and OSC2 when the crystal/ceramic resonator oscillator option is used.



Figure 1-3. Oscillator Connections

#### 1.7.2.2 2-Pin Ceramic Resonator Oscillator

In cost-sensitive applications, a ceramic resonator can be used instead of the crystal. The circuit in **Figure 1-3(a)** is for a ceramic resonator also. The resonator manufacturer's recommendations should be followed, since the resonator parameters determine the external component values required for maximum stability and reliable starting. The load capacitance values used in the oscillator circuit design should include all stray capacitances. The ceramic resonator and components should be mounted as close as possible to the pins for startup stabilization and to minimize output distortion. An internal startup resistor of approximately 2 M $\Omega$  is provided between OSC1 and OSC2 for the crystal/ceramic resonator oscillator mask option.

#### 1.7.2.3 2-Pin RC Oscillators

The 2-pin RC oscillator configuration can be used for very low-cost applications. With this option, a resistor must be connected between the two oscillator pins and a capacitor must be connected from the OSC1 pin to  $V_{SS}$ , as shown in **Figure 1-3(b)**. The signal on the OSC2 pin is a square wave and the signal on the OSC1 pin approximates a triangular wave.

The 2-pin RC oscillator is optimized for operation at 500 kHz. This oscillator can be used at higher or lower frequencies with degraded accuracy over temperature, supply voltage, and/or device processing variations. The internal startup resistor of approximately 2 M $\Omega$  is **not** connected between OSC1 and OSC2 when the 2-pin RC oscillator mask option is selected.

#### 1.7.2.4 3-Pin RC Oscillator

Another low cost, but more accurate, type of RC oscillator is the 3-pin configuration utilizing the PB1/OSC3 pin. With this option, a resistor must be connected between the OSC1 and OSC2 pins and a capacitor must be connected between the OSC1 and PB1/OSC3 pins, as shown in **Figure 1-3(c)**. This 3-pin RC oscillator is more accurate than the 2-pin RC oscillator with respect to temperature, supply voltage, and/or device processing variations. The signal on the OSC2 and PB1/OSC3 pins is a square wave and the signal on the OSC1 pin approximates a triangular wave.

The 3-pin RC oscillator is optimized for operation at 500 kHz. This oscillator can be used at higher or lower frequencies with degraded accuracy over temperature, supply voltage, and/or device processing variations. The internal startup resistor of approximately 2 M $\Omega$  is **not** connected between OSC1 and OSC2 when the 3-pin RC oscillator mask option is selected. The typical external components for a 500-kHz oscillator are a 20-k $\Omega$  resistor and a 25- to 30-pF capacitor.

NOTE:

Capacitors used with the RC oscillators should have minimal leakage. Electrolytic or tantalum capacitors should not be used because they degrade the temperature performance of the oscillator due to excessive variation in their leakage.

#### 1.7.2.5 External Clock

An external clock from another CMOS-compatible device can be connected to the OSC1 input, with the OSC2 input not connected, as shown in **Figure 1-3(d)**. This configuration is possible regardless of whether the oscillator is set up for crystal/ceramic resonator, 2-pin RC, or 3-pin RC operation. However, if the 3-pin RC oscillator is selected, the PB1/OSC3 pin also must be left unconnected.

#### 1.7.3 Reset (RESET)

This pin can be used as an input to reset the MCU to a known startup state by pulling the pin to the low state. The  $\overline{RESET}$  pin contains a steering diode to discharge any voltage on the pin to  $V_{DD}$  when the power is removed. The  $\overline{RESET}$  pin contains an internal pullup resistor to  $V_{DD}$  of approximately 100 k $\Omega$  to allow the  $\overline{RESET}$  pin to be left unconnected for low-power applications. The  $\overline{RESET}$  pin contains an internal Schmitt trigger to improve its noise immunity as an input.

The RESET pin has an internal pulldown device that pulls the RESET pin low when there is an internal COP watchdog or an illegal address reset. Refer to **Section 5. Resets**.

#### 1.7.4 Maskable Interrupt Request (IRQ)

The IRQ input pin drives the asynchronous IRQ interrupt function of the CPU. The IRQ interrupt function has a mask option to select either negative edge-sensitive triggering or both negative edge-sensitive and low level-sensitive triggering. If the option is selected to include level-sensitive triggering, the  $\overline{\text{IRQ}}$  pin requires an external resistor to  $V_{DD}$  if "wired-OR" operation is desired. If the  $\overline{\text{IRQ}}$  pin is not used, it must be tied to the  $V_{DD}$  supply.

#### **NOTE:**

Each of the PA0 through PA3 I/O pins can be connected through an OR gate to the IRQ interrupt function by a common mask option. This capability allows keyboard scan applications where the transitions or levels on the I/O pins behave the same as the  $\overline{IRQ}$  pin, except that the logic level is inverted. The edge or level sensitivity selected by the mask option for the  $\overline{IRQ}$  pin also applies to the I/O pins ORed to create an IRQ signal.

The IRQ pin contains an internal Schmitt trigger to improve noise immunity. For more details, see **Section 4. Interrupts**.

#### 1.7.5 PA0 through PA7

These eight I/O lines comprise port A. The state of any pin is software programmable and all port A lines are configured as inputs during power-on or reset, except in serial program mode. The four upper-order I/O pins (PA4 through PA7) are capable of sinking higher currents. The four lower-order I/O pins (PA0 through PA3) can be connected via an internal OR gate to the IRQ interrupt function by a mask option. All the port A pins can have software programmable pulldown devices provided by another mask option. See **Section 7. Parallel Input/Output** for more details on the I/O ports.

#### 1.7.6 PB0

The state of the PB0 pin is software programmable and is configured as an input during power-on or reset, except in serial program mode. This pin can have a software programmable pulldown device provided by a mask option. See **Section 7. Parallel Input/Output** for more details on the I/O ports.

#### 1.7.7 PB1/OSC3

The state of the PB1/OSC3 pin is software programmable and is configured as an input during power-on or reset, except in serial program mode or when the 3-pin RC oscillator configuration is selected by mask option. This pin can have a software programmable pulldown device provided by a mask option. See **Section 7. Parallel Input/Output** for more details on the I/O ports.



# Section 2. Memory Map

#### 2.1 Contents

| 2.2 | Introduction               | 28 |
|-----|----------------------------|----|
| 2.3 | I/O and Control Registers  | 29 |
| 2.4 | Random-Access Memory (RAM) | 32 |
| 2.5 | Read-Only Memory (ROM)     | 32 |

#### 2.2 Introduction

The MC68HC05K3 has several input/output (I/O) features, 64 bytes of user read-only memory (RAM), 128 bits of personality user electronically erasable programmable read-only memory (PEEPROM), and 928 bytes of user ROM, which are all active in the single-chip mode as shown in Figure 2-1.



Figure 2-1. MC68HC05K3 Single-Chip Mode Memory Map

#### 2.3 I/O and Control Registers

The I/O and status/control registers reside in locations \$0000–\$001F. The overall organization of these registers is shown in **Figure 2-2**.

The bit assignments for each register are shown in **Figure 2-3** and **Figure 2-4**. Reading unimplemented bits returns unknown states, and writing to unimplemented bits has no effect.



Figure 2-2. MC68HC05K3 I/O Registers Memory Map

| Addr   | Name                                        | R/W    | Bit 7  | 6         | 5      | 4      | 3         | 2          | 1         | Bit 0  |
|--------|---------------------------------------------|--------|--------|-----------|--------|--------|-----------|------------|-----------|--------|
| \$0000 | Port A Data, PORTA                          | R<br>W | PA7    | PA6       | PA5    | PA4    | PA3       | PA2        | PA1       | PA0    |
| \$0001 | Port B Data, PORTB                          | R<br>W | 0      | 0         | 0      | 0      | 0         | 0          | PB1       | PB0    |
| \$0002 | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$0003 | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$0004 | Port A Data Direction, DDRA                 | R<br>W | DDRA7  | DDRA6     | DDRA5  | DDRA4  | DDRA3     | DDRA2      | DDRA1     | DDRA0  |
| \$0005 | Port B Data Direction, DDRB                 | R<br>W | 0      | 0         | 0      | 0      | 0         | 0          | DDRB1     | DDRB0  |
| \$0006 | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$0007 | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$0008 | Timer Status/Control, TSCR                  | R<br>W | TOF    | RTIF      | TOIE   | RTIE   | 0<br>TOFR | 0<br>RTIFR | RT1       | RT0    |
| \$0009 | Timer Counter, TCNTR                        | R<br>W | TCR7   | TCR6      | TCR5   | TCR4   | TCR3      | TCR2       | TCR1      | TCR0   |
| \$000A | IRQ Status/Control, ISCR                    | R<br>W | IRQE   | 0         | 0      | 0<br>R | IRFQ      | 0          | 0<br>IRQR | 0      |
| \$000B | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$000C | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$000D | Unimplemented                               | R<br>W |        |           |        |        |           |            |           |        |
| \$000E | Personality EEPROM Bit Select, PEBSR        | R<br>W | PEB7   | PEB6      | PEB5   | PEB4   | PEB3      | PEB2       | PDB1      | PDB0   |
| \$000F | Personality EEPROM<br>Status/Control, PESCR | R<br>W | PEDATA | PEBULK    | PEPGM  | PEBYTE | CPEN      | CPCLK      | 0         | PEPCZF |
|        |                                             |        |        | = Unimple | mented |        | R         | = Reserve  | ed        |        |

Figure 2-3. MC68HC05K3 I/O Registers \$0000-\$000F

MC68HC05K3 — Rev. 3.0



Figure 2-4. MC68HC05K3 I/O Registers \$0010-\$001F

MC68HC05K3 — Rev. 3.0

#### 2.4 Random-Access Memory (RAM)

The total RAM consists of 64 bytes (including the stack) at locations \$00C0 through \$00FF. The stack pointer can access 32 locations from \$00E0 to \$00FF. The stack begins at address \$00FF and proceeds down to \$00E0. Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call.

#### 2.5 Read-Only Memory (ROM)

There are a total of 928 bytes of user ROM on chip. This includes 160 bytes in page zero from \$0020 through \$00B7, 760 bytes of user ROM with locations \$0100 through \$03F7 for user program storage, and 8 bytes of user vectors at locations \$03F8 through \$03FF.

### Section 3. Central Processing Unit Core

#### 3.1 Contents

| 3.3   | Introduction         | .33 |
|-------|----------------------|-----|
|       | Registers            | .34 |
|       |                      | .35 |
| 3.3.2 | Program Counter (PC) | .35 |

#### 3.2 Introduction

The MC68HC05K3 has a 1024-byte memory map. Therefore, it uses only the lower 10 bits of the address bus. In the following discussion, the upper six bits of the address bus can be ignored. Also, by using a mask option, the STOP instruction can be converted from acting as the normal STOP instruction. The stack area also is reduced to 32 bytes due to the limited amount of RAM. Therefore, the stack pointer is reduced to only five bits, only decrements down to \$00E0, and then wraps around to \$00FF. All other instructions and registers behave as described in M6805 HMOS/M146805 CMOS Family User's Manual (M6805UM/AD3).

#### 3.3 Registers

The MCU contains five registers that are hard-wired within the CPU and are not part of the memory map. These five registers are shown in Figure 3-1.



Figure 3-1. M68HC05 Programming Model

For a more complete description of the M68HC05 CPU functions, refer to *M6805 HMOS*, *M146805 CMOS Family User's Manual* (M6805UM(AD3), *HC05 Applications Guide* (M68HC05AG/AD), or *Understanding Small Microcontrollers* (M68HC05TB/D). Any specific differences in the operation of all CPU registers or bits is described in the following sections.

#### 3.3.1 Stack Pointer (SP)

The stack pointer shown in **Figure 3-1** is a 16-bit register internally. In devices with memory maps less than 64 Kbytes, the unimplemented upper address lines are ignored. The stack pointer contains the address of the next free location on the stack. When accessing memory, the 11 most significant bits are permanently set to 00000000111. The five least significant register bits are appended to these 11 fixed bits to produce an address within the range of \$00FF to \$00E0. Subroutines and interrupts may use up to 32 (\$20) locations. If 32 locations are exceeded, the stack pointer wraps around to \$00FF and writes over the previously stored information.

#### 3.3.2 Program Counter (PC)

The program counter shown in **Figure 3-1** is a 16-bit register internally. The program counter contains the address of the next instruction or operand to be fetched. The six most significant bits of the program counter are ignored internally and appear as 000000 when stacked onto the RAM.



# Section 4. Interrupts

## 4.1 Contents

| 4.2   | Introduction                       | 37 |
|-------|------------------------------------|----|
| 4.3   | CPU Interrupt Processing           | 38 |
| 4.4   | Reset Interrupt Sequence           | 40 |
| 4.5   | Software Interrupt (SWI)           | 40 |
| 4.6   | Hardware Interrupts                | 41 |
| 4.6.1 | External Interrupt (IRQ)           | 41 |
| 4.6.2 | IRQ Status/Control Register (ISCR) | 43 |
| 4.6.3 | Port Interrupts (PA0–PA3)          | 44 |
| 4.6.4 | Timer Interrupt (TIMER)            | 45 |

### 4.2 Introduction

The MCU can be interrupted four different ways:

- 1. Non-maskable software interrupt instruction (SWI)
- 2. External asynchronous interrupt (IRQ)
- 3. External interrupt via IRQ on PA0-PA3 (enabled by a mask option)
- 4. Internal timer interrupt (TIMER)

# 4.3 CPU Interrupt Processing

Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. Unlike RESET, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete.

If interrupts are not masked (I bit in the CCR is clear) and the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing. Otherwise, the next instruction is fetched and executed. If an interrupt occurs, the processor completes the current instruction, stacks the current CPU register states, sets the I bit to inhibit further interrupts, and finally checks the pending hardware interrupts. If more than one interrupt is pending following the stacking operation, the interrupt with the highest vector location, shown in **Table 4-1**, is serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state.

When an interrupt is to be processed, the CPU fetches the address of the appropriate interrupt software service routine from the vector table at locations \$03F8 through \$03FF as defined in Table 4-1.

Table 4-1. Vector Addresses for Interrupts and Reset

| Register | Flag Name | Interrupts             | CPU<br>Interrupts | Vector<br>Addresses |
|----------|-----------|------------------------|-------------------|---------------------|
| N/A      | N/A       | Reset                  | RESET             | \$03FE-\$03FF       |
| N/A      | N/A       | Software               | SWI               | \$03FC-\$03FD       |
| ISCR     | IRQF      | External Interrupt     | ĪRQ               | \$03FA-\$03FB       |
| TSCR     | TOF       | Timer Overflow         | TIMER             | \$03F8-\$03F9       |
| TSCR     | RTIF      | Real Time<br>Interrupt | TIMER             | \$03F8-\$03F9       |

An RTI instruction is used to signify when the interrupt software service routine is complete. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume at the next instruction that was to be executed when the interrupt took place.

Figure 4-1 shows the sequence of events that occurs during interrupt processing. Figure 4-2 shows the stacking and unstacking order into the RAM that is associated with an interrupt service routine.



Figure 4-1. Interrupt Processing Flowchart



Figure 4-2. Interrupt Stacking Order

# 4.4 Reset Interrupt Sequence

The reset function is not in the strictest sense an interrupt; however, it is acted upon in a similar manner. A low-level input on the RESET pin or an internally generated RST signal causes the program to vector to its starting address, which is specified by the contents of memory locations \$03FE and \$03FF. The I bit in the condition code register also is set. The MCU is configured to a known state during this type of reset, as described in **Section 5. Resets**.

# 4.5 Software Interrupt (SWI)

The SWI is an executable instruction and a non-maskable interrupt since it is executed regardless of the state of the I bit in the CCR. If the I bit is zero (interrupts enabled), the SWI instruction executes after interrupts that were pending before the SWI was fetched or before interrupts generated after the SWI was fetched. The interrupt service routine address is specified by the contents of memory locations \$03FC and \$03FD.

# 4.6 Hardware Interrupts

All hardware interrupts except RESET are maskable by the I bit in the CCR. If the I bit is set, all hardware interrupts (internal and external) are disabled. Clearing the I bit enables the hardware interrupts. The two types of hardware interrupts are explained in the following sections.

## 4.6.1 External Interrupt (IRQ)

The IRQ pin provides an asynchronous interrupt to the CPU. A block diagram of the IRQ function is shown in **Figure 4-3**.

The IRQ pin is one source of an IRQ interrupt, and a mask option is available to enable the four lower order port A pins (PA0 through PA3) to act as other IRQ interrupt sources. All of these sources are combined into a single ORing function that is latched by the IRQ latch.

The IRQ latch is set on the falling edge of the IRQ pin or on the rising edge of a PA0 through PA3 pin, if port A interrupts have been enabled by the mask option.



Figure 4-3. IRQ Function Block Diagram

If the mask option for **edge-sensitive only** IRQ is used, only the IRQ latch output can activate an IRQF flag which creates a request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to these cases:

- If the port A interrupts are disabled by a mask option, only a falling edge on the IRQ pin initiates an IRQ interrupt.
- If the port A interrupts are enabled by a mask option, these conditions initiate an IRQ interrupt:
  - A falling edge on the IRQ pin with all the PA0 through PA3 pins at a low level
  - A rising edge on one PA0 through PA3 pin with all other PA0 through PA3 pins at a low level and the IRQ pin at a high level

If the mask option for **edge- and level-sensitive** IRQ is used, the active high state of the IRQ latch input also can activate an IRQF flag, which creates a request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to these cases:

- If the port A Interrupts are disabled by a mask option, only these conditions initiate an IRQ interrupt:
  - A low level on the IRQ pin
  - Falling edge on the IRQ pin
- If the port A interrupts are enabled by a mask option, these conditions initiate an IRQ interrupt:
  - A low level on the IRQ pin with all the PA0 through PA3 pins at a low level.
  - Falling edge on the IRQ pin with all the PA0 through PA3 pins at a low level.
  - High level on any one of the PA0 through PA3 pins with the IRQ pin at a high level.
  - Rising edge on any PA0 through PA3 pin with all other PA0 through PA3 pins at a low level and the IRQ pin at a high level.

The IRQE enable bit controls whether an active IRQF flag can generate an IRQ interrupt sequence. This interrupt is serviced by the interrupt service routine located at the address specified by the contents of \$03FA and \$03FB.

Entering the interrupt service routine automatically clears the IRQ latch. The IRQ interrupt service routine also may clear the IRQ latch by writing a logic one to the IRQR acknowledge bit in the ISCR. As long as the output state of the IRQF flag bit is active, the CPU continuously re-enters the IRQ interrupt sequence following an RTI instruction until the active state is removed or the IRQE enable bit is cleared.

#### 4.6.2 IRQ Status/Control Register (ISCR)

The IRQ interrupt function is controlled by the ISCR located at \$000A as shown in **Figure 4-4**. All unused bits in the ISCR read as logic zeros. A reset clears the IRQF bit and sets the IRQE bit.



Figure 4-4. IRQ Status/Control Register

#### IRQR — IRQ Interrupt Acknowledge

The IRQR acknowledge bit clears an IRQ interrupt request by clearing the IRQ latch. If the IRQ latch is set again while in the IRQ service routine (before an RTI instruction is executed), the CPU reenters the IRQ interrupt service routine unless the IRQ latch is cleared. Writing a logic one to the IRQR acknowledge bit clears the IRQ latch. Writing a logic zero to the IRQR acknowledge bit has no effect on the IRQ latch. The IRQR acknowledge bit always reads as a logic zero.

#### IRQF — IRQ Interrupt Request

The IRQF flag bit indicates that an IRQ request is pending. Writing to the IRQF flag bit has no effect on it. The IRQF flag bit is cleared automatically when the IRQ vector is fetched and the service routine is entered. The IRQF flag bit also can be cleared by writing a logic one to the IRQR acknowledge bit to clear the IRQ latch and also condition

the external IRQ sources to be inactive if the edge- and level-sensitive mask option is selected. In this way, any additional setting of the IRQF flag bit while in the service routine can be ignored by clearing the IRQF flag bit just before exiting the service routine. If the IRQF flag bit is set again while in the IRQ service routine, the CPU re-enters the IRQ interrupt sequence unless the IRQF flag bit is cleared. The IRQF flag bit is cleared by reset.

#### IRQE — IRQ Interrupt Enable

The IRQE bit enables or disables the IRQF flag bit to initiate an IRQ interrupt sequence. If the IRQE enable bit is set, the IRQF flag bit can generate an interrupt sequence. If the IRQE enable bit is cleared, the IRQF flag bit cannot generate an interrupt sequence. Reset sets the IRQE enable bit, thereby enabling IRQ interrupts once the I bit is cleared. Execution of the STOP or WAIT instructions causes the IRQE bit to be set to allow the external IRQ to exit these modes. In addition, reset also sets the I bit, which masks all interrupt sources.

**NOTE:** If the I bit is cleared, any instruction that sets the IRQE enable bit when the IRQF flag bit is already set initiates an IRQ interrupt sequence immediately after that instruction.

## 4.6.3 Port Interrupts (PA0-PA3)

The IRQ interrupt also can be triggered by inputs to PA0 through PA3 port pins as described in **4.6.1 External Interrupt (IRQ)** if the port interrupts mask option is used. If enabled, the lower four bits of port A can activate the IRQ interrupt function and the interrupt operation is the same as the input to the  $\overline{IRQ}$  pin. The mask option allows all of these input pins to be ORed with the input present on the  $\overline{IRQ}$  pin. All PA0 through PA3 pins must be selected as a group and as an additional IRQ interrupt source. All the port A interrupt sources also are controlled by the IRQE enable bit.

NOTE: The BIH and BIL instructions apply only to the level on the IRQ pin itself and not to the output of the logic OR gate with PA0 through PA3 pins. The state of the individual port A pins can be checked by reading the appropriate port A pins as inputs.

MC68HC05K3 — Rev. 3.0

**NOTE:** If port A interrupts are enabled, the state of PA0 through PA3 pins may cause an IRQ interrupt regardless of whether these pins are configured

as inputs or outputs. (See Section 7. Parallel Input/Output.)

## 4.6.4 Timer Interrupt (TIMER)

The timer interrupt is generated by the 8-bit timer when either a timer overflow or a real-time interrupt has occurred, as described in **Section 8. 8-Bit Timer**. The interrupt flags and enable bits for the timer interrupts are in the timer status/control register (TSCR) located at \$0008. The I bit in the CCR must be clear for the timer interrupt to be enabled. Either of these two interrupts vector to the same interrupt service routine located at the address specified by the contents of memory locations \$03F8 and \$03F9.



# Section 5. Resets

## 5.1 Contents

| 5.2   | Introduction                             | 47 |
|-------|------------------------------------------|----|
| 5.3   | External Reset (RESET)                   | 48 |
| 5.4   | Internal Resets                          | 48 |
| 5.4.1 | Power-On Reset (POR)                     | 48 |
| 5.4.2 | Computer Operating Properly Reset (COPR) | 49 |
|       | Illegal Address Reset (ILADR)            |    |

## 5.2 Introduction

The MCU can be reset from four sources: one external input and three internal restart conditions. The RESET pin is an input with a Schmitt trigger, as shown in Figure 5-1. All the internal peripheral modules that drive external pins are reset by the synchronous reset signal (RST) coming from a latch, which is synchronized to the PH2 bus clock and set by any of the four reset sources.

#### **NOTE:**

Activation of the RST signal generally is referred to as a reset of the device, unless otherwise specified.



Figure 5-1. Reset Block Diagram

# 5.3 External Reset (RESET)

The RESET pin is the only external source of a reset. This pin is connected to a Schmitt trigger input gate to provide noise immunity. This external reset occurs whenever the RESET pin is pulled low and remains in reset until the RESET pin rises to a logic one. This active low input generates the RST signal and resets the CPU and peripherals.

#### 5.4 Internal Resets

The three internally generated resets are the initial power-on reset function, the COP watchdog timer reset, and the illegal address detector reset.

## 5.4.1 Power-On Reset (POR)

The internal POR is generated on power-up of the internal CPU to allow the clock oscillator to stabilize. The POR is strictly for power turn-on conditions and is not able to detect a drop in the power supply voltage (a "brown-out" condition). After the oscillator becomes active, a mask

MC68HC05K3 — Rev. 3.0

option selects an oscillator stabilization delay of 16 or 4064 cycles of the internal processor bus clock (PH2).

The POR generates the RST signal that resets the CPU. If any other reset function is active at the end of this stabilization delay, the RST signal remains in the reset condition until the other reset condition(s) end(s).

## 5.4.2 Computer Operating Properly Reset (COPR)

A COP watchdog timer can be enabled by a mask option. The internal COP reset (COPR) is generated automatically by a timeout of the COP watchdog timer. This timeout occurs if the counter in the COP watchdog timer is not reset (cleared) within a specific time by a user program reset sequence. Refer to **8.4 COP Watchdog Timer** for more information on this timeout feature.

The COPR generates the RST signal that resets the CPU and other peripherals. If any other reset function is active at the end of the COPR reset signal, the RST signal remains in the reset condition until the other reset condition(s) end(s).

The COP Watchdog reset activates the internal pulldown device connected to the RESET pin for one cycle of the internal processor bus clock, PH2.

#### 5.4.3 Illegal Address Reset (ILADR)

The internal ILADR reset is generated when an instruction opcode fetch occurs from an address in the I/O address area (\$0000 through \$001F). The ILADR generates the RST signal that resets the CPU and other peripherals. If any other reset function is active at the end of the ILADR reset signal, the RST signal remains in the reset condition until the other reset condition(s) end(s). The ILADR reset activates the internal pulldown device connected to the RESET pin for **one** cycle of the internal processor bus clock, PH2.



# Section 6. Operational Modes

### 6.1 Contents

| 6.2   | Introduction5                     | 1  |
|-------|-----------------------------------|----|
| 6.3   | Low-Power Modes                   | 1  |
| 6.3.1 | Stop Mode                         | 1  |
|       | Halt Mode                         |    |
| 6.3.3 | Wait Mode                         | 5  |
| 6.3.4 | COP Watchdog Timer Considerations | 5  |
| 6.4   | PEEPROM Serial Programming Mode5  | 55 |

#### 6.2 Introduction

The MC68HC05K3 is capable of running in one of several operational modes. These modes include low-power operation and serial program mode.

#### 6.3 Low-Power Modes

The WAIT and STOP/HALT instructions provide two low-power operational modes that reduce the power required for the MCU by stopping various internal clocks and/or the on-chip oscillator. The flow of the stop, halt and wait modes is shown in **Figure 6-1**.

#### 6.3.1 Stop Mode

The STOP instruction can result in one of two modes of operation depending on its mask option. The mask option can make the STOP instruction operate the same as the STOP instruction in other M68HC05 Family members and place the device in stop mode. Or the mask option

can make the STOP instruction behave like a WAIT instruction (except that the restart time involves a delay) and place the device in halt mode.

The mask option enabling the execution of the STOP instruction places the MCU in its lowest power consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing, including the COP watchdog timer.

When the CPU enters stop mode, the interrupt flags (TOF and RTIF) and the interrupt enable bits (TOFE and RTIE) in the TSCR are cleared by internal hardware to remove any pending timer interrupt requests and to disable any further timer interrupts. Execution of the STOP instruction automatically clears the I bit in the condition code register and sets the IRQE enable bit in the IRQ status/control register so that the IRQ external interrupt is enabled. All other memory and registers, including the other bits in the TSCR, remain unaltered.

The MCU can be brought out of stop mode only by an IRQ external interrupt, an IRQ from port A (if mask option is enabled), or an externally generated RESET. When exiting stop mode, the internal oscillator resumes after an oscillator stabilization delay of either 16 or 4064 cycles (depending on mask option state) of the internal processor clock.

**NOTE:** 

If enabled by a mask option, the STOP instruction causes the oscillator to stop and, therefore, disable the COP watchdog timer. If the COP watchdog timer is used and the part is never intended to enter stop mode, the mask option that should be used is the one that disables the STOP instruction and changes the stop mode to the halt mode. See 6.3.4 COP Watchdog Timer Considerations for more details.



Figure 6-1. Stop/Halt/Wait Flowcharts

#### 6.3.2 Halt Mode

Execution of the STOP instruction with a mask option to disable the stop mode places the MCU in a low-power halt mode, which consumes more power than stop mode. In halt mode, the internal processor clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the timer or a reset to be generated from the COP watchdog timer. Execution of the STOP instruction in the halt mode automatically clears the I bit in the condition code register and sets the IRQE enable bit in the IRQ status/control register so that the IRQ external interrupt is enabled. All other registers, memory, and input/output lines remain in their previous states.

If timer interrupts are enabled, a timer interrupt causes the processor to exit halt mode and resume normal operation. Halt mode also can be exited when an external IRQ or external RESET occurs. When exiting halt mode, the internal processor clock resumes after a variable delay. Depending on the mask option state, the maximum oscillator stabilization delay is 16 or 4064 cycles of the internal processor clock.

Using the mask option to disable the STOP instruction prevents the STOP instruction from halting the oscillator or affecting the COP watchdog timer similar to wait mode. However, the recovery method introduces some startup delay in the processor clock.

**NOTE:** 

Halt mode is not intended for normal use, but is provided to keep the COP watchdog timer active if the STOP instruction opcode is executed inadvertently.

#### 6.3.3 Wait Mode

The WAIT instruction places the MCU in a low-power wait mode, which consumes more power than stop mode. In wait mode, the internal processor clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the timer or a reset to be generated from the COP watchdog timer. Execution of the WAIT instruction automatically clears the I bit in the condition code register and sets the IRQE enable bit in the IRQ status/control register so that the IRQ external interrupt is enabled. All other registers, memory, and input/output lines remain in their previous states.

If timer interrupts are enabled, a timer interrupt causes the processor to exit wait mode and resume normal operation. Thus, the timer can be used to generate a periodic exit from wait mode. Wait mode also is exited when an external IRQ or RESET occurs.

## 6.3.4 COP Watchdog Timer Considerations

If the COP watchdog timer is enabled by the mask option, any execution of the STOP instruction (either intentional or inadvertent due to the CPU being disturbed) causes the oscillator to halt and prevent the COP watchdog timer from timing out unless the STOP instruction is disabled by a mask option.

If the mask option is selected to enable the COP watchdog timer, the COP resets the MCU when it times out. Therefore, it is recommended that the mask option be selected to disable the COP watchdog for a system that must have intentional uses of the wait mode for periods longer than the COP timeout period.

# 6.4 PEEPROM Serial Programming Mode

The internal personality EEPROM (PEEPROM) can be erased, read, or programmed through the application of serial data patterns to the  $\overline{IRQ}$  and PB0 pins, if the PEEPROM serial programming mode is selected following reset. Refer to **9.6 PEEPROM Serial Programming** for details.



# Section 7. Parallel Input/Output

# 7.1 Contents

| 7.2   | Introduction                     |
|-------|----------------------------------|
| 7.3   | Port A                           |
| 7.3.1 | Port A Data Register             |
| 7.3.2 | Port A Data Direction Register59 |
| 7.3.3 | Port A Pulldown Inhibit Register |
| 7.3.4 | Port A LED Drive Capability60    |
| 7.3.5 | Port A I/O Pin Interrupts        |
| 7.4   | Port B                           |
| 7.4.1 | Port B Data Register             |
| 7.4.2 | Port B Data Direction Register63 |
| 7.4.3 | Port B Pulldown Inhibit Register |
| 7.4.4 | Port B with 3-Pin RC Oscillator  |
| 7.5   | I/O Port Programming64           |
| 7.5.1 | Pin Data Direction               |
| 7.5.2 | Output Pin                       |
| 7.5.3 | Input Pin                        |
| 7.5.4 | I/O Pin Transitions65            |
| 7.5.5 | I/O Pin Truth Tables             |

### 7.2 Introduction

In single-chip mode, 10 bidirectional input/output (I/O) lines are arranged as one 8-bit I/O port (port A) and one 2-bit I/O port (port B). The individual bits in these ports are programmable as either inputs or outputs under software control by the data direction registers (DDRs). All port A and port B I/O pins have individual software programmable pulldown devices which can be enabled by a mask option. Some port A pins also have the additional properties of sinking higher current or acting as additional IRQ interrupt input sources. One of the port B pins also may be used as an output for a 3-pin resistor capacitor (RC) oscillator option.

### 7.3 Port A

Port A is an 8-bit bidirectional port that shares four of its pins with the IRQ interrupt system, as shown in **Figure 7-1**. Each port A pin is controlled by the corresponding bits in a data direction register, a data register, and a pulldown register.



Figure 7-1. Port A I/O Circuitry

The port A DATA register is located at address \$0000. The port A data direction register (DDRA) is located at address \$0004. The port A pulldown register (PDRA) is located at address \$0010. Reset clears both the DDRA and the PDRA. The port A data register is unaffected by reset.

#### 7.3.1 Port A Data Register

Each port A I/O pin has a corresponding bit in the port A data register. When a port A pin is programmed as an output, the state of the corresponding data register bit determines the state of the output pin. When a port A pin is programmed as an input, any read of the port A data register returns the logic state of the corresponding I/O pin, and any write to the port A data register is saved in the data register, but is not applied to the corresponding I/O pin. The port A data register is unaffected by reset. The port A data register is indeterminant after initial power-up.

## 7.3.2 Port A Data Direction Register

Each port A I/O pin may be programmed as an input by clearing the corresponding bit in the DDRA or programmed as an output by setting the corresponding bit in the DDRA. When a DDRA bit is set, the corresponding pulldown device is disabled. The DDRA can be accessed at address \$0004. The DDRA is cleared by reset.

## 7.3.3 Port A Pulldown Inhibit Register

All port A I/O pins have software programmable pulldown devices which may be enabled by a mask option. If enabled by mask option, the software programmable pulldowns are activated by clearing their corresponding bit in the PDRA or disabled by setting the corresponding bit in the PDRA. If disabled by a mask option, all pulldowns are disabled. A pulldown on an I/O pin can be activated only if the I/O pin is programmed as an input.

The PDRA is a write-only register and any reads of location \$0010 return undefined results. Since reset clears both the DDRA and the PDRA, all pins initialize as inputs with the pulldown devices active (if enabled by mask option).



Figure 7-2. Port A Pulldown Inhibit Register (PDRA)

## 7.3.4 Port A LED Drive Capability

The outputs of port A pins 4 through 7 are capable of sinking high current for LED drive capability.

## 7.3.5 Port A I/O Pin Interrupts

The inputs for the lower four bits of port A can be connected through an OR gate to the IRQ latched input to the CPU by a mask option. When connected as an alternate source of an IRQ interrupt, the port A input pins behave the same as the  $\overline{IRQ}$  pin itself, except that their active state is a logical one or a rising edge. The normal  $\overline{IRQ}$  pin has an active state that is a logical zero or a falling edge depending on the mask option.

If the mask option for edge- and level-sensitive interrupts and the mask option for port A interrupts are both used, the presence of a logic one on any one of the lower four port A pins causes an IRQ interrupt request. If the mask option for edge-sensitive-only interrupts and the mask option for port A interrupts are both used, the occurrence of a rising edge on any one of the PA0–PA3 pins causes an IRQ interrupt request, as long as the other PA0–PA3 pins are at a low level. As long as any one of the PA0 through PA3 IRQ inputs remains at a logic one level, or the IRQ remains at a logic zero level, the other PA0–PA3 IRQ inputs are effectively ignored. Port interrupts will be generated with the above

PA0–PA3 I/O state regardless of whether the port is configured as an input or output.

#### NOTE:

The BIH and BIL instructions apply only to the level on the IRQ pin itself, and not to the internal IRQ input to the CPU. Therefore, BIH and BIL cannot be used to test the state of the lower four port A input pins as a group. Each port A interrupt pin can be tested by reading the port A data register at \$0000.

#### **7.4 Port B**

Port B is a 2-bit bidirectional port that shares one of its pins with the RC oscillator as shown in **Figure 7-3**. Each port B pin is controlled by the corresponding bits in a data direction register, a data register, and a pulldown register.

The port B data register is located at address \$0001. The port B data direction register (DDRB) is located at address \$0005, and the port B pulldown register (PDRB) is located at address \$0011. Reset clears both the DDRB and the PDRB. The port B data register is unaffected by reset. The port B data register is indeterminant after initial powerup.

#### 7.4.1 Port B Data Register

Each port B I/O pin has a corresponding bit in the port B data register. When a port B pin is programmed as an output, the state of the corresponding data register bit determines the state of the output pin. When a port B pin is programmed as an input, any read of the port B data register returns the logic state of the corresponding I/O pin, and any write to the port B data register is saved in the data register, but not applied to the corresponding I/O pin. Unused bits 2 through 7 are always read as logic zeros, and any write to these bits is ignored. The port B data register is unaffected by reset. The port B data register is indeterminant after initial power-up.



Figure 7-3. Port B I/O Circuitry

## 7.4.2 Port B Data Direction Register

Each port B I/O pin may be programmed as an input by clearing the corresponding bit in the DDRB or programmed as an output by setting the corresponding bit in the DDRB. When a DDRB bit is set, the corresponding pulldown device is disabled. The DDRB can be accessed at address \$0005. Unused bits 2 through 7 are always read as logic zeros, and any write to these bits is ignored. The DDRB is cleared by reset.

### 7.4.3 Port B Pulldown Inhibit Register

Each port B I/O pin has a software programmable pulldown device which can be enabled by a mask option. If enabled by a mask option, the software programmable pulldowns are activated by clearing the corresponding bit in the PDRB or disabled by setting the corresponding bit in the PDRB. If disabled by a mask option, all pulldowns are disabled. A pulldown on an I/O pin can be activated only if the I/O pin is programmed as an input.

The PDRB is a write-only register and any reads of location \$0011 return undefined results. Since reset clears both the DDRB and the PDRB, all pins initialize as inputs with the pulldown devices active (if enabled by mask option).



Figure 7-4. Port B Pulldown Inhibit Register (PDRB)

#### 7.4.4 Port B with 3-Pin RC Oscillator

The PB1/OSC3 pin may be used as an output from a 3-pin RC oscillator when the mask option for a 3-pin RC oscillator is used. In this case, the following conditions apply:

- The PB1 data register bit can be used as a read/write storage location without affecting the oscillator. PB1 is unaffected by reset.
- The DDRB1 data direction bit can be used as a read/write storage location without affecting the oscillator. DDRB1 is cleared by reset.
- The software programmable pulldown on PB1/OSC3 is disabled, regardless of the mask option selection for the software programmable pulldowns or the state of PDRB1.

# 7.5 I/O Port Programming

All I/O pins can be programmed as inputs or outputs, with or without pulldown devices.

#### 7.5.1 Pin Data Direction

The direction of a pin is determined by the state of its corresponding bit in the associated port data direction register (DDR). A pin is configured as an output if its corresponding DDR bit is set to a logic one. A pin is configured as an input if its corresponding DDR bit is cleared to a logic zero.

The data direction bits DDRB0, DDRB1, and DDRA0 through DDRA7 are read/write bits that can be manipulated with read-modify-write instructions. At power-on or reset, all DDRs are cleared, which configures all port pins as inputs. If the mask option for software programmable pulldowns is selected, all pins initially power-up with their software programmable pulldowns enabled.

## 7.5.2 Output Pin

When an I/O pin is programmed as an output pin, the state of the corresponding data register bit determines the state of the pin. The state of the data register bits can be altered by writing to address \$0000 for port A and address \$0001 for port B. Reads of the corresponding data register bit at address \$0000 or \$0001 return the state of the data register bit, not the state of the I/O pin itself. Therefore, bit manipulation is possible on all pins programmed as outputs.

All pins programmed as outputs have their pulldown devices disabled regardless of the selected mask option for software programmable pulldowns or the state of their PDR bits.

### 7.5.3 Input Pin

When an I/O pin is programmed as an input pin, the state of the pin can be determined by reading the corresponding data register bit. Any writes to the corresponding data register bit for an input pin is saved by the register bit, but not applied to the corresponding I/O pin until the pin is later programmed to be an output.

If the corresponding bit in the pulldown register is clear (and the mask option for software programmable pulldowns is selected), the input pin also has an activated pulldown device.

Read-modify-write instructions, such as bit manipulation, should not be used on the pulldown registers, since they are write-only.

#### 7.5.4 I/O Pin Transitions

A "glitch" can be generated on an I/O pin when changing it from an input to an output unless the data register is first pre-conditioned to the desired state before changing the corresponding DDR bit from a zero to a one.

If the mask option for software programmable pulldowns is selected, a floating input can be avoided by first clearing the pulldown register bit before changing the corresponding DDR from a one to a zero. This ensures that the pulldown device is activated on the pin as the I/O pin changes from a driven output to a pulled low input.

#### 7.5.5 I/O Pin Truth Tables

Every pin on port A and PB0 on port B may be programmed as an input or an output under software control, as shown in **Table 7-1** and **Table 7-2**. All port I/O pins also may have software programmable pulldown devices selected by a mask option. The PB1/OSC3 pin on port B also can be programmed as an input or an output under software control, but it has special considerations when selected by a mask option as an output for the 3-pin RC oscillator, as shown in **Table 7-3**. Otherwise, PB1/OSC3 behaves the same as PB0.

**Table 7-1. Port A Pin Functions** 

| Software<br>Prog.<br>Pulldown | PDIAx | DDRAx | I/O Pin      |      | s to PDRA<br>\$0010 | Access to DDRA at \$0004 | Access Register |       |
|-------------------------------|-------|-------|--------------|------|---------------------|--------------------------|-----------------|-------|
| Mask<br>Option*               | PDIAX | DDRAX | Mode         | Read | Write               | Read/Write               | Read            | Write |
| 1                             | Х     | 0     | IN, Hi-Z     | U    | PDIA0-7             | DDRA0-7                  | I/O Pin         | Х     |
| 1                             | Х     | 1     | OUT          | U    | PDIA0-7             | DDRA0-7                  | PA0-7           | PA0-7 |
| 0                             | 0     | 0     | IN, Pulldown | U    | PDIA0-7             | DDRA0-7                  | I/O Pin         | Х     |
| 0                             | 0     | 1     | OUT          | U    | PDIA0-7             | DDRA0-7                  | PA0-7           | PA0-7 |
| 0                             | 1     | 0     | IN, Hi-Z     | U    | PDIA0-7             | DDRA0-7                  | I/O Pin         | Х     |
| 0                             | 1     | 1     | OUT          | U    | PDIA0-7             | DDRA0-7                  | PA0-7           | PA0-7 |

#### NOTES:

X is don't care state

U is an undefined state

<sup>\*1 =</sup> pulldowns disabled, 0 = pulldowns enabled

**Table 7-2. PB0 Pin Functions** 

| Software<br>Prog.<br>Pulldown | PDIB0 DDRB0 |       | I/O Pin      | Access to PDRB at \$0011 |       | Access to DDRB at \$0005 | Access to Data<br>Register at \$0001 |       |
|-------------------------------|-------------|-------|--------------|--------------------------|-------|--------------------------|--------------------------------------|-------|
| Mask<br>Option*               | I DIBO      | DDRBO | Mode         | Read                     | Write | Read/Write               | Read                                 | Write |
| 1                             | Х           | 0     | IN, Hi-Z     | U                        | PDIB0 | DDRB0                    | I/O Pin                              | Х     |
| 1                             | Х           | 1     | OUT          | U                        | PDIB0 | DDRB0                    | PB0                                  | PB0   |
| 0                             | 0           | 0     | IN, Pulldown | U                        | PDIB0 | DDRB0                    | I/O Pin                              | Х     |
| 0                             | 0           | 1     | OUT          | U                        | PDIB0 | DDRB0                    | PB0                                  | PB0   |
| 0                             | 1           | 0     | IN, Hi-Z     | U                        | PDIB0 | DDRB0                    | I/O Pin                              | Х     |
| 0                             | 1           | 1     | OUT          | U                        | PDIB0 | DDRB0                    | PB0                                  | PB0   |

### NOTES:

X is don't care state

U is an undefined state

Table 7-3. PB1/OSC3 Pin Functions

| Mask<br>Option<br>(3-Pin) | Software<br>Prog.<br>Pulldown<br>Mask | Prog.<br>Pulldown PDIB1 | 1 DDRB1 | I/O Pin<br>Mode |      | ess to<br>at \$0011 | Access to<br>DDRB at<br>\$0005 | Acces<br>Data Re<br>at \$0 | egister |
|---------------------------|---------------------------------------|-------------------------|---------|-----------------|------|---------------------|--------------------------------|----------------------------|---------|
| (3-111)                   | Option*                               |                         |         |                 | Read | Write               | Read/Write                     | Read                       | Write   |
| 0                         | 0                                     | 1                       | 0       | IN, Hi-Z        | U    | PDIB1               | DDRB1                          | I/O Pin                    | Х       |
| 0                         | 0                                     | 1                       | 1       | OUT             | U    | PDIB1               | DDRB1                          | PB1                        | PB1     |
| 0                         | 0                                     | 0                       | 0       | IN,<br>Pulldown | U    | PDIB1               | DDRB1                          | I/O Pin                    | Х       |
| 0                         | 0                                     | 0                       | 1       | OUT             | U    | PDIB1               | DDRB1                          | PB1                        | PB1     |
| 0                         | 0                                     | 0                       | 0       | IN, Hi-Z        | U    | PDIB1               | DDRB1                          | I/O Pin                    | Х       |
| 0                         | 0                                     | 0                       | 1       | OUT             | U    | PDIB1               | DDRB1                          | PB1                        | PB1     |
| 1                         | Х                                     | Х                       | Х       | RC<br>OSCOUT    | U    | PDIB1               | DDRB1                          | PB1                        | PB1     |

#### NOTES:

X is don't care state

U is an undefined state

MC68HC05K3 — Rev. 3.0

<sup>\*1 =</sup> pulldowns disabled, 0 = pulldowns enabled

<sup>\*1 =</sup> pulldowns disabled, 0 = pulldowns enabled



# Section 8. 8-Bit Timer

### 8.1 Contents

| 8.2   | Introduction                                |
|-------|---------------------------------------------|
| 8.3   | Timer Registers71                           |
| 8.3.1 | Timer Counter Register (TCNTR) \$0971       |
| 8.3.2 | Timer Status/Control Register (TSCR) \$0872 |
| 8.4   | COP Watchdog Timer                          |
| 8.5   | Operating During Stop Mode                  |
| 8.6   | Operating During Wait Mode                  |

#### 8.2 Introduction

The timer for this device is an 8-bit ripple counter. The features include timer overflow, power-on reset (POR), real time interrupt, and COP watchdog timer. This timer is powered down in the stop mode to reduce STOP I<sub>DD</sub>.

As shown in **Figure 8-1**, the timer is driven by the timer clock, NTF1, divided by four (4). NTF1 has the same phase and frequency as the processor bus clock, PH2, but is not stopped by the wait or halt modes. This signal drives an 8-bit ripple counter. The value of this 8-bit ripple counter can be read by the CPU at any time by accessing the timer counter register (TCNTR) at address \$09. A timer overflow function is implemented on the last stage of this counter, giving a possible interrupt at the rate of  $f_{\rm OP}/1024$ . Two additional stages produce the POR function at  $f_{\rm OP}/4064$  or  $f_{\rm OP}/16$ , followed by two more stages, with the resulting clock ( $f_{\rm OP}/16,384$ ) driving the real time interrupt (RTI) circuit.

The RTI circuit consists of three divider stages with a one-of-four selector. The output of the RTI circuit is further divided by eight to drive the optional COP watchdog timer circuit, which can be enabled by a

mask option. The RTI rate selector bits, and the RTI and TOF enable bits and flags are located in the timer control and status register at location \$08. The clock frequency that drives the RTI circuit is  $f_{OP}/2^{14}$  (or  $f_{OP}/16384$ ) with three additional divider stages giving a maximum interrupt period of  $f_{OP}/2^{17}$  (or  $f_{OP}/131072$ ).

The power-on cycle clears the entire counter chain and begins clocking the counter. After 4064 or 16 cycles (depending on mask option), the power-on reset circuit is released, which again clears the counter chain and allows the device to come out of reset. At this point, if RESET is not asserted, the timer starts counting up from zero and normal device operation begins. If RESET is asserted at any time during operation, the counter chain is cleared.



Figure 8-1. Timer Block Diagram

MC68HC05K3 — Rev. 3.0

# 8.3 Timer Registers

The 8-bit timer contains two registers: a timer counter register and a timer status/control register.

### 8.3.1 Timer Counter Register (TCNTR) \$09

The timer counter register is a read-only register that contains the current value of the 8-bit ripple counter at the beginning of the timer chain. This counter is clocked at f<sub>OP</sub> divided by 4 and can be used for various functions including a software input capture. Extended time periods can be attained using the TOF function to increment a temporary RAM storage location thereby simulating a 16-bit (or more) counter. The value of each bit of the TCNTR is shown below. This register is cleared by reset.



Figure 8-2. Timer Counter Register

## 8.3.2 Timer Status/Control Register (TSCR) \$08

The TSCR contains the timer interrupt flag, the timer interrupt enable bits, and the real time interrupt rate select bits. Bit 2 and bit 3 are write-only bits that read as logical zeros. **Figure 8-3** shows the value of each bit in the TSCR following reset.



Figure 8-3. Timer Status/Control Register

#### TOF — Timer Overflow

The TOF is a read-only flag bit that is set when the 8-bit ripple counter rolls over from \$FF to \$00. A timer interrupt request is generated if TOF is set when TOIE is also set. The TOF flag bit is reset by writing a logical one to the TOFR acknowledge bit. Writing to the TOF flag bit has no effect on its value. This bit is cleared by reset.

#### RTIF — Real Time Interrupt Flag

The RTIF is a read-only flag bit that is set when the output of the chosen (one-of-four selection) real time interrupt stage goes active. A timer interrupt request is generated if RTIF is set when RTIE is also set. The RTIF flag bit is reset by writing a logical one to the RTIFR acknowledge bit. Writing to the RTIF flag bit has no effect on its value. This bit is cleared by reset.

#### TOIE — Timer Overflow Interrupt Enable

The TOIE is an enable bit that allows generation of a timer interrupt. When the TOIE enable bit is set, the TIMER Interrupt is generated when the TOF flag bit is set. This bit is cleared by reset.

#### RTIE — Real Time Interrupt Enable

The RTIE is an enable bit that allows the generation of a timer interrupt. When the RTIE enable bit is set and the RTIF flag bit is set, the timer interrupt is generated. The RTIE bit is cleared by reset.

#### TOFR — Timer Overflow Acknowledge

The TOFR is an acknowledge bit that resets the TOF flag bit. Writing a logical one to the TOFR clears the TOF flag bit. Reading the TOFR always returns a logical zero. This bit is unaffected by reset.

#### RTIFR — Real Time Interrupt Acknowledge

The RTIFR is an acknowledge bit that resets the RTIF flag bit. Writing a logical one to the RTIFR clears the RTIF flag bit. Reading the RTIFR always returns a logical zero. This bit is unaffected by reset.

#### RT1:RT0 — Real Time Interrupt Rate Select

The RT0 and RT1 control bits select one-of-four taps for the real time interrupt circuit. **Table 8-1** shows the available interrupt rates with several f<sub>OP</sub> values. Both the RT0 and RT1 control bits are set by reset, selecting the lowest periodic rate and therefore the maximum time in which to alter these bits if necessary. Care should be taken when altering RT0 and RT1 if the time-out period is imminent or uncertain. If the selected tap is modified during a cycle in which the counter is switching, an RTIF can be missed or an additional RTIF can be generated. To avoid problems, the COP should be cleared just prior to changing RTI taps.

Table 8-1, RTI Rates and COP Reset Times

| RT1:F | RT0 | RTI<br>Rate                       | RTI Period<br>(f <sub>OP</sub> = 2 MHz) | COP Timeout<br>Period<br>(± 1 RTI Period) | Minimum COP<br>Timeout<br>Period<br>f <sub>OP</sub> = 2 MHz) |
|-------|-----|-----------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------------------------|
| 0     | 0   | f <sub>OP</sub> ÷ 2 <sup>14</sup> | 8.2 ms                                  | 8 x RTI Period                            | 57.3 ms                                                      |
| 0     | 1   | $f_{OP} \div 2^{15}$              | 16.4 ms                                 | 8 x RTI Period                            | 114.7 ms                                                     |
| 1     | 0   | f <sub>OP</sub> ÷ 2 <sup>16</sup> | 32.8 ms                                 | 8 x RTI Period                            | 229.4 ms                                                     |
| 1     | 1   | $f_{OP} \div 2^{17}$              | 65.5 ms                                 | 8 x RTI Period                            | 458.8 ms                                                     |

# 8.4 COP Watchdog Timer

The computer operating properly (COP) watchdog timer function is implemented on this device by using the output of the RTI circuit and further dividing it by eight. The minimum COP reset times are listed in **Table 8-1**.

If the COP circuit times out, an internal reset is generated and the reset vector is fetched. Preventing a COP time out is done by writing a logical zero to the COPC bit at address \$03F0 as shown below. The COPR register is shared with a user EEPROM byte. This address location is not affected by any reset signals. Reading this location returns the user EEPROM byte. When the COPC is cleared, only the final four bits used to count eight RTI cycles are cleared. The COP watchdog timer can be enabled/disabled by a mask option.



Figure 8-4. COPR Watchdog Timer Location

# 8.5 Operating During Stop Mode

The timer system is cleared when going into stop mode. When STOP is exited by an external interrupt or an external RESET, the internal oscillator resumes, followed by a 16 or 4064 cycle internal processor oscillator stabilization delay. The timer system counter is then cleared and operation resumes. If the STOP instruction is disabled by mask option to create the halt mode, the effects on the timer are as described in **8.6 Operating During Wait Mode**.

# 8.6 Operating During Wait Mode

The CPU clock halts during the wait mode, but the timer remains active. If interrupts are enabled, a timer interrupt or custom periodic interrupt causes the processor to exit the wait mode.



# Section 9. Personality EEPROM

#### 9.1 Contents

| 9.2   | Introduction                              |
|-------|-------------------------------------------|
| 9.3   | PEEPROM Registers                         |
| 9.3.1 | PEEPROM Bit Select Register (PEBSR)79     |
| 9.3.2 | PEEPROM Status/Control Register (PESCR)80 |
| 9.4   | PEEPROM Programming                       |
| 9.5   | PEEPROM Read Access                       |
| 9.6   | PEEPROM Serial Programming86              |
| 9.6.1 | Serial Programming Connections            |
| 9.6.2 | Multiple Devices in Serial Program Mode   |
| 9.6.3 | PEEPROM Serial Programming Mode Entry88   |
| 9.7   | Serial Programming Sequence90             |
| 9.8   | Serial Data Readout Sequence93            |
| 9.9   | Serial Bulk Erase Sequence94              |

# 9.2 Introduction

The MC68HC05K3 contains a 128-bit personality EEPROM (PEEPROM) for storage of variables or user data. These 128 bits are provided as a simple EEPROM array and control logic that requires serial reading of the data. The PEEPROM may be accessed via software programmed into the user ROM through two registers that directly interface with the PEEPROM array. The actual implementation of the software varies depending on customer requirements. The PEEPROM array is arranged as 16 bytes (rows) with a separate column select for each bit (column) in a byte. The column select connects the bit to a single sense amplifier as shown in the block diagram of the PEEPROM module in Figure 9-1.

An on-chip charge pump is provided to allow programming and erasure of the personality EEPROM if the supply voltage to the  $V_{DD}$  pin is at least 3.0 Vdc.

**NOTE:** Programming and erasure of the personality EEPROM may only be performed if  $V_{DD} > 3.0 \text{ Vdc.}$ 



Figure 9-1. Personality EEPROM Block Diagram

# 9.3 PEEPROM Registers

Two register locations are used to support the EEPROM array. These are the bit select and status/control registers.

#### 9.3.1 PEEPROM Bit Select Register (PEBSR)

The PEEPROM bit select register is located at \$000E and contains the enable signals for the rows and columns to access the bits in the EEPROM array. The placement of these bits is shown below. The output of this register is connected to two decoders, one for the array column and one for the array row.

A byte in the PEEPROM is defined by the upper four bits in the 7-bit address in the PEBSR (PEB3 through PEB6) and the bit within that byte is defined by the lower three bits in the 7-bit address in the PEBSR (PEB0 through PEB2). The upper bit in the PEBSR (PEB7) may be used as a storage location. All of the bits in the PEBSR register are cleared by reset.



Figure 9-2. PEBSR Select Register

# 9.3.2 PEEPROM Status/Control Register (PESCR)

The PEEPROM Status/Control Register is located at \$000F and contains 5 user bits, as shown in **Figure 9-3**. Bit 1 is unimplemented and always reads as a logic zero. The states of all bits except PEPCZF and PEDATA are cleared by reset. The PEPCZF is set by reset; and the state of the PEDATA bit following reset is dependent on the stored data in bit 0 of the PEEPROM array.



Figure 9-3. PESCR Status/Control Register

#### PEPCZF — PEEPROM Column Zero Flag

The PEPCZF is a flag bit that is set to a logical one when the first column (COL0) of the EEPROM array is selected. If any other column is selected, the PEPCZF flag bit is cleared. This flag bit can be used to reduce the software code required to access one byte of the PEEPROM. The PEPCZF is set following a reset, since the first column is selected by the reset of the PEBSR. The software code given in **Table 9-1** is suggested for reading one byte from the PEEPROM.

#### Table 9-1. Software to Read PEEPROM

```
pebsr
         equ
                $000e
                $000f
pescr
         equ
                $000c
ram
         equ
         lda
                #$xy
                                   ; xy is base addresses and should start on
                                   ; a first column (i.e., $00, $08, $10, $18, etc).
         sta
                pebsr
         clr
                ram
                                   ; clear ram location used for final result
                                   ; c = pedata (c = carry bit)
peep_rd rol
                pescr
         ror
                ram
                                   ; ram = c
         inc
                pebsr
                                   ; go to next bit in array.
         brclr 0,pescr,peep_rd
                                   ; care data here, loop until all bytes read
                                   ; peep_rd loop ends when PEPCZF = 1.
                                   ; At end of loop, ram contains one row of PEEP data.
```

#### CPCLK — Charge Pump Clock Source

The CPCLK bit is a read/write bit that controls the source of the clock for the charge pump. When the CPCLK bit is set, the charge pump is driven by the PH2 bus clock. When the CPCLK bit is cleared, the charge pump is driven from an internal ring oscillator. The CPCLK bit is cleared when the device is in reset.

In systems where the desired PH2 clock rate is below 1 MHz, the CPCLK bit should be cleared to enable the internal ring oscillator. Otherwise, the charge pump does not attain sufficient program/erase voltage because the clock source is too slow.

#### CPEN — Charge Pump Enable

The CPEN bit is a read/write bit to control the on-chip charge pump for programming and erasure of the Personality EEPROM. This charge pump is only intended for use at  $V_{DD}$  supply voltages above 3.0 Vdc. The charge pump is activated when both the CPEN bit is set and one of the program or erase bits is also set (PEPGM, PEBYTE, or PBULK). The charge pump supplies the required programming voltage to the Personality EEPROM array. Once activated, and after startup time  $t_{CP}$ , the charge pump continues to operate until all the program and erase bits are cleared.

**NOTE:** If the personality EEPROM is read while the CPEN bit is set, the data is unknown.

The charge pump must always be used to program or erase bits in the Personality EEPROM. The CPEN bit is cleared when the device is in reset.

#### **NOTE:**

Setting the CPEN bit can activate the charge pump. However, all the PEPGM, PEBYTE, PEBULK, and CPEN bits must be cleared to deactivate the charge pump. If the charge pump is left running, the overall device I<sub>DD</sub> current increases.

# PEBYTE — PEEPROM Byte Erase

The PEBYTE bit is a read/write bit to control the switches that apply the internally provided charge pump programming voltage to a row in the PEEPROM array that is to be erased. When the PEBYTE bit is set to a logical one, a logical zero is stored to all bits in the same row of the PEEPROM array, as specified by the upper four bits of the 7-bit address in the PEBSR.

The PEBYTE bit should only be set if the PEPGM and PEBULK bits are cleared. If both the PEBYTE and PEBULK bits are set, the PEEPROM is bulk erased. The PEBYTE bit is cleared when the device is reset.

#### PEPGM — PEEPROM Program Control

The PEPGM bit is a read/write bit to control the switches that apply the internally provided charge pump programming voltage to the device in the PEEPROM array that is to be programmed. When the PEPGM bit is set to a logical one, a logical one is stored to the PEEPROM array element specified by the address in the PEBSR. Since the state of the PEPGM bit determines the state of the programmed bit in the PEEPROM array, the PEPGM bit is similar to a DATA IN bit.

The PEPGM bit should be set only if the PEBYTE and PEBULK bits are cleared. The PEPGM bit is cleared when the device is reset.

# **NOTE:** Only one of the PEPGM, PEBYTE, or PEBULK bits should be set at any one time.

#### NOTE:

Always clear the PEPGM bit before altering the addressing bits in the PEBSR. Otherwise, intermediate locations may be affected if the programming voltage is present.

#### PEBULK — PEEPROM Bulk Erase

The PEBULK bit is a read/write bit to control the switches that apply an internally provided programming voltage to all the bits in the PEEPROM array that are to be erased. When the PEBULK bit is set to a logical one, a logical zero is stored to all bits of the PEEPROM array regardless of the bit address specified in the PEBSR.

The PEBULK bit should only be set if the PEBYTE and PEPGM bits are cleared. If both the PEBYTE and PEBULK bits are set, the personality EEPROM is bulk erased. The PEBULK bit is cleared when the device is reset.

#### PEDATA — PEEPROM DATA

The PEDATA bit is a read-only bit that reflects the state of the PEEPROM sense amplifier. The state of the PEDATA bit is only meaningful when the PEBYTE, PEPGM, PEBULK, and CPEN control bits are all zero. The state of the PEDATA bit following a reset is dependent on the stored data in bit 0 of the PEEPROM array.

# 9.4 PEEPROM Programming

The PEEPROM can be programmed using a Motorola programmer or in the user application **if the V<sub>DD</sub> supply source is at least 3.0 Vdc**. In the latter case, the programming software must be provided in the user ROM and use some external pins in either a serial or parallel method for data transfer and/or access. Each bit of the PEEPROM can be programmed as follows:

- 1. Write the desired bit location to be programmed into the PEBSR located at \$000E.
- 2. Set the PEPGM and CPEN bits in the PESCR located at \$000F.
- 3. Wait for a t<sub>EPGM</sub> time delay.
- 4. Clear the PEPGM and CPEN bits.

The PEEPROM is then ready to be set up for another bit of data for programming.

The programming of a PEEPROM bit only requires access of that bit through the PEBSR followed by setting the PEPGM and CPEN bits in the PESCR. Do not access any bits that are to be left unprogrammed (erased) until all the PEPGM, PEBYTE, PEBULK, and CPEN bits in the PESCR are cleared. Always clear the PEPGM, PEBYTE, PEBULK, and CPEN bits before altering the PEBSR register.

#### 9.5 PFFPROM Read Access

The contents of the PEEPROM are read by the following sequence:

- Write the desired bit location to be read into the PEBSR located at \$000E.
- 2. Read the state of the PEDATA bit in the PESCR located at \$000F.
- 3. Store the state of the PEDATA bit into RAM or a register.
- 4. Select another bit by changing the PEBSR.
- 5. Continue reading and storing the PEDATA bit states until all the required PEEPROM data has been accessed.

Reading the PEEPROM is easiest when each row in the PEEPROM array is mapped to contain one byte of data. Selecting a column zero bit selects the first bit in the row; and incrementing the PEEPROM bit select register (PEBSR) selects the next (column 1) bit from the same row. Incrementing the PEBSR seven more times selects the remaining bits of the row and carries over to select column zero of the next row, thereby setting the column zero flag, PEPCZF in the PESCR. The number of increments per row can be controlled by looping on a test of the PEPCZF flag bit.

The complete array can be easily accessed by starting with \$7F for the PEBSR and decrementing the PEBSR after each access of the PEDATA bit. The decrement sequence can end when the contents of the PEBSR are zero.

**NOTE:** 

One byte of data from the PEEPROM can be re-created in the PEBSR itself. This can be done if the read routine builds the 8-bit data byte in the index register or the accumulator and then transfers that result to the PEBSR when completed. Subsequent reads of the PEBSR quickly yield that retrieved data byte.

# 9.6 PEEPROM Serial Programming

The MC68HC05K3 can be programmed, read or bulk erased in a serial fashion using the PB0 and  $\overline{IRQ}$  pins in PEEPROM serial programming mode. PEEPROM serial programming mode is entered following a low-to-high transition of the  $\overline{RESET}$  pin if the voltage on the  $\overline{IRQ}$  pin is more than 1.5 times the voltage on the V<sub>DD</sub> pin and the PB0 pin is at a logic zero. The  $\overline{RESET}$  pin must be held low for 4064 or 16 cycles of the internal PH2 clock (depending on the mask option selected) after initial powerup, or for a time t<sub>RL</sub> for any other reset.

**NOTE:** When not in serial programming mode, do not operate the device with more than  $V_{DD}$  on the  $\overline{IRQ}$  pin.

#### 9.6.1 Serial Programming Connections

The required schematic considerations are shown in **Figure 9-4**. The serial programming connections can be shared with the application if certain considerations are met.

- The application circuitry connected to the PB0 pin must allow this pin to be used as an input and not driven from some active source within the application other than the MC68HC05K3. This pin is driven to a logic high or low level by either an external source or by the MC68HC05K3 itself.
- 2. The application circuitry connected to the  $\overline{IRQ}$  pin must be capable of being driven from an external source to at least 1.5 times the voltage applied to the  $V_{DD}$  pin.
- 3. The application circuitry connected to the RESET pin must allow this pin to be used as an input and not driven from some active source within the application other than the MC68HC05K3.
- 4. In order to use the on-chip charge pump for programming/erasure, the application circuitry must be capable of being supplied with a V<sub>DD</sub> source of at least 3.0 Vdc.
- The diagram in Figure 9-4 shows the 3-pin RC oscillator connections. This circuit also works with the 2-pin crystal and RC oscillators and the PB1/OSC3 pin can be left unconnected in those cases.

MC68HC05K3 — Rev. 3.0



Figure 9-4. Serial Programming Connections

### 9.6.2 Multiple Devices in Serial Program Mode

If the preceding rules in **9.6.1 Serial Programming Connections** are met, multiple MC68HC05K3 devices can be connected in parallel during serial programming. All the parallel devices can share the same power supplies for the V<sub>DD</sub> and V<sub>SS</sub>; and they may all share the same DATA and RESET signals. The only signal that must be routed individually to each device is the SEL/CLK signal. Programming time can be reduced by setting the data for each unit and then clocking its SEL/CLK low and remaining low until the data has been received by all other devices. Then raise the SEL/CLK line high for all units after the required programming time.

**NOTE:** Direct connection of the  $\overline{RESET}$  pin to the  $V_{DD}$  supply should be avoided because as an internal reset source such as a COP Watchdog reset or an illegal address reset turns on an internal pulldown device connected

to the  $\overline{RESET}$  pin. This device may be capable of heavily loading the  $V_{DD}$  supply source.

#### 9.6.3 PEEPROM Serial Programming Mode Entry

The sequence for accessing data in the personality EEPROM using the on-chip charge pump is as follows:

- Connect all parallel device modules.
- 2. Apply 0 Vdc to the DATA, RESET, and SEL/CLK signal lines.
- 3. Apply 5 Vdc to the V<sub>DD</sub> supply line.
- 4. Raise the SEL/CLK signal line to 10 Vdc.
- 5. Wait for the initial startup delay (which includes the internal clock startup delay of 16 or 4064 internal PH2 processor clock cycles, depending on mask option). Then, raise the RESET signal line to 5 Vdc to initiate PEEPROM serial programming mode operation.

The device is now monitoring the  $\overline{IRQ}$  and PB0 pins to determine the type of procedure to execute. The state of the PBO pin is examined following each high-to-low transition of the  $\overline{IRQ}$  pin, as shown in Figure 9-5.

The state of the PB0 pin during the second and third falling edges of SEL/CLK determines the type of operation. If the operation is to program or verify the contents of the Personality EEPROM, an additional 128 falling edges are required to store or retrieve data. The type of internal operation to be executed is defined in **Table 9-2**. The state of PB0 on the first falling edge of SEL/CLK is of no consequence, however, PB0 must remain low for a minimum of eight internal clock cycles following negation of RESET.

The programming of the internal Personality EEPROM always begins at bit address 00 of the 128-bit array. The signal timing on the IRQ and PB0 pins is shown in Figure 9-6.



Figure 9-5. PEEPROM Serial Programming Mode Data Format

The time delays required for various PEEPROM serial program mode operations are given in **Table 9-3**.

**Table 9-2. PEEPROM Serial Programming Mode Operations** 

| First<br>Bit | Second<br>Bit | Third<br>Bit | Internal Test Operation                         |  |
|--------------|---------------|--------------|-------------------------------------------------|--|
| Х            | 0             | 0            | Serial Program Personality EEPROM Contents      |  |
| Х            | 0             | 1            | Serial Retrieval of Personality EEPROM Contents |  |
| Х            | 1             | 0            | Unassigned                                      |  |
| Х            | 1             | 1            | Bulk Erasure of EEPROM Contents                 |  |

# 9.7 Serial Programming Sequence

The personality EEPROM can be serially programmed by using the following sequence:

- 1. Apply 0 Vdc to the DATA, RESET and SEL/CLK signal lines.
- 2. Apply 5 Vdc to the V<sub>DD</sub> supply line.
- 3. Apply 10 Vdc to the SEL/CLK signal line.
- 4. Wait for the initial startup delay (16 or 4064 internal PH2 processor clock cycles, depending on mask option). Then raise the RESET signal line to 5 Vdc.
- 5. Raise the DATA signal line to 5 Vdc.
- 6. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 7. Lower the DATA signal line to 0 Vdc.
- 8. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 9. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 10. The device is now ready to receive the data to be programmed into the 128 bits of the personality EEPROM. During the next 128 clocks of the SEL/CLK signal line, the data to be stored into each bit (starting with location \$00) must be present on the DATA signal line prior to the falling edge of the SEL/CLK signal line to 0 Vdc. The time that the SEL/CLK signal line stays at 0 Vdc is determined by the min EEPROM programming time.
- After the 128th data bit is read in, lower the DATA signal line to 0 Vdc.
- 12. Lower the SEL/CLK signal line to 0 Vdc.
- 13. Lower the V<sub>DD</sub> supply line to 0 Vdc.

This completes the serial programming sequence. The device can now be verified by going to the serial data readout sequence or bulk erased by going to the bulk erase sequence.



#### **SERIAL PROGRAMMING DATA IN TIMING**



**SERIAL READ DATA OUT TIMING** 

Figure 9-6. Signal Timing for PEEPROM Serial Data Transfers

**Table 9-3. Internal Test Time Delays** 

| Timing<br>Symbol   | Description                                       | Min<br>Time | Max<br>Time | Time<br>Units           |
|--------------------|---------------------------------------------------|-------------|-------------|-------------------------|
| t <sub>CLKHI</sub> | SEL/CLK Active High Time                          | 64          | See Note    | f <sub>OSC</sub> Cycles |
| t <sub>CLKLO</sub> | SEL/CLK Active Low Time (non-programming EEPROM)  | 64          | See Note    | f <sub>OSC</sub> Cycles |
| t <sub>RSU</sub>   | Read Data In Setup Before Falling Edge of SEL/CLK | 0           | _           | f <sub>OSC</sub> Cycles |
| t <sub>RHD</sub>   | Read Data In Hold After Falling Edge of SEL/CLK   | 16          | _           | f <sub>OSC</sub> Cycles |
| t <sub>EPGM</sub>  | Programming Time for EEPROM Cell                  | 15          | _           | ms                      |
| t <sub>EPGM</sub>  | Bulk Erase Time for EEPROM Array                  | 30          | _           | ms                      |
| t <sub>DRV</sub>   | Data Output Drive After Rising Edge of SEL/CLK    | 8           | 16          | f <sub>OSC</sub> Cycles |
| t <sub>HIZ</sub>   | Data Output Hi-Z After Rising Edge of SEL/CLK     | _           | 16          | f <sub>OSC</sub> Cycles |
| t <sub>PBZ</sub>   | Data Hi-Z Before Rising Edge of SEL/CLK           | 0           | _           | f <sub>OSC</sub> Cycles |
| t <sub>RCLK</sub>  | RESET Rising Edge to Falling Edge of SEL/CLK      | 5           | See Note    | f <sub>OSC</sub> Cycles |

NOTE: If computer operating properly (COP) watchdog timer is enabled through mask option, the maximum allowable interval between any two successive high-to-low transitions of SEL/CLK is 6 x 2<sup>17</sup> f<sub>OSC</sub> cycles.

# 9.8 Serial Data Readout Sequence

The personality EEPROM can be serially read out by using the following sequence:

- 1. Apply 0 Vdc to the DATA, RESET and SEL/CLK signal lines.
- 2. Apply 5 Vdc to the V<sub>DD</sub> supply line.
- 3. Apply 10 Vdc to the SEL/CLK signal line.
- 4. Wait for the initial startup delay (16 or 4064 internal PH2 processor clock cycles, depending on mask option). Then raise the RESET signal line to 5 Vdc.
- 5. Raise the DATA signal line to 5 Vdc.
- 6. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 7. Lower the DATA signal line to 0 Vdc.
- 8. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 9. Raise the DATA signal line to 5 Vdc.
- 10. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 11. The device is now ready to transmit the data that is programmed into the 128 bits of the personality EEPROM. During the next 128 clocks of the SEL/CLK signal line, the stored data for each bit (starting with location \$00) is presented on the DATA signal line prior to the falling edge of the SEL/CLK signal line to 0 Vdc. The data is valid within 8 internal cycles after the rising edge of SEL/CLK and is valid when the SEL/CLK signal line falls.
- 12. After the 128th data bit is read out, lower the DATA signal line to 0 Vdc.
- 13. Lower the SEL/CLK signal line to 0 Vdc.
- 14. Lower the V<sub>DD</sub> supply line to 0 Vdc.

This completes the serial data readout sequence, and the device can now be completely erased by going to the bulk erase sequence if the verification sequence fails to read the desired data.

# 9.9 Serial Bulk Erase Sequence

The personality EEPROM can be bulk erased by using the following sequence:

- 1. Apply 0 Vdc to the DATA, RESET and SEL/CLK signal lines.
- 2. Apply 5 Vdc to the V<sub>DD</sub> supply line.
- 3. Apply 10 Vdc to the SEL/CLK signal line.
- 4. Wait for the initial startup delay (16 or 4064 internal PH2 processor clock cycles, depending on mask option). Then raise the RESET signal line to 5 Vdc.
- 5. Raise the DATA signal line to 5 Vdc.
- 6. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 7. Clock the SEL/CLK signal line to 0 Vdc and back to 10 Vdc.
- 8. Bring the SEL/CLK signal line to 0 Vdc. The device is now ready to bulk erase the data in the Personality EEPROM. The time that the SEL/CLK signal line stays at 0 Vdc is determined by the EEPROM bulk erase time.
- 9. After the required bulk erase time raise the SEL/CLK signal line to 10 Vdc.
- 10. Lower the DATA signal line to 0 Vdc.
- 11. Lower the SEL/CLK signal line to 0 Vdc.
- 12. Lower the V<sub>DD</sub> supply line to 0 Vdc.

This completes the bulk erase sequence. The device can now be programmed by going to the serial programming sequence or verified by going to the serial verification sequence.

# Section 10. Instruction Set

# 10.1 Contents

| 10.2   | Introduction96                    |
|--------|-----------------------------------|
| 10.3   | Addressing Modes96                |
| 10.3.1 | Inherent97                        |
| 10.3.2 | Immediate                         |
| 10.3.3 | Direct97                          |
| 10.3.4 | Extended                          |
| 10.3.5 | Indexed, No Offset98              |
| 10.3.6 | Indexed, 8-Bit Offset             |
| 10.3.7 | Indexed,16-Bit Offset             |
| 10.3.8 | Relative                          |
| 10.4   | Instruction Types99               |
| 10.4.1 | Register/Memory Instructions      |
| 10.4.2 | Read-Modify-Write Instructions101 |
| 10.4.3 | Jump/Branch Instructions          |
| 10.4.4 | Bit Manipulation Instructions     |
| 10.4.5 | Control Instructions              |
| 10.5   | Instruction Set Summary           |

#### 10.2 Introduction

The MCU instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator.

# 10.3 Addressing Modes

The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction. The eight addressing modes are:

- Inherent
- Immediate
- Direct
- Extended
- Indexed, no offset
- Indexed, 8-bit offset
- Indexed, 16-bit offset
- Relative

#### 10.3.1 Inherent

Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long.

#### 10.3.2 Immediate

Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte.

#### 10.3.3 Direct

Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address.

#### 10.3.4 Extended

Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address.

When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction.

#### 10.3.5 Indexed, No Offset

Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF.

Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location.

#### 10.3.6 Indexed, 8-Bit Offset

Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE.

Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode.

#### 10.3.7 Indexed, 16-Bit Offset

Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset.

Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory.

As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing.

#### 10.3.8 Relative

Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction.

When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch.

# 10.4 Instruction Types

The MCU instructions fall into the following five categories:

- Register/Memory Instructions
- Read-Modify-Write Instructions
- Jump/Branch Instructions
- Bit Manipulation Instructions
- Control Instructions

# 10.4.1 Register/Memory Instructions

These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory.

Table 10-1. Register/Memory Instructions

| Instruction                                         | Mnemonic |
|-----------------------------------------------------|----------|
| Add Memory Byte and Carry Bit to Accumulator        | ADC      |
| Add Memory Byte to Accumulator                      | ADD      |
| AND Memory Byte with Accumulator                    | AND      |
| Bit Test Accumulator                                | BIT      |
| Compare Accumulator                                 | CMP      |
| Compare Index Register with Memory Byte             | СРХ      |
| EXCLUSIVE OR Accumulator with Memory Byte           | EOR      |
| Load Accumulator with Memory Byte                   | LDA      |
| Load Index Register with Memory Byte                | LDX      |
| Multiply                                            | MUL      |
| OR Accumulator with Memory Byte                     | ORA      |
| Subtract Memory Byte and Carry Bit from Accumulator | SBC      |
| Store Accumulator in Memory                         | STA      |
| Store Index Register in Memory                      | STX      |
| Subtract Memory Byte from Accumulator               | SUB      |

#### 10.4.2 Read-Modify-Write Instructions

These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register.

**NOTE:** Do not use read-modify-write operations on write-only registers.

Table 10-2. Read-Modify-Write Instructions

| Instruction                         | Mnemonic            |
|-------------------------------------|---------------------|
| Arithmetic Shift Left (Same as LSL) | ASL                 |
| Arithmetic Shift Right              | ASR                 |
| Bit Clear                           | BCLR <sup>(1)</sup> |
| Bit Set                             | BSET <sup>(1)</sup> |
| Clear Register                      | CLR                 |
| Complement (One's Complement)       | СОМ                 |
| Decrement                           | DEC                 |
| Increment                           | INC                 |
| Logical Shift Left (Same as ASL)    | LSL                 |
| Logical Shift Right                 | LSR                 |
| Negate (Two's Complement)           | NEG                 |
| Rotate Left through Carry Bit       | ROL                 |
| Rotate Right through Carry Bit      | ROR                 |
| Test for Negative or Zero           | TST <sup>(2)</sup>  |

<sup>1.</sup> Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing.

<sup>2.</sup> TST is an exception to the read-modify-write sequence because it does not write a replacement value.

#### 10.4.3 Jump/Branch Instructions

Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed.

The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register.

**Table 10-3. Jump and Branch Instructions** 

| Instruction                    | Mnemonic |
|--------------------------------|----------|
| Branch if Carry Bit Clear      | BCC      |
| Branch if Carry Bit Set        | BCS      |
| Branch if Equal                | BEQ      |
| Branch if Half-Carry Bit Clear | BHCC     |
| Branch if Half-Carry Bit Set   | BHCS     |
| Branch if Higher               | BHI      |
| Branch if Higher or Same       | BHS      |
| Branch if IRQ Pin High         | BIH      |
| Branch if IRQ Pin Low          | BIL      |
| Branch if Lower                | BLO      |
| Branch if Lower or Same        | BLS      |
| Branch if Interrupt Mask Clear | ВМС      |
| Branch if Minus                | BMI      |
| Branch if Interrupt Mask Set   | BMS      |
| Branch if Not Equal            | BNE      |
| Branch if Plus                 | BPL      |
| Branch Always                  | BRA      |
| Branch if Bit Clear            | BRCLR    |
| Branch Never                   | BRN      |
| Branch if Bit Set              | BRSET    |
| Branch to Subroutine           | BSR      |
| Unconditional Jump             | JMP      |
| Jump to Subroutine             | JSR      |

## 10.4.4 Bit Manipulation Instructions

The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations.

**Table 10-4. Bit Manipulation Instructions** 

| Instruction         | Mnemonic |
|---------------------|----------|
| Bit Clear           | BCLR     |
| Branch if Bit Clear | BRCLR    |
| Branch if Bit Set   | BRSET    |
| Bit Set             | BSET     |

#### 10.4.5 Control Instructions

These instructions act on CPU registers and control CPU operation during program execution.

**Table 10-5. Control Instructions** 

| Instruction                            | Mnemonic |
|----------------------------------------|----------|
| Clear Carry Bit                        | CLC      |
| Clear Interrupt Mask                   | CLI      |
| No Operation                           | NOP      |
| Reset Stack Pointer                    | RSP      |
| Return from Interrupt                  | RTI      |
| Return from Subroutine                 | RTS      |
| Set Carry Bit                          | SEC      |
| Set Interrupt Mask                     | SEI      |
| Stop Oscillator and Enable IRQ Pin     | STOP     |
| Software Interrupt                     | SWI      |
| Transfer Accumulator to Index Register | TAX      |
| Transfer Index Register to Accumulator | TXA      |
| Stop CPU Clock and Enable Interrupts   | WAIT     |

# 10.5 Instruction Set Summary

**Table 10-6. Instruction Set Summary** 

| Source                                                             | Operation                             | Description                                  | ı          |            | fect on<br>CCR |             |          | Address<br>Mode                                                         | Opcode                           | Operand                                      | Cycles                               |
|--------------------------------------------------------------------|---------------------------------------|----------------------------------------------|------------|------------|----------------|-------------|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------|--------------------------------------|
| Form                                                               |                                       |                                              | Н          | I          | N              | Z           | С        | Add                                                                     | o                                | Ope                                          | ػٙ                                   |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry                        | A ← (A) + (M) + (C)                          | ‡×         | <b>4</b> — | \$             | <b>〈</b> ‡: | × 1>     | IMM<br>DIR                                                              | A9<br>B9<br>C9<br>D9<br>E9       | ii<br>dd<br>hh II<br>ee ff<br>ff             |                                      |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X            | Add without Carry                     | A ← (A) + (M)                                | ‡ <b>×</b> | <b>4</b> — | \$             | <b>\$</b>   | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                   | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff             |                                      |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND                           | $A \leftarrow (A) \land (M)$                 | _          |            | \$             | <b>〈</b> ↓  | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                   | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff             | 1 ' 1                                |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X                     | Arithmetic Shift Left (Same as LSL)   | C 0 b0 b0                                    | _          | _          | <b>‡</b> >     | <b>〈</b> ‡  | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX                                          | 38<br>48<br>58<br>68<br>78       | dd<br>ff                                     | 5<br>3<br>6<br>5                     |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X                     | Arithmetic Shift Right                | b7 b0                                        | _          |            | <b>‡</b> >     | <b>‡</b>    | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX                                          | 37<br>47<br>57<br>67<br>77       | dd<br>ff                                     | 5<br>3<br>6<br>5                     |
| BCC rel                                                            | Branch if Carry Bit Clear             | $PC \leftarrow (PC) + 2 + rel? C = 0$        | _          | _          | _              | -           | -        | REL                                                                     | 24                               | rr                                           | 3                                    |
| BCLR n opr                                                         | Clear Bit n                           | Mn ← 0                                       | _          |            | _              |             |          | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 19<br>1B<br>1D                   | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BCS rel                                                            | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? C = 1                   |            |            |                | E           | E        | REL                                                                     | 25                               | rr                                           | 3                                    |
| BEQ rel                                                            | Branch if Equal                       | PC ← (PC) + 2 + rel? Z = 1                   |            |            |                | E           |          | REL                                                                     | 27                               | rr                                           | 3                                    |
| BHCC rel                                                           | Branch if Half-Carry Bit Clear        | $PC \leftarrow (PC) + 2 + rel ? H = 0$       |            | _          | _              | E           | -        | REL                                                                     | 28                               | rr                                           | 3                                    |
| BHCS rel                                                           | Branch if Half-Carry Bit Set          | PC ← (PC) + 2 + rel? H = 1                   |            |            | <u> -</u>      | E           | 1        | REL                                                                     | 29                               | rr                                           | 3                                    |
| BHI rel                                                            | Branch if Higher                      | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | _          | _          | 1              | E           | 1        | REL                                                                     | 22                               | rr                                           | 3                                    |
| BHS rel                                                            | Branch if Higher or Same              | $PC \leftarrow (PC) + 2 + rel? C = 0$        |            |            | -              | 1-          | -        | REL                                                                     | 24                               | rr                                           | 3                                    |

**Table 10-6. Instruction Set Summary (Continued)** 

| Source                                                             | Operation                             | Description                                                                                                                                                                | I        |          | ffect or |       |    | Address<br>Mode                                                                              | Opcode                           | Operand                                            | Cycles                                    |
|--------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|-------|----|----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|-------------------------------------------|
| Form                                                               |                                       | <b>,</b>                                                                                                                                                                   | Н        | ı        | N        | Z     | С  | Ado                                                                                          | obo                              | Ope                                                | ပ်                                        |
| BIH rel                                                            | Branch if IRQ Pin High                | PC ← (PC) + 2 + rel ? IRQ = 1                                                                                                                                              | 1        | _        | _        | _     | _  | REL                                                                                          | 2F                               | rr                                                 | 3                                         |
| BIL rel                                                            | Branch if IRQ Pin Low                 | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$                                                                                                                                   | Ħ        | _        | _        | _     | _  | REL                                                                                          | 2E                               | rr                                                 | 3                                         |
| BIT #opr<br>BIT opr<br>BIT opr,<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M)                                                                                                                                                                  | _        | _        | ‡×       | \$ \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                        | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff                   |                                           |
| BLO rel                                                            | Branch if Lower (Same as BCS)         | PC ← (PC) + 2 + rel ? C = 1                                                                                                                                                |          | _        | _        | _     | _  | REL                                                                                          | 25                               | rr                                                 | 3                                         |
| BLS rel                                                            | Branch if Lower or Same               | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 1$                                                                                                                               |          | _        | _        | _     | _  | REL                                                                                          | 23                               | rr                                                 | 3                                         |
| BMC rel                                                            | Branch if Interrupt Mask Clear        | PC ← (PC) + 2 + rel? I = 0                                                                                                                                                 | F        | _        | _        | _     | _  | REL                                                                                          | 2C                               | rr                                                 | 3                                         |
| BMI rel                                                            | Branch if Minus                       | PC ← (PC) + 2 + rel? N = 1                                                                                                                                                 | F        | _        | _        | _     | _  | REL                                                                                          | 2B                               | rr                                                 | 3                                         |
| BMS rel                                                            | Branch if Interrupt Mask Set          | PC ← (PC) + 2 + rel? I = 1                                                                                                                                                 | <u> </u> | _        | _        | _     | _  | REL                                                                                          | 2D                               | rr                                                 | 3                                         |
| BNE rel                                                            | Branch if Not Equal                   | $PC \leftarrow (PC) + 2 + rel? Z = 0$                                                                                                                                      | 1-       | _        | _        | _     | _  | REL                                                                                          | 26                               | rr                                                 | 3                                         |
| BPL rel                                                            | Branch if Plus                        | $PC \leftarrow (PC) + 2 + rel? N = 0$                                                                                                                                      | 1-       | _        | _        | _     | _  | REL                                                                                          | 2A                               | rr                                                 | 3                                         |
| BRA rel                                                            | Branch Always                         | PC ← (PC) + 2 + rel? 1 = 1                                                                                                                                                 | 1        | _        | _        | _     | _  | REL                                                                                          | 20                               | rr                                                 | 3                                         |
| BRCLR n opr rel                                                    | Branch if Bit n Clear                 | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0                                                                                                                                        | _        | _        | _        |       | ‡× | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7)                      | 07<br>09<br>0B                   | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr          | 5<br>5<br>5<br>5<br>5<br>5                |
| BRN rel                                                            | Branch Never                          | PC ← (PC) + 2 + rel? 1 = 0                                                                                                                                                 | $\vdash$ | <u> </u> | _        | _     | _  | REL                                                                                          | 21                               | rr                                                 | 3                                         |
| BRSET n opr rel                                                    | Branch if Bit n Set                   | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1                                                                                                                                        | _        | _        |          |       | *  | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 04<br>06<br>08<br>0A<br>0C       | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5           |
| BSET n opr                                                         | Set Bit n                             | Mn ← 1                                                                                                                                                                     | _        | _        |          |       |    | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7)                      | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd                   | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BSR rel                                                            | Branch to Subroutine                  | $\begin{array}{c} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _        | _        | _        | _     | _  | REL                                                                                          | AD                               | rr                                                 | 6                                         |
| 01.0                                                               | Clear Carry Bit                       | C ← 0                                                                                                                                                                      |          |          |          |       | 0  | INH                                                                                          | 98                               |                                                    | 2                                         |
| CLC                                                                | Olcar Garry Bit                       |                                                                                                                                                                            |          |          | ļ        |       | ľ  | '''''                                                                                        | 90                               |                                                    | -                                         |

MC68HC05K3 — Rev. 3.0

**Table 10-6. Instruction Set Summary (Continued)** 

| Source<br>Form                                                     | Operation                                 | Description                                                                                                                                                                                                                                             | Effect on CCR |   |            |       | n       | Address<br>Mode                       | Opcode                           | Operand                          | Cycles                |
|--------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|------------|-------|---------|---------------------------------------|----------------------------------|----------------------------------|-----------------------|
|                                                                    |                                           |                                                                                                                                                                                                                                                         | Н             | I | N          | z     | С       | Add                                   | Opc                              | Ope                              | ػٙ                    |
| CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X                     | Clear Byte                                | M ← \$00<br>A ← \$00<br>X ← \$00<br>M ← \$00<br>M ← \$00                                                                                                                                                                                                | _             | _ | 0          | 1     |         | DIR<br>INH<br>INH<br>IX1<br>IX        | 3F<br>4F<br>5F<br>6F<br>7F       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5 |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X | Compare Accumulator with Memory Byte      | (A) – (M)                                                                                                                                                                                                                                               | _             | _ | ‡×         | \$ \$ | <b></b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1<br>F1 | ii<br>dd<br>hh II<br>ee ff<br>ff |                       |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X                     | Complement Byte (One's Complement)        | $\begin{array}{c} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _             | _ | \$\tau\$   | ¢ ‡>  | 1       | DIR<br>INH<br>INH<br>IX1<br>IX        | 33<br>43<br>53<br>63<br>73       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5 |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index Register with Memory Byte   | (X) – (M)                                                                                                                                                                                                                                               | _             | _ | ‡ <b>×</b> | *     | *       | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff |                       |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X                     | Decrement Byte                            | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$     | _             | _ | ‡×         | ¢ ‡>  | _       | DIR<br>INH<br>INH<br>IX1<br>IX        | 3A<br>4A<br>5A<br>6A<br>7A       | dd<br>ff                         | 5<br>3<br>6<br>5      |
| EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X             | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$                                                                                                                                                                                                                           | _             | _ | ‡×         | \$ \$ | _       | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 1                   |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X                     | Increment Byte                            | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$     | _             | _ | ‡×         | ¢ ‡>  | _       | DIR<br>INH<br>INH<br>IX1<br>IX        | 3C<br>4C<br>5C<br>6C<br>7C       | dd<br>ff                         | 5<br>3<br>6<br>5      |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X             | Unconditional Jump                        | PC ← Jump Address                                                                                                                                                                                                                                       | _             | _ | _          | _     |         | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BC<br>CC<br>DC<br>EC<br>FC       |                                  |                       |

**Table 10-6. Instruction Set Summary (Continued)** 

| Source                                                             | Operation                            | Description                                                                                                                                                                                                      | I | Effect on CCR |            |          |          | Address<br>Mode                       | Opcode                           | Operand                          | Cycles                     |
|--------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------|------------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------|
| Form                                                               | operanon.                            | 2 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                                                                                                                                                          | Н | I             | N          | z        | С        | Add                                   | odo                              | Ope                              | င်                         |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X             | Jump to Subroutine                   | $ \begin{array}{c} PC \leftarrow (PC) + n \; (n = 1, 2,  or \; 3) \\ Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ PC \leftarrow Effective \; Address \\ \end{array} $ | _ | _             |            | _        | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BD<br>CD<br>DD<br>ED<br>FD       | dd<br>hh II<br>ee ff<br>ff       | 5<br>6<br>7<br>6<br>5      |
| LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X            | Load Accumulator with Memory Byte    | A ← (M)                                                                                                                                                                                                          | _ | _             | <b>‡</b> > | \$ \$    | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X            | Load Index Register with Memory Byte | X ← (M)                                                                                                                                                                                                          | _ | _             | \$         | < ‡×     | -        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X                     | Logical Shift Left (Same as ASL)     | D b7 b0                                                                                                                                                                                                          | _ | _             | \$         | \$ \$    | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX        | 38<br>48<br>58<br>68<br>78       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X                     | Logical Shift Right                  | 0                                                                                                                                                                                                                | _ | _             | 0          | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX        | 34<br>44<br>54<br>64<br>74       | dd<br>ff                         | 5<br>3<br>6<br>5           |
| MUL                                                                | Unsigned Multiply                    | $X : A \leftarrow (X) \times (A)$                                                                                                                                                                                | 0 | _             | _          | _        | 0        | INH                                   | 42                               |                                  | 11                         |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X                     | Negate Byte (Two's Complement)       | $\begin{array}{c} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$            | _ | _             | <b>‡</b> × | \$ \$    | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX        | 30<br>40<br>50<br>60<br>70       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| NOP                                                                | No Operation                         |                                                                                                                                                                                                                  | _ | _             | _          | _        | _        | INH                                   | 9D                               |                                  | 2                          |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR Accumulator with Memory   | $A \leftarrow (A) \vee (M)$                                                                                                                                                                                      | _ | _             | \$         | \$ \$    | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X                     | Rotate Byte Left through Carry Bit   | b7 b0                                                                                                                                                                                                            | _ | _             | \$         | \$ \$    | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX        | 39<br>49<br>59<br>69<br>79       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |

**Table 10-6. Instruction Set Summary (Continued)** 

| Source                                                               | Operation                                           | Description                                                                                                                                                                                                                                                                                                                                                               | Effect<br>CCF |          |          |          | n        | Address<br>Mode                       | Opcode                           | Operand                          | Cycles                     |
|----------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------|
| Form                                                                 | <b></b>                                             |                                                                                                                                                                                                                                                                                                                                                                           | Н             | I        | N        | Z        | С        | Add                                   | o                                | Ope                              | ပ်                         |
| ROR <i>opr</i><br>RORA<br>RORX<br>ROR <i>opr</i> ,X<br>ROR ,X        | Rotate Byte Right through Carry Bit                 | b7 b0                                                                                                                                                                                                                                                                                                                                                                     | _             | _        | ‡×       | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX        | 36<br>46<br>56<br>66<br>76       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| RSP                                                                  | Reset Stack Pointer                                 | SP ← \$00FF                                                                                                                                                                                                                                                                                                                                                               | _             | _        | _        | _        | _        | INH                                   | 9C                               |                                  | 2                          |
| RTI                                                                  | Return from Interrupt                               | $\begin{aligned} &SP \leftarrow (SP) + 1;  Pull  (CCR) \\ &SP \leftarrow (SP) + 1;  Pull  (A) \\ &SP \leftarrow (SP) + 1;  Pull  (X) \\ &SP \leftarrow (SP) + 1;  Pull  (PCH) \\ &SP \leftarrow (SP) + 1;  Pull  (PCL) \end{aligned}$                                                                                                                                     |               | <b>‡</b> | <b>‡</b> | \$       | <b>‡</b> | INH                                   | 80                               |                                  | 9                          |
| RTS                                                                  | Return from Subroutine                              | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL)                                                                                                                                                                                                                                                                                            | _             | _        | _        | _        | _        | INH                                   | 81                               |                                  | 6                          |
| SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$                                                                                                                                                                                                                                                                                                                                            | _             | _        | *        | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| SEC                                                                  | Set Carry Bit                                       | C ← 1                                                                                                                                                                                                                                                                                                                                                                     | _             | _        | _        | _        | 1        | INH                                   | 99                               |                                  | 2                          |
| SEI                                                                  | Set Interrupt Mask                                  | I ← 1                                                                                                                                                                                                                                                                                                                                                                     | _             | 1        | _        | _        | _        | INH                                   | 9B                               |                                  | 2                          |
| STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X               | Store Accumulator in Memory                         | M ← (A)                                                                                                                                                                                                                                                                                                                                                                   | _             | _        | ‡×       | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX        | B7<br>C7<br>D7<br>E7<br>F7       | dd<br>hh II<br>ee ff<br>ff       | 4<br>5<br>6<br>5<br>4      |
| STOP                                                                 | Stop Oscillator and Enable IRQ Pin                  |                                                                                                                                                                                                                                                                                                                                                                           | _             | 0        | _        | _        | _        | INH                                   | 8E                               |                                  | 2                          |
| STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X               | Store Index Register In Memory                      | $M \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                        | _             | _        | ‡×       | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BF<br>CF<br>DF<br>EF<br>FF       | dd<br>hh II<br>ee ff<br>ff       | 4<br>5<br>6<br>5<br>4      |
| SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X    | Subtract Memory Byte from Accumulator               | $A \leftarrow (A) - (M)$                                                                                                                                                                                                                                                                                                                                                  | _             | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| SWI                                                                  | Software Interrupt                                  | $\begin{array}{c} PC \leftarrow (PC) + 1;  Push  (PCL) \\ SP \leftarrow (SP) - 1;  Push  (PCH) \\ SP \leftarrow (SP) - 1;  Push  (X) \\ SP \leftarrow (SP) - 1;  Push  (A) \\ SP \leftarrow (SP) - 1;  Push  (CCR) \\ SP \leftarrow (SP) - 1;  I \leftarrow 1 \\ PCH \leftarrow Interrupt  Vector  High  Byte \\ PCL \leftarrow Interrupt  Vector  Low  Byte \end{array}$ | _             | 1        | _        |          | _        | INH                                   | 83                               |                                  | 10                         |
|                                                                      | Transfer Accumulator to Index Register              | X ← (A)                                                                                                                                                                                                                                                                                                                                                                   |               |          |          |          |          | INH                                   | 97                               |                                  | 2                          |

# **Table 10-6. Instruction Set Summary (Continued)**

| Source<br>Form                                 | Operation                              | Description | i |    | ec       |          | n | dress                          | Opcode                     | Operand  | Cycles                |
|------------------------------------------------|----------------------------------------|-------------|---|----|----------|----------|---|--------------------------------|----------------------------|----------|-----------------------|
|                                                |                                        | ·           | Н | I  | N        | Z        | С | Addr                           | o                          | obe      | ં                     |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero  | (M) - \$00  | _ |    | <b>+</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 |
| TXA                                            | Transfer Index Register to Accumulator | A ← (X)     | - | _  | -        | -        | - | INH                            | 9F                         |          | 2                     |
| WAIT                                           | Stop CPU Clock and Enable Interrupts   |             | - | 0; | ×-       | _        | _ | INH                            | 8F                         |          | 2                     |

| Α     | Accumulator                                                         | opr          | Operand (one or two bytes)           |
|-------|---------------------------------------------------------------------|--------------|--------------------------------------|
| С     | Carry/borrow flag                                                   | PC           | Program counter                      |
| CCR   | Condition code register                                             | PCH          | Program counter high byte            |
| dd    | Direct address of operand                                           | PCL          | Program counter low byte             |
| dd rr | Direct address of operand and relative offset of branch instruction | REL          | Relative addressing mode             |
| DIR   | Direct addressing mode                                              | rel          | Relative program counter offset byte |
| ee ff | High and low bytes of offset in indexed, 16-bit offset addressing   | rr           | Relative program counter offset byte |
| EXT   | Extended addressing mode                                            | SP           | Stack pointer                        |
| ff    | Offset byte in indexed, 8-bit offset addressing                     | X            | Index register                       |
| Н     | Half-carry flag                                                     | Z            | Zero flag                            |
| hh II | High and low bytes of operand address in extended addressing        | #            | Immediate value                      |
| 1     | Interrupt mask                                                      | ^            | Logical AND                          |
| ii    | Immediate operand byte                                              | <b>V</b>     | Logical OR                           |
| IMM   | Immediate addressing mode                                           | $\oplus$     | Logical EXCLUSIVE OR                 |
| INH   | Inherent addressing mode                                            | ()           | Contents of                          |
| IX    | Indexed, no offset addressing mode                                  | -()          | Negation (two's complement)          |
| IX1   | Indexed, 8-bit offset addressing mode                               | $\leftarrow$ | Loaded with                          |
| IX2   | Indexed, 16-bit offset addressing mode                              | ?            | If                                   |
| M     | Memory location                                                     | :            | Concatenated with                    |
| N     | Negative flag                                                       | <b>‡</b>     | Set or cleared                       |
| n     | Any bit                                                             | _            | Not affected                         |
|       |                                                                     |              |                                      |

112

MC68HC05K3 — Rev. 3.0

### Table 10-7. Opcode Map

|            | Bit Mani             | pulation            | Branch                |                   | Read                    | I-Modify-\         | Vrite             |                      | Con                | trol              |                   |                   | Register          | /Memory           |                   |                  | ]          |
|------------|----------------------|---------------------|-----------------------|-------------------|-------------------------|--------------------|-------------------|----------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------|
|            | DIR                  | DIR                 | REL                   | DIR               | INH                     | INH                | IX1               | IX                   | INH                | INH               | IMM               | DIR               | EXT               | IX2               | IX1               | IX               | 1          |
| MSB<br>LSB | 0                    | 1                   | 2                     | 3                 | 4                       | 5                  | 6                 | 7                    | 8                  | 9                 | Α                 | В                 | С                 | D                 | Е                 | F                | MSB<br>LSB |
| 0          | -                    |                     | 3<br>BRA<br>2 REL     | 5<br>NEG<br>2 DIR | 3<br>NEGA<br>1 INH      | 3<br>NEGX<br>1 INH | 6<br>NEG<br>2 IX1 | 5<br>NEG<br>1 IX     | 9<br>RTI<br>1 INH  |                   | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 5<br>SUB<br>3 IX2 | 4<br>SUB<br>2 IX1 | 3<br>SUB<br>1 IX | 0          |
| 1          |                      | 5<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL     |                   |                         |                    |                   |                      | 6<br>RTS<br>1 INH  |                   | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 5<br>CMP<br>3 IX2 | 4<br>CMP<br>2 IX1 | 3<br>CMP<br>1 IX | 1          |
| 2          | 5<br>BRSET1<br>3 DIR | 5<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL     |                   | 11<br>MUL<br>1 INH      |                    |                   |                      |                    |                   | 2<br>SBC<br>2 IMM | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | 5<br>SBC<br>3 IX2 | 4<br>SBC<br>2 IX1 | 3<br>SBC<br>1 IX | 2          |
| 3          |                      |                     | 3<br>BLS<br>2 REL     | 5<br>COM<br>2 DIR | COMA<br>1 INH           |                    | 6<br>COM<br>2 IX1 | 5<br>COM<br>1 IX     | 10<br>SWI<br>1 INH |                   | CPX<br>2 IMM      | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | 5<br>CPX<br>3 IX2 | 4<br>CPX<br>2 IX1 | 3<br>CPX<br>1 IX | 3          |
| 4          |                      |                     |                       | 5<br>LSR<br>2 DIR | 3<br>LSRA<br>1 INH      | 3<br>LSRX<br>1 INH | 6<br>LSR<br>2 IX1 | 5<br>LSR<br>1 IX     |                    |                   | 2<br>AND<br>2 IMM |                   | 4<br>AND<br>3 EXT | 5<br>AND<br>3 IX2 | 4<br>AND<br>2 IX1 | 3<br>AND<br>1 IX | 4          |
| 5          |                      |                     | 3<br>BCS/BLO<br>2 REL |                   |                         |                    |                   |                      |                    |                   | 2<br>BIT<br>2 IMM |                   | 4<br>BIT<br>3 EXT | 5<br>BIT<br>3 IX2 | 4<br>BIT<br>2 IX1 | 3<br>BIT<br>1 IX | 5          |
| 6          |                      |                     | 3<br>BNE<br>2 REL     | 5<br>ROR<br>2 DIR | 3<br>RORA<br>1 INH      |                    | 6<br>ROR<br>2 IX1 | 5<br>ROR<br>1 IX     |                    |                   | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR |                   | 5<br>LDA<br>3 IX2 | 4<br>LDA<br>2 IX1 | 3<br>LDA<br>1 IX | 6          |
| 7          |                      |                     |                       | 5<br>ASR<br>2 DIR | 3<br>ASRA<br>1 INH      |                    | 6<br>ASR<br>2 IX1 | 5<br>ASR<br>1 IX     |                    | 2<br>TAX<br>1 INH |                   |                   | 5<br>STA<br>3 EXT | 6<br>STA<br>3 IX2 | 5<br>STA<br>2 IX1 | 4<br>STA<br>1 IX | 7          |
| 8          |                      |                     | 3<br>BHCC<br>2 REL    | ASL/LSL<br>2 DIR  | 3<br>ASLA/LSLA<br>1 INH | 1 INH              | 2 IX1             | 5<br>ASL/LSL<br>1 IX |                    |                   | 2<br>EOR<br>2 IMM |                   | 4<br>EOR<br>3 EXT | 5<br>EOR<br>3 IX2 | 4<br>EOR<br>2 IX1 | 3<br>EOR<br>1 IX | 8          |
| 9          | 5<br>BRCLR4<br>3 DIR | 5<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL    | 5<br>ROL<br>2 DIR | 3<br>ROLA<br>1 INH      | 3<br>ROLX<br>1 INH | 6<br>ROL<br>2 IX1 | 5<br>ROL<br>1 IX     |                    | 2<br>SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 5<br>ADC<br>3 IX2 | 4<br>ADC<br>2 IX1 | 3<br>ADC<br>1 IX | 9          |
| Α          | 5<br>BRSET5<br>3 DIR | 5<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL     | 5<br>DEC<br>2 DIR | 3<br>DECA<br>1 INH      | 3<br>DECX<br>1 INH | 6<br>DEC<br>2 IX1 | 5<br>DEC<br>1 IX     |                    |                   |                   | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 5<br>ORA<br>3 IX2 | 4<br>ORA<br>2 IX1 | 3<br>ORA<br>1 IX | Α          |
| В          | 5<br>BRCLR5<br>3 DIR |                     | 3<br>BMI<br>2 REL     |                   |                         |                    |                   |                      |                    |                   | 2<br>ADD<br>2 IMM |                   |                   | 5<br>ADD<br>3 IX2 | 4<br>ADD<br>2 IX1 | 3<br>ADD<br>1 IX | В          |
| С          | 5<br>BRSET6<br>3 DIR | 5<br>BSET6<br>2 DIR | 3<br>BMC<br>2 REL     | 5<br>INC<br>2 DIR | 3<br>INCA<br>1 INH      | INCX<br>1 INH      | 6<br>INC<br>2 IX1 | 5<br>INC<br>1 IX     |                    | 2<br>RSP<br>1 INH |                   | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | 3<br>JMP<br>2 IX1 | 2<br>JMP<br>1 IX | С          |
| D          | 5<br>BRCLR6<br>3 DIR | 5<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL     | 4<br>TST<br>2 DIR | 3<br>TSTA<br>1 INH      | TSTX<br>1 INH      | 5<br>TST<br>2 IX1 | 4<br>TST<br>1 IX     |                    | 2<br>NOP<br>1 INH | 6<br>BSR<br>2 REL | 5<br>JSR<br>2 DIR | 6<br>JSR<br>3 EXT | 7<br>JSR<br>3 IX2 | 6<br>JSR<br>2 IX1 | 5<br>JSR<br>1 IX | D          |
| E          | 5<br>BRSET7<br>3 DIR | 5<br>BSET7<br>2 DIR | 3<br>BIL<br>2 REL     |                   |                         |                    |                   |                      | 2<br>STOP<br>1 INH |                   | 2<br>LDX<br>2 IMM | 3<br>LDX<br>2 DIR | 4<br>LDX<br>3 EXT | 5<br>LDX<br>3 IX2 | 4<br>LDX<br>2 IX1 | 3<br>LDX<br>1 IX | E          |
| F          | 5<br>BRCLR7<br>3 DIR | 5<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL     | 5<br>CLR<br>2 DIR | 3<br>CLRA<br>1 INH      | 3<br>CLRX<br>1 INH | 6<br>CLR<br>2 IX1 | 5<br>CLR<br>1 IX     | 2<br>WAIT<br>1 INH | 2<br>TXA<br>1 INH |                   | 4<br>STX<br>2 DIR | 5<br>STX<br>3 EXT | 6<br>STX<br>3 IX2 | 5<br>STX<br>2 IX1 | 4<br>STX<br>1 IX | F          |
|            | INH = Inhe           |                     |                       | Relative          | Offset                  |                    |                   |                      |                    |                   | MSB               | 0                 | MSB of 0          | Opcode in         | Hexadecin         | nal              |            |

IMM = Immediate

DIR = Direct

EXT = Extended

IX = Indexed, No Offset IX1 = Indexed, 8-Bit Offset

IX2 = Indexed, 16-Bit Offset

LSB 5 BRSET0 3 DIR LSB of Opcode in Hexadecimal 0

Number of Cycles Opcode Mnemonic Number of Bytes/Addressing Mode

# Section 11. Electrical Specifications

### 11.1 Contents

| 11.2 | Maximum Ratings11                      |
|------|----------------------------------------|
| 11.3 | Operating Range11                      |
| 11.4 | Thermal Characteristics                |
| 11.5 | 5.0 Volt DC Electrical Characteristics |
| 11.6 | 2.5 Volt DC Electrical Characteristics |
| 11.7 | 5.0 Volt Control Timing                |
| 11.8 | 2.5 Volt Control Timing                |

# 11.2 Maximum Ratings

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table below. Keep  $V_{IN}$  and  $V_{OUT}$  within the range  $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either  $V_{SS}$  or  $V_{DD}$ 

| Rating                                                                 | Symbol           | Value                                        | Unit |
|------------------------------------------------------------------------|------------------|----------------------------------------------|------|
| Supply Voltage                                                         | V <sub>DD</sub>  | -0.3 to + 7.0                                | V    |
| Input Voltage                                                          | V <sub>IN</sub>  | $V_{SS} - 0.3 \text{ to}$<br>$V_{DD} + -0.3$ | V    |
| Input Voltage (IRQ Pin Only)                                           | V <sub>IN</sub>  | 2 x V <sub>DD</sub>                          | ٧    |
| Current Drain per Pin<br>Excluding V <sub>DD</sub> and V <sub>SS</sub> | I                | 25                                           | mA   |
| Storage Temperature Range                                              | T <sub>STG</sub> | -65 to + 150                                 | °C   |

### NOTE:

This device is not guaranteed to operate properly at the maximum ratings. Refer to 11.5 5.0 Volt DC Electrical Characteristics<sup>1</sup> and 11.6 2.5 Volt DC Electrical Characteristics<sup>1</sup> for guaranteed operating conditions.

# 11.3 Operating Range

| Characteristic                                                                | Symbol            | Value                                                      | Unit |
|-------------------------------------------------------------------------------|-------------------|------------------------------------------------------------|------|
| Operating Temperature Range<br>MC68HC05K3 (Standard)<br>MC68HC05K3 (Extended) | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>–40 to +85 | °C   |
| Supply Voltage Range for Internal Charge Pump Operation                       | V <sub>DDCP</sub> | 3.0 to 5.5                                                 | ٧    |

# 11.4 Thermal Characteristics

| Characteristic               | Symbol        | Value      | Unit |
|------------------------------|---------------|------------|------|
| Thermal Resistance PDIP SOIC | $\theta_{JA}$ | 100<br>140 | °C/W |

### 11.5 5.0 Volt DC Electrical Characteristics<sup>1</sup>

| Characteristic                                                                                              | Symbol                           | Min                   | Тур           | Max                   | Unit           |
|-------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|---------------|-----------------------|----------------|
| Output High Voltage (I <sub>LOAD</sub> = -0.8 mA)<br>PA7-PA0, PB1/OSC3, PB0                                 | V <sub>OH</sub>                  | V <sub>DD</sub> -0.8  | _             | _                     | V              |
| Output Low Voltage PA3-PA0, PB1/OSC3, PB0 (I <sub>LOAD</sub> = 1.6 mA) PA7-PA4 (I <sub>LOAD</sub> = 8.0 mA) | V <sub>OL</sub>                  | _                     |               | 0.4<br>0.4            | V              |
| Input High Voltage PA0-PA7, PB0, PB1/OSC3, IRQ, RESET, OSC1                                                 | V <sub>IH</sub>                  | 0.7 x V <sub>DD</sub> | _             | V <sub>DD</sub>       | V              |
| Input Low Voltage PA0–PA7, PB0, PB1/OSC3, IRQ, RESET, OSC1                                                  | V <sub>IL</sub>                  | V <sub>ss</sub>       | _             | 0.2 x V <sub>DD</sub> | V              |
| Supply Current (f <sub>OP</sub> = 2 MHz, see Notes 4–8) Run Wait Stop                                       |                                  | _                     |               | 5.0<br>3.0            | mA<br>mA       |
| 25 °C<br>0 °C to +70 °C (Standard)<br>–40 °C to +85 °C (Extended)                                           | I <sub>DD</sub>                  | _<br>_<br>_           | 100<br>—<br>— | 200<br>400<br>500     | nA<br>nA<br>nA |
| I/O Ports Hi-Z Leakage Current PA0–PA7, PB0–PB1 (Without Pulldowns Activated)                               | I <sub>IL</sub>                  | _                     | 0.2           | 1                     | μА             |
| Input Pulldown Current<br>PA0-PA7, PB0-PB1                                                                  | I <sub>IL</sub>                  | 50                    | 100           | 200                   | μΑ             |
| Input Current IRQ, OSC1 RESET $(V_{IN} = V_{IH})$ RESET $(V_{IN} = V_{IL})$                                 | I <sub>IN</sub>                  |                       | —<br>15<br>50 | 1<br>                 | μА             |
| RESET, Internal Pulldown Device                                                                             | I <sub>IN</sub>                  | 1.0                   | 4.0           | 8.0                   | mA             |
| Capacitance Ports (As Input or Output) RESET, IRQ, OSC1, OSC2                                               | C <sub>OUT</sub> C <sub>IN</sub> |                       |               | 12<br>8               | pF             |
| Crystal/Ceramic Resonator Oscillator Mode Internal Resistor OSC1 to OSC2                                    | R <sub>osc</sub>                 | 1.0                   | 2.0           | 3.0                   | MΩ             |

#### NOTES:

- 1.V  $_{DD}$  = 5.0 Vdc  $\,\pm$  10%, V  $_{SS}$  = 0 Vdc, T  $_{A}$  = -40  $^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise noted
- 2.All values shown reflect average measurements.
- 3. Typical values at midpoint of voltage range, 25 °C only.
- 4. Wait IDD: Only timer system active
- 5.Run (Operating)  $I_{DD}$ , Wait  $I_{DD}$ : Measured using external square wave clock source to OSC1, all inputs 0.2 Vdc from rail; no DC loads, less than 50 pF on all outputs,  $C_1 = 20$  pF on OSC2.
- 6. Wait, Stop  $I_{DD}$ : All ports configured as inputs,  $V_{IL}$  = 0.2 Vdc,  $V_{IH}$  =  $V_{DD}$  -0.2 Vdc.
- 7.Stop  $I_{DD}$  measured with OSC1 =  $V_{DD}$ ,  $\overline{RESET}$  open
- 8. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance.

# 11.6 2.5 Volt DC Electrical Characteristics<sup>1</sup>

| Characteristic                                                                                              | Symbol                           | Min                   | Тур          | Max                   | Unit           |
|-------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|--------------|-----------------------|----------------|
| Output High Voltage (I <sub>LOAD</sub> = -0.4 mA)<br>PA7-PA0, PB1/OSC3, PB0                                 | V <sub>OH</sub>                  | V <sub>DD</sub> -0.3  | _            | _                     | V              |
| Output Low Voltage PA3-PA0, PB1/OSC3, PB0 (I <sub>LOAD</sub> = 0.4 mA) PA7-PA4 (I <sub>LOAD</sub> = 3.0 mA) | V <sub>OL</sub>                  | _                     | _            | 0.3<br>0.3            | V              |
| Input High Voltage PA0-PA7, PB0, PB1/OSC3, IRQ, RESET, OSC1                                                 | V <sub>IH</sub>                  | 0.7 x V <sub>DD</sub> | _            | V <sub>DD</sub>       | V              |
| Input Low Voltage PA0–PA7, PB0, PB1/OSC3, IRQ, RESET, OSC1                                                  | V <sub>IL</sub>                  | V <sub>ss</sub>       | _            | 0.2 x V <sub>DD</sub> | V              |
| Supply Current (f <sub>OP</sub> = 1 MHz, see Notes 4–8) Run Wait Stop                                       |                                  | _                     | _            | 2.0<br>0.75           | mA<br>mA       |
| 25 °C<br>0 °C to +70 °C (Standard)<br>–40 °C to +85 °C (Extended)                                           | I <sub>DD</sub>                  | _<br>_<br>_           | 50<br>—<br>— | 100<br>175<br>200     | nA<br>nA<br>nA |
| I/O Ports Hi-Z Leakage Current PA0–PA7, PB0–PB1 (Without Individual Pulldown Activated)                     | I <sub>IL</sub>                  | _                     | 0.1          | 1                     | μА             |
| Input Pulldown Current<br>PA0-PA7, PB0-PB1                                                                  | I <sub>IL</sub>                  | 25                    | 50           | 100                   | μΑ             |
| Input Current IRQ, OSC1 RESET $(V_{IN} = V_{IH})$ RESET $(V_{IN} = V_{IL})$                                 | I <sub>IN</sub>                  |                       | <br>10<br>30 | 1<br>                 | μΑ             |
| RESET, Internal Pulldown Device                                                                             | I <sub>IN</sub>                  | 0.2                   | 2.0          | 4.0                   | mA             |
| Capacitance Ports (As Input or Output) RESET, IRQ, OSC1, OSC2                                               | C <sub>OUT</sub> C <sub>IN</sub> |                       |              | 12<br>8               | pF             |
| Crystal/Ceramic Resonator Oscillator Mode Internal Resistor OSC1 to OSC2                                    | R <sub>osc</sub>                 | 1.0                   | 2.0          | 3.0                   | MΩ             |

#### NOTES

- $1.V_{DD}$  = 2.5 Vdc  $\pm$  0.7 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40 °C to +85 °C, unless otherwise note
- 2.All values shown reflect average measurements.
- 3. Typical values at midpoint of voltage range, 25 °C only.
- 4. Wait IDD: Only timer system active
- 5.Run (Operating)  $I_{DD}$ , Wait  $I_{DD}$ : Measured using external square wave clock source to OSC1, all inputs 0.2 Vdc from rail; no DC loads, less than 50 pF on all outputs,  $C_L = 20$  pF on OSC2.
- 6.Wait, Stop  $I_{DD}$ : All ports configured as inputs,  $V_{IL}$  = 0.2 Vdc,  $V_{IH}$  =  $V_{DD}$  -0.2 Vdc.
- 7.Stop  $I_{DD}$  measured with OSC1 =  $V_{DD}$ ,  $\overline{RESET}$  open
- 8. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance.

# 11.7 5.0 Volt Control Timing<sup>1</sup>

| Characteristic                                                                                                                              | Symbol            | Min                     | Max                       | Unit             |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|---------------------------|------------------|
| Frequency of Operation 3-Pin RC Oscillator Option 2-Pin RC Oscillator Option Crystal Oscillator Option External Clock Source                | f <sub>osc</sub>  | 0.1<br>0.1<br>0.5<br>DC | 1.25<br>2.7<br>4.0<br>4.0 | MHz              |
| Internal Operating Frequency RC Oscillator ( $f_{OSC} \div 2$ ) Crystal Oscillator ( $f_{OSC} \div 2$ ) External Clock ( $f_{OSC} \div 2$ ) | f <sub>OP</sub>   | 0.5<br>1.0<br>DC        | 1.0<br>2.0<br>2.0         | MHz              |
| Cycle Time (1 ÷ f <sub>OP</sub> )                                                                                                           | t <sub>cyc</sub>  | 500                     | _                         | ns               |
| RC Oscillator Stabilization Time                                                                                                            | t <sub>RCON</sub> | _                       | 1                         | ms               |
| Crystal Oscillator Startup Time (Crystal Oscillator Option)                                                                                 | t <sub>OXON</sub> | _                       | 100                       | ms               |
| Stop Recovery Startup Time (Crystal Oscillator Option)                                                                                      | t <sub>ILCH</sub> | _                       | 100                       | ms               |
| RESET Pulse Width Low                                                                                                                       | t <sub>RL</sub>   | 1.5                     | _                         | t <sub>CYC</sub> |
| Timer Resolution (see Note 2)                                                                                                               | t <sub>RESL</sub> | 4.0                     | _                         | t <sub>CYC</sub> |
| IRQ Interrupt Pulse Width Low (Edge-Triggered)                                                                                              | t <sub>ILIH</sub> | 125                     | _                         | ns               |
| IRQ Interrupt Pulse Period                                                                                                                  | t <sub>ILIL</sub> | Note 3                  | _                         | t <sub>CYC</sub> |
| PA0 through PA3 Interrupt Pulse Width High (Edge-Triggered)                                                                                 | t <sub>IHIL</sub> | 125                     | _                         | ns               |
| PA0 through PA3 Interrupt Pulse Period                                                                                                      | t <sub>IHIH</sub> | Note 3                  | _                         | t <sub>CYC</sub> |
| OSC1 Pulse Width                                                                                                                            | t                 | 90                      | _                         | ns               |
| 2-Pin RC Oscillator Frequency Combined Stability (see Note 4) $f_{OSC} = 500 \text{ kHz}$                                                   | $\Delta f_{OSC}$  | _                       | ±35                       | %                |
| 3-Pin RC Oscillator Frequency Combined Stability (see Note 4) $f_{OSC}$ = 500 kHz                                                           | $\Delta f_{OSC}$  | _                       | ±25                       | %                |
| PEEPROM Bit Programming Time                                                                                                                | t <sub>EPGM</sub> | _                       | 10                        | ms               |
| PEEPROM Byte Erase Time                                                                                                                     | t <sub>ERBT</sub> | _                       | 10                        | ms               |
| PEEPROM Bulk Erase Time                                                                                                                     | t <sub>ERBK</sub> | _                       | 30                        | ms               |
| PEEPROM Charge Pump Startup Time                                                                                                            | t <sub>CP</sub>   | _                       | 1                         | ms               |

 $<sup>1.</sup>V_{DD}$  = 5.0 Vdc  $\,\pm\,10\%,\,V_{SS}$  = 0 Vdc,  $T_A$  = -40 °C to +85 °C, unless otherwise note 2.The 2-bit timer prescaler is the limiting factor in determining timer resolution.

<sup>3.</sup> The minimum period  $t_{\text{ILIL}}$  or  $t_{\text{IHIH}}$  should not be less than the number of cycles it takes to execute the interrupt service routine plus 19  $t_{\rm CYC}$ .

<sup>4.</sup>Effects of processing, temperature, and supply voltage (including tolerances of external 1% R and 2% C).

# 11.8 2.5 Volt Control Timing<sup>1</sup>

| Characteristic                                                                                                                              | Symbol            | Min                     | Max                      | Unit             |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|--------------------------|------------------|
| Frequency of Operation 3-Pin RC Oscillator Option 2-Pin RC Oscillator Option Crystal Oscillator Option External Clock Source                | f <sub>osc</sub>  | 0.1<br>0.1<br>0.4<br>DC | 0.6<br>0.7<br>1.0<br>1.0 | MHz              |
| Internal Operating Frequency RC Oscillator ( $f_{OSC} \div 2$ ) Crystal Oscillator ( $f_{OSC} \div 2$ ) External Clock ( $f_{OSC} \div 2$ ) | f <sub>OP</sub>   | _<br>_<br>DC            | 350<br>500<br>500        | kHz              |
| Cycle Time (1 ÷ f <sub>OP</sub> )                                                                                                           | t <sub>CYC</sub>  | 2.0                     | _                        | μs               |
| RC Oscillator Stabilization Time                                                                                                            | t <sub>RCON</sub> | _                       | 1                        | ms               |
| Crystal Oscillator Startup Time (Crystal Oscillator Option)                                                                                 | t <sub>OXON</sub> | _                       | 100                      | ms               |
| Stop Recovery Startup Time (Crystal Oscillator Option)                                                                                      | t <sub>ILCH</sub> | _                       | 100                      | ms               |
| RESET Pulse Width Low                                                                                                                       | t <sub>RL</sub>   | 1.5                     | _                        | t <sub>CYC</sub> |
| Timer Resolution (see Note 2)                                                                                                               | t <sub>RESL</sub> | 4.0                     | _                        | t <sub>CYC</sub> |
| IRQ Interrupt Pulse Width Low (Edge-Triggered)                                                                                              | t <sub>ILIH</sub> | 125                     | _                        | ns               |
| IRQ Interrupt Pulse Period                                                                                                                  | t <sub>ILIL</sub> | Note 3                  | _                        | t <sub>CYC</sub> |
| PA0 through PA3 Interrupt Pulse Width High (Edge-Triggered)                                                                                 | t <sub>IHIL</sub> | 125                     | _                        | ns               |
| PA0 through PA3 Interrupt Pulse Period                                                                                                      | t <sub>IHIH</sub> | Note 3                  | _                        | t <sub>CYC</sub> |
| OSC1 Pulse Width                                                                                                                            | t                 | 90                      | _                        | ns               |
| 2-Pin RC Oscillator Frequency Combined Stability (see Note 4) $f_{OSC} = 500 \text{ kHz}$                                                   | $\Delta f_{OSC}$  | _                       | ±35                      | %                |
| 3-Pin RC Oscillator Frequency Combined Stability (see Note 4) $f_{OSC} = 500 \text{ kHz}$                                                   | $\Delta f_{OSC}$  | _                       | ±15                      | %                |

#### **NOTES**

<sup>1.</sup>V<sub>DD</sub> = 2.5 Vdc  $\pm$  0.7 Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = -40 °C to +85 °C, unless otherwise noted

<sup>2.</sup> The 2-bit timer prescaler is the limiting factor in determining timer resolution.

<sup>3.</sup> The minimum period  $t_{ILIL}$  or  $t_{IHIH}$  should not be less than the number of cycles it takes to execute the interrupt service routine plus 19  $t_{CYC}$ .

<sup>4.</sup>Effects of processing, temperature, and supply voltage (including tolerances of external 1% R and 2% C).



# Section 12. Mechnical Specifications

### 12.1 Contents

| 12.2 | Introduction                                | .121 |
|------|---------------------------------------------|------|
| 12.3 | Dual-In-Line Package (Case 648)             | .122 |
| 12.4 | Small Outline Integrated Circuit (Case 751) | .122 |

### 12.2 Introduction

The MC68HC05K3 is available in the following packages:

- 648 Plastic dual in-line package (PDIP)
- 751 Small outline integrated circuit (SOIC)

The following figures show the latest packages at the time of this publication. To make sure that you have the latest package specifications, contact one of the following:

- Local Motorola Sales Office
- Motorola Mfax
  - Phone 602-244-6609
  - EMAIL rmfax0@email.sps.mot.com
- Worldwide Web (wwweb) at http://design-net.com

Follow Mfax or wwweb on-line instructions to retrieve the current mechanical specifications.

# 12.3 Dual-In-Line Package (Case 648)



|     | INCHES  |       | MILLIM   | ETERS    |  |
|-----|---------|-------|----------|----------|--|
| DIM | MIN     | MAX   | MIN      | MAX      |  |
| Α   | 0.740   | 0.770 | 18.80    | 19.55    |  |
| В   | 0.250   | 0.270 | 6.35     | 6.85     |  |
| С   | 0.145   | 0.175 | 3.69     | 4.44     |  |
| D   | 0.015   | 0.021 | 0.39     | 0.53     |  |
| F   | 0.040   | 0.70  | 1.02     | 1.77     |  |
| G   | 0.100 E | BSC   | 2.54 BSC |          |  |
| Н   | 0.050 E | BSC   | 1.27 E   | 1.27 BSC |  |
| J   | 0.008   | 0.015 | 0.21     | 0.38     |  |
| K   | 0.110   | 0.130 | 2.80     | 3.30     |  |
| L   | 0.295   | 0.305 | 7.50     | 7.74     |  |
| M   | 0°      | 10°   | 0°       | 10°      |  |
| S   | 0.020   | 0.040 | 0.51     | 1.01     |  |

# 12.4 Small Outline Integrated Circuit (Case 751)



|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 10.15       | 10.45 | 0.400     | 0.411 |
| В   | 7.40        | 7.60  | 0.292     | 0.299 |
| С   | 2.35        | 2.65  | 0.093     | 0.104 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.50        | 0.90  | 0.020     | 0.035 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.25        | 0.32  | 0.010     | 0.012 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| М   | 0°          | 7°    | 0°        | 7°    |
| Р   | 10.05       | 10.55 | 0.395     | 0.415 |
| D   | 0.25        | 0.75  | 0.010     | 0.020 |

# Section 13. Ordering Information

### 13.1 Contents

| 13.2 | Introduction                  | .123 |
|------|-------------------------------|------|
| 13.3 | MCU Ordering Forms            | .123 |
| 13.4 | Application Program Media     | .124 |
| 13.5 | ROM Program Verification      | .125 |
| 13.6 | ROM Verification Units (RVUs) | .126 |
| 13.7 | MC Order Numbers              | .126 |

### 13.2 Introduction

This section contains instructions for ordering custom-masked ROM MCUs.

# 13.3 MCU Ordering Forms

To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Motorola representative. Submit the following items when ordering MCUs:

- A current MCU ordering form that is completely filled out (Contact your Motorola sales office for assistance.)
- A copy of the customer specification if the customer specification deviates from the Motorola specification for the MCU
- Customer's application program on one of the media listed in 13.4
   Application Program Media

The current MCU ordering form is also available through the Motorola Freeware Bulletin Board Service (BBS). The telephone number is (512) 891-FREE. After making the connection, type bbs in lowercase letters. Then press the return key to start the BBS software.

# 13.4 Application Program Media

Please deliver the application program to Motorola in one of the following media:

- Macintosh<sup>®1</sup> 3-1/2-inch diskette (double-sided 800 K or double-sided high-density 1.4 M)
- MS-DOS<sup>®2</sup> or PC-DOS<sup>TM3</sup> 3-1/2-inch diskette (double-sided 720 K or double-sided high-density 1.44 M)
- MS-DOS<sup>®</sup> or PC-DOS<sup>™</sup> 5-1/4-inch diskette (double-sided double-density 360 K or double-sided high-density 1.2 M)

Use positive logic for data and addresses.

When submitting the application program on a diskette, clearly label the diskette with the following information:

- Customer name
- Customer part number
- Project or product name
- File name of object code
- Date
- Name of operating system that formatted diskette
- Formatted capacity of diskette

On diskettes, the application program must be in Motorola's S-record format (S1 and S9 records), a character-based object file format generated by M6805 cross assemblers and linkers.

<sup>1.</sup> Macintosh is a registered trademark of Apple Computer, Inc.

<sup>2.</sup> MS-DOS is a registered trademark of Microsoft Corporation.

<sup>3.</sup> PC-DOS is a trademark of International Business Machines Corporation.

Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all non-user ROM locations blank. Refer to the current MCU ordering form for additional requirements. Motorola may request pattern re-submission if non-user areas contain any non-zero code.

If the memory map has two user ROM areas with the same addresses, then write the two areas in separate files on the diskette. Label the diskette with both filenames.

In addition to the object code, a file containing the source code can be included. Motorola keeps this code confidential and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the filename of the source code.

# 13.5 ROM Program Verification

The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits the MCU order along with the application program.

Motorola inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain non-user ROM code, such as self-check code. Motorola sends the customer a computer printout of the listing verify file along with a listing verify form.

To aid the customer in checking the listing verify file, Motorola will program the listing verify file into customer-supplied blank preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned.

Check the listing verify file thoroughly, then complete and sign the listing verify form and return the listing verify form to Motorola. The signed

listing verify form constitutes the contractual agreement for the creation of the custom mask.

### 13.6 ROM Verification Units (RVUs)

After receiving the signed listing verify form, Motorola manufactures a custom photographic mask. The mask contains the customer's application program and is used to process silicon wafers. The application program cannot be changed after the manufacture of the mask begins. Motorola then produces 10 MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested to 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The 10 RVUs are free of charge with the minimum order quantity. These units are not to be used for qualification or production. RVUs are not guaranteed by Motorola Quality Assurance.

### 13.7 MC Order Numbers

The following table shows the MC order numbers for the available package types.

| MC Order Number          | Operating<br>Temperature Range |
|--------------------------|--------------------------------|
| MC68HC05K3P (Standard)   | –0 ° to 70 °C                  |
| MC68HC05K3CP (Extended)  | –40 ° to 85 °C                 |
| MC68HC05K3DW (Standard)  | −0 ° to 70 °C                  |
| MC68HC05K3CDW (Extended) | −40 ° to 85 °C                 |

NOTES:

P = Plastic Dual In-Line Package

DW = Small Outline Integrated Circuit (SOIC) Package

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609

INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku,

Tokyo 135, Japan. 03-3521-8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong.

852-26629298

