### INTEGRATED CIRCUITS # DATA SHEET # GTL2004 Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator Product specification Supersedes data of 1999 Jul 19 ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### **FEATURES** - Operates as a quad GTL/GTL+ sampling receiver or as a LVTTL/TTL to GTL/GTL+ driver - Quad bidirectional bus interface - Separate latch enable for each bit - Live insertion/extraction permitted - ullet B outputs include 30 $\Omega$ series resistance - Latch-up protection exceeds 500 mA per JESD78 - ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-CC101 #### **DESCRIPTION** The GTL2004 is a quad translating transceiver designed for 3.3V system interface with a GTL/GTL+ bus. The direction pin allows the part to function as either a GTL to TTL sampling receiver or as a TTL to GTL interface. Separate latch enables allow sampling and holding of data from the GTL bus. #### **PIN CONFIGURATION** #### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |----------------|-----------------|-----------------------------------| | 15 | DIR | Direction control input | | 1, 3, 5, 7 | A0 – A3 | Data inputs/outputs (A side, GTL) | | 11, 12, 13, 14 | B0 – B3 | Data inputs/outputs (B side, TTL) | | 2, 4, 6, 9 | LE0 – LE3 | Latch enables | | 10 | GTLREF | GTL reference voltage | | 8 GND | | Ground (0 V) | | 16 | V <sub>CC</sub> | Positive supply voltage | #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS | TYPICAL | | UNIT | | |--------------------------------------|-------------------------------------------|-----------------------------------------------------|------------|------------|------|--| | STWBOL | PARAMETER | T <sub>amb</sub> = 25°C | B to A | A to B | UNII | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | C <sub>L</sub> = 50 pF; V <sub>CC</sub> = 3.3 V | 2.0<br>1.8 | 4.4<br>4.7 | ns | | | C <sub>IN</sub> | Input capacitance DIR, LEn | $V_I = 0 \text{ V or } V_{CC}$ | 3.0 | 3.0 | pF | | | C <sub>I/O</sub> | I/O pin capacitance | Outputs disabled; V <sub>I/O</sub> = 0 V or 3.152 V | 7.2 | 4.6 | pF | | #### **ORDERING INFORMATION** | PACKAGES | TEMPERATURE RANGE | ORDER CODE | DWG NUMBER | |------------------------------|-------------------|---------------|------------| | 16-Pin Plastic TSSOP Type II | −40°C to +85°C | GTL2004 PW DH | SOT403-1 | ## Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### **LOGIC SYMBOL** #### **FUNCTION TABLE** | INP | TUT | INPUT/OUTPUT | | | | |-----|-----|--------------|---------|--|--| | DIR | LEn | Α | В | | | | L | Н | Inputs | An = Bn | | | | L | L | Х | NC | | | | Н | Х | Bn = An | Inputs | | | H = HIGH voltage level L = LOW voltage level X = Don't care NC = No change 2000 Jun 19 3 ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> In accordance with the Absolute Maximum System (IEC 134); voltages are referenced to GND (ground = 0 V) | SYMBOL | PARAMETER | TEST CONDITIONS | RATING | UNIT | |------------------|--------------------------------------------|-------------------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +4.6 | V | | I <sub>IK</sub> | DC input diode current | V <sub>1</sub> < 0 | -50 | mA | | Vı | DC input voltage <sup>3</sup> | A port | -0.5 to +7.0 | V | | V | DC input voltage | B port | -0.5 to +4.6 | V | | I <sub>OK</sub> | DC output diode current V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | V- | DC output voltage <sup>3</sup> | Output in OFF or HIGH state; A port | -0.5 to +7.0 | V | | Vo | DC dulput voltage- | Output in OFF or HIGH state; B port | -0.5 to +4.6 | V | | 1 | Current into any output in the LOW state | A port | 128 | mA | | l <sub>OL</sub> | Current into any output in the LOW state | B port | 80 | mA | | I <sub>OH</sub> | Current into any output in the HIGH state | A port | -64 | mA | | T <sub>stg</sub> | Storage temperature range | | -60 to +150 | °C | - 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. 3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. #### RECOMMENDED OPERATING CONDITIONS<sup>1</sup> | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------------|--------------------------------------|-----------------|-----------------------------|-----|-----------------------------|------|--| | V <sub>CC</sub> | Supply voltage | | 0 | | 3.6 | V | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Township wolfo as | GTL | 1.14 | 1.2 | 1.26 | V | | | V <sub>TT</sub> | Termination voltage | GTL+ | 1.35 | 1.5 | 1.65 | 1 ° | | | | Cupply voltage | GTL | 0.74 | 0.8 | 0.87 | | | | V <sub>REF</sub> | Supply voltage | GTL+ | 0.87 | 1.0 | 1.10 | ] | | | V | Input voltage | A port | 0 | | V <sub>TT</sub> | V | | | V <sub>I</sub> | Input voltage | Except A port | 0 | | 5.5 | V | | | V <sub>IH</sub> | HIGH-level input voltage | A port | V <sub>REF</sub> +<br>50 mV | | | V | | | | · · · · | Except A port | 2 | | | | | | V <sub>IL</sub> | LOW-level input voltage | A port | | | V <sub>REF</sub> –<br>50 mV | V | | | | | Except A port | | | 0.8 | | | | I <sub>OH</sub> | HIGH-level output current | B port | | | -12 | mA | | | l | LOW lovel output ourrent | A port | | | 40 | mA | | | l <sub>OL</sub> | LOW-level output current | B port | | | 12 | mA | | | T <sub>amb</sub> | Operating free-air temperature range | | -40 | | 85 | °C | | #### NOTE: <sup>1.</sup> Unused control inputs must be held HIGH or LOW to prevent them from floating. ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### DC ELECTRICAL CHARACTERISTICS Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | | | | | LIMITS | | | |-------------------------------|--------------------------|--------------------------------------------------------------------------------|----------------------|------------------|------------|-----| | SYMBOL | PARAMETER | TEST CONDITIONS | -40 | 5°C | UNIT | | | | | | MIN | TYP <sup>1</sup> | MAX | 1 | | | D. nort | $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}; I_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> -0.2 | | | V | | V <sub>OH</sub> | B port | $V_{CC} = 3.0 \text{ V}_{;} I_{OH} = -12 \text{ mA}$ | 2.0 | | | 1 ° | | ., | A port | $V_{CC} = 3.0 \text{ V}_{;} I_{OL} = 40 \text{ mA}$ | | | 0.4 | V | | V <sub>OL</sub> | B port | $V_{CC} = 3.0 \text{ V}_{;} I_{OL} = 12 \text{ mA}$ | | | 0.8 | V | | | Control inputs | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC} \text{ or GND}$ | | | ± 1 | | | | A port | $V_{CC} = 3.6 \text{ V}; V_I = V_{TT} \text{ or GND}$ | | | ± 1 | 1 | | l <sub>l</sub> | | V <sub>CC</sub> = 0 or 3.6 V; V <sub>I</sub> = 5.5 | | | 10 | μΑ | | | B port | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC}$ | | | ± 1 | 1 | | | | V <sub>CC</sub> = 3.6 V; V <sub>I</sub> = 0 V | | | <b>-</b> 5 | 1 | | I <sub>OFF</sub> | A port | $V_{CC} = 0 \text{ V; } V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5 \text{ V}$ | | | ± 100 | μΑ | | I <sub>EX</sub> | B port | V <sub>O</sub> = 5.5 V; V <sub>CC</sub> = 3.0 V | | 50 | 125 | μΑ | | I <sub>CC</sub> | A or B port | $V_{CC} = 3.6 \text{ V; } V_{I} = V_{CC} \text{ or GND; } I_{O} = 0$ | | | 3 | mA | | ∆l <sub>CC</sub> <sup>3</sup> | B port or control inputs | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC} - 0.6 \text{ V}$ | | | 500 | μΑ | | C <sub>I</sub> | Control inputs | V <sub>I</sub> = 3.0 V or 0 | | 3 | | pF | | | B port | V <sub>O</sub> = 3.0 V or 0 | | 7.2 | | | | C <sub>IO</sub> | A port | $V_O = V_{TT}$ or 0 | | 4.6 | | pF | #### NOTES: - All typical values are measured at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25°C. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC or GND</sub>. #### AC CHARACTERISTICS (3.3 V $\pm$ 0.3 V RANGE) | | | | L | IMITS (GTL | -) | LI | MITS (GTL- | <b>+</b> ) | | | | |--------------------------------------|-----------|----------|-----|----------------------------------|------------|-----|----------------------------------|------------|------|--|--| | SYMBOL | PARAMETER | WAVEFORM | Vc | $c=3.3V~\pm 0$<br>$V_{REF}=0.8V$ | .3V | Vc | $z=3.3V~\pm 0$<br>$V_{REF}=1.0V$ | .3V | UNIT | | | | | | | MIN | TYP <sup>1</sup> | MAX | MIN | TYP <sup>1</sup> | MAX | | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Bn to An | 2 | | 2.0<br>1.8 | 2.8<br>2.5 | | 2.0<br>1.8 | 2.8<br>2.5 | ns | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | An to Bn | 3 | | 4.4<br>4.7 | 6.5<br>5.8 | | 4.4<br>4.5 | 5.7<br>5.1 | ns | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | LEn to Bn | 1 | | 3.5<br>3.4 | 4.9<br>4.2 | | 3.5<br>3.4 | 4.9<br>4.2 | ns | | | #### AC SETUP REQUIREMENT (3.3 V $\pm$ 0.3 V RANGE) Over recommended ranges of supply voltage.<sup>1</sup> | | | | LIMITS | (GTL) | LIMITS | (GTL+) | UNIT | |------------------------------------------|------------------------|----------|---------------------------------------------|--------------------|---------------------------------------------|--------------------|------| | SYMBOL | PARAMETER | WAVEFORM | V <sub>CC</sub> = 3.3<br>V <sub>REF</sub> : | V ± 0.3V<br>= 0.8V | V <sub>CC</sub> = 3.3<br>V <sub>REF</sub> = | V ± 0.3V<br>= 1.0V | UNIT | | | | | MIN | MAX | MIN | MAX | | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time (An to LEn) | 4 | | 1.3<br>1.5 | | 1.2<br>1.5 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time (An to LEn) | 4 | | 0.0<br>0.0 | | 0.0<br>0.0 | ns | | t <sub>w</sub> (H) | LEn pulse width | 3 | | 1.1 | | 1.1 | ns | <sup>1.</sup> All typical values are at $V_{CC}$ = 3.3 V and $T_{amb}$ = 25°C. <sup>1.</sup> These parameters are warranted but not production tested. ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### **AC WAVEFORMS** $V_M$ = 1.5 V at $V_{CC}$ $\geq$ 3.0 V, $~V_M$ = $V_{CC}/2$ at $V_{CC}$ $\leq$ 2.7 V for A ports and control pins $V_M = V_{Ref}$ for B ports $V_X = V_{OL} + 0.3 \text{ V at A ports}$ $V_Y = V_{OH} - 0.3 \text{ V at A ports}$ $V_X = V_{REF}$ at B ports Waveform 1. Propagation delay, Enable to Output and Enable Pulse Width Waveform 2. Waveform 3. Propagation delay A port to B port Waveform 4. Data Setup and Hold Times 2000 Jun 19 6 # Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### **TEST CIRCUIT** Figure 1. Load circuitry for switching times Figure 2. Load circuit for A outputs ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 #### DIMENSIONS (mm are the original dimensions) | UNIT | A<br>max. | Α1 | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bр | ပ | D <sup>(1)</sup> | E <sup>(2)</sup> | Φ | HE | L | Lp | Ø | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|-----------------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.10 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|--------|--------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT403-1 | | MO-153 | | | <del>-94-07-12</del><br>95-04-04 | 2000 Jun 19 8 Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 **NOTES** ### Quad GTL/GTL+ to LVTTL/TTL bidirectional latched translator GTL2004 #### Data sheet status | Data sheet status | Product status | Definition [1] | |---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A. Date of release: 10-00 Document order number: 9397 750 07644 Let's make things better. Philips Semiconductors