## **DAC4815** # Quad 12-Bit Digital-to-Analog Converter (8-Bit Port Interface) ### **FEATURES** - COMPLETE QUAD DAC — INCLUDES INTERNAL REFERENCES AND OUTPUT AMPLIFIERS - GUARANTEED SPECIFICATIONS OVER TEMPERATURE - GUARANTEED MONOTONIC OVER TEMPERATURE - HIGH-SPEED 8 + 4-BIT PARALLEL INTERFACE - LOW POWER, 600mW (150mW/DAC) - LOW GAIN DRIFT, 5ppm/°C - LOW NONLINEARITY: ±1/2 LSB max - BIPOLAR OUTPUT - CLEAR/RESET TO BIPOLAR ZERO ### **DESCRIPTION** The DAC4815 is one in a family of dual and quad 12-bit digital-to-analog converters (DACs). Serial, 8-bit, 12-bit interfaces are available. The DAC4815 is complete. It contains CMOS logic, switches, a high-performance buried-zener reference, and low-noise bipolar output amplifiers. No external components are required for bipolar $\pm 10$ V output range. The DAC4815 has a 2-byte (8+4) double-buffered interface. Data is first loaded (level transferred) into the input registers in two steps for each DAC. Then both DACs are updated simultaneously. The DAC has an asynchronous clear control for reset to bipolar zero. This feature is useful for power-on reset or system calibration. The DAC4815 is packaged in a 28-pin plastic DIP rated for the $-40^{\circ}$ C to $+85^{\circ}$ C extended industrial temperature range. High-stability laser-trimmed thin film resistors assure high reliability and true 12-bit integral and differential linearity over the full specified temperature range. Printed in U.S.A. October, 1993 ## **SPECIFICATIONS**, Guaranteed over $T_A = -40^{\circ}C$ to +85°C unless otherwise specified. ### **ELECTRICAL** Specifications as shown for V<sub>S</sub> = $\pm 12$ V or $\pm 15$ V, V<sub>L</sub> = +5V, and R<sub>L</sub> = $2k\Omega$ unless otherwise noted. | | | DAC4815AP | | | DAC4815BP | | | UNITS | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|----------------------------------------------|------------------|---------|------------------------|-------------------------------------|--| | PARAMETER | CONDITIONS | MIN TYP MAX | | MIN TYP MAX | | | | | | | DIGITAL INPUTS Resolution V <sub>IH</sub> (Input High Voltage) V <sub>IL</sub> (Input Low Voltage) I <sub>IN</sub> ( Input Current) C <sub>IN</sub> (Input Capacitance) | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = -40°C to +85°C | 12<br>2<br>0 | 0.8 | 5<br>0.8<br>±1<br>±10 | * * | * | * * * | Bits<br>V<br>V<br>μΑ<br>μΑ<br>pF | | | ACCURACY Integral, Relative Linearity <sup>(1)</sup> Differential Nonlinearity <sup>(2)</sup> Bipolar Zero Error Gain Error Power Supply Sensitivity <sup>(3)</sup> | $T_{A}=25^{\circ}C$ $T_{A}=-40^{\circ}C \text{ to } +85^{\circ}C$ With Internal or External 10.0V Ref $V_{S}=\pm11.4V \text{ to } \pm18V$ $V_{L}=+4.5V \text{ to } +5.5V$ | | ±1.5/–1<br>±20 | ±1<br>±1<br>±0.2<br>30 | | ±10 | ±1/2 * ±1 mV ±0.15 | LSB<br>LSB<br>LSB<br>%<br>ppmFSR/V | | | <b>TEMPERATURE DRIFT</b> Gain Drift Bipolar Zero Drift | | | ±5<br>±5 | ±30<br>±15 | | * | ±20<br>±8 | ppm/°C<br>ppmFSR/°C | | | REFERENCE OUTPUT Output Voltage Reference Drift Output Current Max Load Capacitance (For Stability) Short Circuit Current | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | +9.980<br>+10/-5<br>+5/-5 | +10<br>±2<br>500<br>±20 | +10.020<br>±30 | +9.985<br>*<br>* | * * | +10.015<br>±20 | V<br>ppm/°C<br>mA<br>mA<br>pF<br>mA | | | Load Regulation (Δ V <sub>OUT</sub> vs Δ I <sub>LOAD</sub> ) Supply Regulation (Δ V <sub>OUT</sub> vs Δ V <sub>S</sub> ) -REFERENCE OUTPUT, Inverter -10V Reference -10V Reference Drift DC Output Impedance Output Current Max Load Capacitance (For Stability) Short Circuit Current | | -10.020<br>±7 | -10<br>0.1<br>200<br>30 | 40<br>±5<br>-9.980<br>±30 | -10.015<br>* | * * * * | * -9.985 ±20 | ppm/mA ppm/V V ppm/°C Ω mA pF mA | | | REFERENCE INPUT Reference Input Resistance Inverter Input Resistance BPO Input Resistance Reference Input Range | | 1.75<br>7<br>3.5 | 2.5<br>10<br>5 | ±10 | * * | * * | * | kΩ<br>kΩ<br>kΩ<br>V | | | ANALOG SIGNAL OUTPUTS Voltage Range DC Output Impedance Output Current Max Load Capacitance (For Stability) Short Circuit Current | V <sub>OUT</sub> | -V <sub>S</sub> + 1.4<br>±5 | 0.1<br>500<br>±30 | +V <sub>S</sub> - 1.4 | * | * * | * | V<br>Ω<br>mA<br>pF<br>mA | | | DYNAMIC PERFORMANCE <sup>(4)</sup> Settling Time Slew Rate Small-Signal Bandwidth | $C_L$ = 100pF<br>To 1/2 LSB of Full Scale | | 3.5<br>10<br>3 | 10 | | * * | * | μs<br>V/μs<br>MHz | | | ANALOG GROUND CURRENT (Code Dependent) | | | ±4 | | | * | | mA | | | DIGITAL CROSSTALK | Full Scale Transition C <sub>L</sub> = 100pF | | 3 | | | * | | nV-s | | | DIGITAL-TO-ANALOG<br>GLITCH IMPULSE | | | 30 | | | * | | nV-s | | | POWER SUPPLY +Vs and -Vs +VL +Is -Is +IL Total Power, All DACs | Digital Inputs = 0V or +V <sub>L</sub><br>Digital Inputs = V <sub>IL</sub> or V <sub>IH</sub> | ±11.4<br>4.5 | ±15<br>5<br>+20<br>-20<br>0.4 | ±18<br>5.5<br>+24<br>-25.5<br>2<br>10<br>753 | * | * * * * | * * * * * * * | V<br>V<br>MA<br>MA<br>MA<br>MA | | ## **SPECIFICATIONS** (cont), Guaranteed over $T_A = -40^{\circ}\text{C}$ to +85°C unless otherwise specified. ### **ELECTRICAL** Specifications as shown for $V_S = \pm 12V$ or $\pm 15V$ , $V_L = +5V$ , and $R_L = 2k\Omega$ unless otherwise noted. | | | DAC4815AP | | | DAC4815BP | | | | |-----------------------------------|------------|-----------|-----|-----|-----------|-----|-----|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | TEMPERATURE RANGE | | | | | | | | | | Specified | | -40 | | +85 | * | | * | °C | | Operating | | -40 | | +85 | * | | * | °C | | Thermal Resistance, $\theta_{JA}$ | | | 75 | | | * | | °C/W | NOTES: (1) End point linearity. (2) Guaranteed monotonic. (3) Change in bipolar full scale output. Includes effect of voltage output DAC, voltage references. (4) Guaranteed but not tested. ### **PIN DESIGNATIONS** | PIN | DESCRIPTOR | FUNCTION | PIN | DESCRIPTOR | FUNCTION | |-----|-----------------------|-------------------------------------------------|-----|----------------|----------------------------------------| | 1 | V <sub>OUT</sub> B | Analog output voltage, DAC B | 28 | A <sub>2</sub> | Address line 2 input | | 2 | V <sub>OUT</sub> A | Analog output voltage, DAC A | 27 | A <sub>1</sub> | Address line 1 input | | 3 | -V <sub>REF</sub> Out | Negative reference voltage output (-10V output) | 26 | A <sub>0</sub> | Address line 0 input | | 4 | V <sub>REF</sub> In | ± Reference voltage input | 25 | D <sub>7</sub> | Data bit 7 input | | 5 | +V <sub>REF</sub> Out | Positive reference voltage output (+10V output) | 24 | D <sub>6</sub> | Data bit 6 input | | 6 | BPO | Bipolar offset input, DAC A, B, C, and D | 23 | D <sub>5</sub> | Data bit 5 input | | 7 | -V <sub>S</sub> | Negative analog power supply, -15V input | 22 | D <sub>4</sub> | Data bit 4 input | | 8 | +V <sub>S</sub> | Positive analog power supply, +15V input | 21 | D <sub>3</sub> | Data bit 3 input | | 9 | AGND | Analog common | 20 | D <sub>2</sub> | Data bit 2 input | | 10 | DGND | Digital common | 19 | D <sub>1</sub> | Data bit 1 input | | 11 | +V <sub>L</sub> | Positive logic power supply, +5V input | 18 | $D_0$ | Data bit 0 input | | 12 | V <sub>OUT</sub> D | Analog output voltage, DAC D | 17 | Ē | Latch data enable, DAC A, B, C, and D | | 13 | V <sub>OUT</sub> C | Analog output voltage, DAC C | 16 | <u>cs</u> | Chip select enable, DAC A, B, C, and D | | 14 | CLR | Asynchronous input reset to zero | 15 | WR | Write input, DAC A, B, C, and D | ### **PIN CONFIGURATIONS** ### ORDERING INFORMATION | MODEL | LINEARITY ERROR<br>(LSB) | |-----------|--------------------------| | DAC4815AP | ±1 | | DAC4815BP | ±1/2 | ### ABSOLUTE MAXIMUM RATINGS | +V <sub>L</sub> to AGND | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Storage Temperature Range Operating Temperature Range Lead Temperature (soldering, 10s) Junction Temperature Output Short Circuit Reference Short Circuit Continuou | | ## **ELECTROSTATIC** DISCHARGE SENSITIVITY Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods. ### **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | | | | |-----------|--------------------|------------------------------------------|--|--|--| | DAC4815AP | 28-Pin Plastic DIP | 215 | | | | | DAC4815BP | 28-PIn Plastic DIP | 215 | | | | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. ### **TYPICAL PERFORMANCE CURVES** $T_A$ = +25°C, $V_S$ = ±12V or ±15V, $V_L$ = +5V unless otherwise noted. NOTE: Crosstalk is dominated by digital crosstalk/feedthrough of $\overline{LE}$ signal. ## TYPICAL PERFORMANCE CURVES (CONT) $\rm T_A$ = +25°C, $\rm V_S$ = ±12V or ±15V, $\rm V_L$ = +5V unless otherwise noted. ### FUNCTIONAL BLOCK DIAGRAM, DAC4815 — Quad 12-bit DAC, 8-bit Port ### TIMING CHARACTERISTICS $+V_1 = +5V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ . ### INTERFACE LOGIC TRUTH TABLE | CLR | LE | CS | WR | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | FUNCTION | |-----|----|----|----|----------------|----------------|----------------|-----------------------------------------------------------------------------------| | 1 | 1 | 0 | 0 | 0 | 0 | 0 | DAC A LS input register loaded with D7-D0(LSB) | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | DAC A MS input register loaded with D3(MSB)-D0 | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | DAC B LS input register loaded with D7-D0(LSB) | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | DAC B MS input register loaded with D3(MSB)-D0 | | 1 | 1 | 0 | 0 | 1 | 0 | 0 | DAC C LS input register loaded with D7-D0(LSB) | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | DAC C MS input register loaded with D3(MSB)-D0 | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | DAC D LS input register loaded with D7-D0(LSB) | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | DAC D MS input register loaded with D3(MSB)-D0 | | 1 | 0 | 0 | 1 | Χ | Х | Х | All DAC registers updated simultaneously from input registers | | 1 | 0 | 0 | 0 | Χ | Х | Х | All DAC registers are transparent | | 1 | Х | 1 | Χ | Χ | Х | Х | No data transfer | | 1 | 1 | Х | 1 | Х | Х | Х | No data transfer | | 0 | Х | Х | Х | Х | Х | Х | Input registers cleared = 000 <sub>HEX</sub> , DAC registers = 800 <sub>HEX</sub> | NOTE: X = Don't care. ## DISCUSSION OF SPECIFICATIONS ### **INPUT CODES** All digital inputs of the DAC4815 are TTL and 5V CMOS compatible. Input codes for the DAC4815 are BOB (Bipolar Offset Binary). See Figure 3 for $\pm 10$ V bipolar connection. ### **BIPOLAR OUTPUTS FOR SELECTED INPUT** | DIGITAL INPUT | BIPOLAR (BOB) | |-----------------------------------------------------------------------------|----------------------------------------------------| | FFF <sub>HEX</sub> 800 <sub>HEX</sub> 7FF <sub>HEX</sub> 000 <sub>HEX</sub> | +Full Scale<br>Zero<br>Zero – 1 LSB<br>–Full Scale | ### INTEGRAL OR RELATIVE LINEARITY This term, also know as end point linearity, describes the transfer function of analog output to digital input code. Integral linearity error is the deviation of the analog output versus code transfer function from a straight line drawn through the end points. ### **DIFFERENTIAL NONLINEARITY** Differential nonlinearity is the deviation from an ideal 1 LSB change in the output voltage when the input code changes by 1 LSB. A differential nonlinearity specification of $\pm 1$ LSB maximum guarantees monotonicity. ### **BIPOLAR ZERO ERROR** The output voltage for code $800_{\mbox{\scriptsize HEX}}$ . ### **GAIN ERROR** 7 The deviation of the output voltage span ( $V_{MAX}-V_{MIN}$ ) from the ideal span of 20V-1 LSB (bipolar mode). The gain error is specified with and without the internal +10V reference error included. ### **OUTPUT SETTLING TIME** The time required for the output voltage to settle within a percentage-of-full-scale error band for a full scale transition. Settling to $\pm 0.012\%$ (1/2 LSB) is specified for the DAC4815. BURR-BROWN® #### **DIGITAL-TO-ANALOG GLITCH** Ideally, the DAC output would make a clean step change in response to an input code change. In reality, glitches occur during the transition. See Typical Performance Curves. ### **DIGITAL CROSSTALK** Digital crosstalk is the glitch impulse measured at the output of one DAC due to a full scale transition on the other DAC—see Typical Performance Curves. It is dominated by digital coupling. Also, the integrated area of the glitch pulse is specified in nV–s. See table of electrical specifications. ### **DIGITAL FEEDTHROUGH** Digital feedthrough is the noise at a DAC output due to activity on the digital inputs—see Typical Performance Curves. ### **OPERATION** Depending on the address selected, the 4 MSBs or the 8 LSBs are written into the appropriate input register for each DAC when the $\overline{WR}$ signal is brought low. The data are latched in the input register when the $\overline{WR}$ goes high. Data are then transferred from the input registers to the DAC latch registers by bringing $\overline{LE}$ low. The data are latched in the DAC latch registers when $\overline{LE}$ goes high. All DACs are updated simultaneously. When $\overline{\text{CLR}}$ is brought low, the input registers are cleared to $000_{\text{HEX}}$ while the DAC registers = $800_{\text{HEX}}$ . If $\overline{\text{LE}}$ is brought low after $\overline{\text{CLR}}$ the DACs are updated with $000_{\text{HEX}}$ resulting in -10V (bipolar) or OV (unipolar) on the output. ### **CIRCUIT DESCRIPTION** Each of the four DACs in the DAC4815 consists of a CMOS logic section, a CMOS DAC cell, and an output amplifier. One buried-zener +10.0V reference and a -10V reference are shared by all DACs. Figure 1 is a simplified circuit for a DAC cell. An R, 2R ladder network is driven by a voltage reference at $V_{REF}$ . Current from the ladder is switched either to $I_{OUT}$ or AGND by 12 single-pole double-throw CMOS switches. This maintains constant current in each leg of the ladder regardless of digital input code. This makes the resistance at $V_{REF}$ constant (it can be driven by either a voltage or current reference). The reference can be either positive or negative polarity with a range of up to $\pm 10 \rm V$ . CMOS switches included in series with the ladder terminating resistor and the feedback resistor, R<sub>FB</sub>, compensate for the temperature drift of the ladder switch ON resistance. The output op amps are connected as transimpedance amplifiers to convert the DAC-cell output current into an output voltage. They have been specially designed and compensated for precision and fast settling in this application. FIGURE 1. Simplified Circuit Diagram of DAC Cell. ### POWER SUPPLY CONNECTIONS The DAC4815 is specified for operation with power supplies of $V_L = +5V$ and $V_S =$ either $\pm 12V$ or $\pm 15V$ . Even with the $V_S$ supplies at $\pm 11.4V$ the DACs can swing a full $\pm 10V$ . Power supply decoupling capacitors (1 $\mu$ F tantalum) should be located close to the DAC power supply connections. Separate digital and analog ground pins are provided to permit separate current returns. They should be connected together at one point. Proper layout of the two current returns will prevent digital logic switching currents from degrading the analog output signal. The analog ground current is code dependent so the impedance to the system reference ground must be kept to a minimum. Connect DACs as shown in Figure 2 or use a ground plane to keep ground impedance less than $0.1\Omega$ for less than 0.1LSB error. ### ±10V OUTPUT RANGE CONNECTION For a $\pm 10V$ bipolar output connect the DAC4815 as shown in Figure 3. ### CONNECTION TO DIGITAL BUS DAC4815s can easily be connected to a µprocessor bus. Decode your address lines to derive the control signals shown in Figure 4. Only one LATCH signal is required for a system where all DAC4815s are updated simultaneously. If your want to update DAC4815s independently, use separate LATCH signals. The LATCH and WRITE signals can be brought low simultaneously to update the DAC registers with the same processor instruction that writes the final 8-bit data word the DAC input registers. FIGURE 2. Recommended Ground Connections for Multiple DAC Packages. FIGURE 3. Analog Connections for ±10V DAC Output. FIGURE 4. Logic Connections for Multiple DAC4815 Packages. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.