# Octal 3-State Bus Transceivers and D Flip-Flops

## High–Performance Silicon–Gate CMOS

The MC54/74HC646 is identical in pinout to the LS646. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

These devices are bus transceivers with D flip–flops. Depending on the status of the Data–Source Selection pins, data may be routed to the outputs either from the flip–flops or transmitted real–time from the inputs (see Function Table and Application Information).

The Output Enable and the Direction pins control the transceiver's function. Bus A and Bus B cannot be routed as outputs to each other simultaneously, but can be routed as inputs to the A and B flip–flops. Also, the A and B flip–flops can be routed as outputs to Bus A and Bus B. Additionally, when either or both of the ports are in the high–impedance state, these I/O pins may be used as inputs to the D flip–flops for data storage.

The user should note that because the clocks are not gated with the Direction and Output Enable pins, data at the A and B ports may be clocked into the storage flip–flops at any time.

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A

LOGIC DIAGRAM

Chip Complexity: 780 FETs or 195 Equivalent Gates





| PIN ASSIGNMENT    |    |    |                  |  |  |  |  |  |
|-------------------|----|----|------------------|--|--|--|--|--|
| A-TO-B<br>CLOCK [ | 1• | 24 | vcc              |  |  |  |  |  |
|                   | 2  | 23 | B-TO-A<br>CLOCK  |  |  |  |  |  |
| DIRECTION         | 3  | 22 | B-TO-A<br>SOURCE |  |  |  |  |  |
| A0 [              | 4  | 21 | OUTPUT ENABLE    |  |  |  |  |  |
| A1 [              | 5  | 20 | ] во             |  |  |  |  |  |
| A2 [              | 6  | 19 | ] B1             |  |  |  |  |  |
| A3 [              | 7  | 18 | ] в2             |  |  |  |  |  |
| A4 [              | 8  | 17 | ] вз             |  |  |  |  |  |
| A5 [              | 9  | 16 | ] В4             |  |  |  |  |  |
| A6 [              | 10 | 15 | ] B5             |  |  |  |  |  |
| A7 [              | 11 | 14 | ] в6             |  |  |  |  |  |
| GND [             | 12 | 13 | р в7             |  |  |  |  |  |
|                   |    |    |                  |  |  |  |  |  |



10/95

### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                         | Value                          | Unit |
|------------------|---------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                             | – 0.5 to + 7.0                 | V    |
| Vin              | DC Input Voltage (Referenced to GND)                                                              | – 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>I/O</sub> | DC I/O Voltage (Referenced to GND)                                                                | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                         | ± 20                           | mA   |
| II/O             | DC I/O Current, per Pin                                                                           | ± 35                           | mA   |
| ICC              | DC Supply Current, $V_{CC}$ and GND Pins                                                          | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†                          | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                               | – 65 to + 150                  | °C   |
| т∟               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ . Unused inputs must always be

tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus.

\* Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: -10 mW/°C from 65° to 125°C

Ceramic DIP: –10 mW/°C from 100° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                          | Min                                   | Max         | Unit               |    |  |  |
|------------------------------------|----------------------------------------------------|---------------------------------------|-------------|--------------------|----|--|--|
| VCC                                | DC Supply Voltage (Referenced to GND)              | DC Supply Voltage (Referenced to GND) |             |                    |    |  |  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced       | 0                                     | VCC         | V                  |    |  |  |
| т <sub>А</sub>                     | Operating Temperature, All Package Types           | - 55                                  | + 125       | °C                 |    |  |  |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time VC<br>(Figure 1) VC<br>VC | C = 2.0 V<br>C = 4.5 V<br>C = 6.0 V   | 0<br>0<br>0 | 1000<br>500<br>400 | ns |  |  |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                      |                                                                                                                                                                        |                   | Gu                 | aranteed Li        | mit                |      |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                                                                                                        | VCC<br>V          | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| VIH             | Minimum High–Level Input<br>Voltage  | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                               | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| VIL             | Maximum Low–Level Input<br>Voltage   | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                               | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| VOH             | Minimum High–Level Output<br>Voltage | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br> I <sub>out</sub>   ≤ 20 μA                                                                                    | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                      | $\begin{array}{ll} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &  I_{\text{out}}  \leq 6.0 \text{ mA} \\  I_{\text{out}}  \leq 7.8 \text{ mA} \end{array}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage  | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br> l <sub>out</sub>   ≤ 20 μA                                                                                    | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                      | $\begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} &  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{array}$                                    | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| lin             | Maximum Input Leakage Current        | V <sub>in</sub> = V <sub>CC</sub> or GND<br>(Pins 1, 2, 3, 21, 22, and 23)                                                                                             | 6.0               | ± 0.1              | ± 1.0              | ± 1.0              | μΑ   |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

| Symbol          | Parameter                                         | Test Conditions                                                                                                                               | VCC<br>V | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit |
|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|--------|---------|------|
| I <sub>OZ</sub> | Maximum Three-State Leakage<br>Current            | Output in High–Impedance State<br>V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>V <sub>out</sub> = V <sub>CC</sub> or GND, I/O Pins | 6.0      | ± 0.5           | ± 5.0  | ± 10    | μA   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or GND}$<br>$I_{out} = 0 \ \mu A$                                                                                     | 6.0      | 8               | 80     | 160     | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                                                   |                                                                                                                |                   | Gu              |                 |                 |      |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------|
| Symbol                                            | Parameter                                                                                                      | VCC<br>V          | – 55 to<br>25°C | ≤ 85°C          | ≤ 125°C         | Unit |
| f <sub>max</sub>                                  | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 3, 4 and 9)                                               | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Maximum Propagation Delay, Input A to Output B<br>(or Input B to Output A)<br>(Figures 1, 2 and 9)             | 2.0<br>4.5<br>6.0 | 170<br>34<br>29 | 215<br>43<br>37 | 255<br>51<br>43 | ns   |
| <sup>t</sup> PLH,<br><sup>t</sup> PHL             | Maximum Propagation Delay, A–to–B Clock to Output B<br>(or B–to–A Clock to Output A)<br>(Figures 3, 4 and 9)   | 2.0<br>4.5<br>6.0 | 220<br>44<br>37 | 275<br>55<br>47 | 330<br>66<br>56 | ns   |
| <sup>t</sup> PLH,<br><sup>t</sup> PHL             | Maximum Propagation Delay, A–to–B Source to Output B<br>(or B–to–A Source to Output A)<br>(Figures 5, 6 and 9) | 2.0<br>4.5<br>6.0 | 170<br>34<br>29 | 215<br>43<br>37 | 255<br>51<br>43 | ns   |
| <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, Output Enable to Output A or B (Figures 7, 8 and 10)                                | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns   |
| <sup>t</sup> PZL <sup>,</sup><br><sup>t</sup> PZH | Maximum Propagation Delay, Direction or Output Enable to<br>Output A or B<br>(Figures 7, 8 and 10)             | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns   |
| <sup>t</sup> TLH,<br><sup>t</sup> THL             | Maximum Output Transition Time, Any Output<br>(Figures 1 and 9)                                                | 2.0<br>4.5<br>6.0 | 60<br>12<br>10  | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| C <sub>in</sub>                                   | Maximum Input Capacitance                                                                                      | —                 | 10              | 10              | 10              | pF   |
| C <sub>out</sub>                                  | Maximum Three–State Output Capacitance<br>(Output in High–Impedance State)                                     | -                 | 15              | 15              | 15              | pF   |

### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

NOTES:

1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Channel)* | 60                                      | pF |

\* Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

### **TIMING REQUIREMENTS** (Input t<sub>r</sub> = t<sub>f</sub> = 6 ns)

|                                 |                                                                                                  |                   | Gu                 | aranteed Li        | mit                |      |
|---------------------------------|--------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                                                        | VCC<br>V          | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Input A to A–to–B Clock<br>(or Input B to B–to–A Clock)<br>(Figures 3 and 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17    | 125<br>25<br>21    | 150<br>30<br>26    | ns   |
| th                              | Minimum Hold Time, A–to–B Clock to Input A<br>(or B–to–A Clock to Input B)<br>(Figures 3 and 4)  | 2.0<br>4.5<br>6.0 | 5<br>5<br>5        | 5<br>5<br>5        | 5<br>5<br>5        | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, A–to–B Clock (or B–to–A Clock)<br>(Figures 3 and 4)                         | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                                                  | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                  |                |                 |                 |                  |                  |                                  | ABLE —                           | Storage Flip-          |                        |                                                                                                                                                                                                                                                  |
|------------------|----------------|-----------------|-----------------|------------------|------------------|----------------------------------|----------------------------------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                |                 | ol Inputs       |                  |                  | Data Po                          | rt Status                        | Flop                   | States                 |                                                                                                                                                                                                                                                  |
| Output<br>Enable | Direc–<br>tion | A-to-B<br>Clock | B-to-A<br>Clock | A-to-B<br>Source | B-to-A<br>Source | A                                | в                                | QA                     | QB                     | Description of Operation                                                                                                                                                                                                                         |
| н                | х              | Н, L, 🔨         | H, L, 🔨         | х                | х                | Input:<br>X                      | Input:<br>X                      | no change              | no change              | The output functions of the A and B ports are disabled                                                                                                                                                                                           |
|                  |                | л               | ٦               | х                | x                | L<br>H<br>X<br>X                 | X<br>X<br>L<br>H                 | L<br>H<br>X<br>X       | X<br>X<br>L<br>H       | The ports may be used as inputs to<br>the storage flip–flops. Data at the in-<br>puts are clocked into the flip–flops<br>with the rising edge of the Clocks.                                                                                     |
| L                | н              |                 |                 |                  |                  | Input:                           | Output:                          |                        |                        | The output mode of the B data port is<br>enabled and behaves according to<br>the following logic equation:<br>$B = [A \cdot (A-to-B \text{ Source})] + [Q_A \cdot (A-to-B \text{ Source})]$                                                      |
|                  |                | Н, ∟, ╲         | X*              | L                | x                | LΗ                               | LI                               | no change<br>no change | no change<br>no change | <ol> <li>When A-to-B Source is low, the<br/>data at the A data port are dis-<br/>played at the B data port. The<br/>states of the storage flip-flops are<br/>not affected.</li> </ol>                                                            |
|                  |                |                 |                 | н                | х                | х                                | Q <sub>A</sub>                   | no change              | no change              | <ol> <li>When A-to-B Source is high, the<br/>states of the A storage flip-flops are<br/>displayed at the B data port.</li> </ol>                                                                                                                 |
|                  |                | <u>_</u>        | X*              | L                | х                | LI                               | LH                               | L<br>H                 | no change<br>no change | 3.) When A-to-B Source is low, the<br>data at the A data port are clocked<br>into the A storage flip-flops by a ris-<br>ing-edge signal on the A-to-B<br>Clock.                                                                                  |
|                  |                |                 |                 | Н                | Х                | LH                               | Q <sub>A</sub><br>Q <sub>A</sub> | LH                     | no change<br>no change | 4.) When A-to-B Source is high, the data at the A data port are clocked into the A storage flip-flops by a rising-edge signal on the A-to-B Clock. The states, Q <sub>A</sub> , of the storage flip-flops propagate directly to the B data port. |
| L                | L              |                 |                 |                  |                  | Output:                          | Input:                           |                        |                        | The output mode of the A data port is<br>enabled and behaves according to<br>the following logic equation:<br>$A = [B \cdot (B-to-A \text{ Source})]$ $+ [Q_B \cdot (B-to-A \text{ Source})]$                                                    |
|                  |                | X*              | Н, L, ~         | х                | L                | L<br>H                           | L<br>H                           | no change<br>no change | no change<br>no change | <ol> <li>When B-to-A Source is low, the<br/>data at the B data port are dis-<br/>played at the A data port. The<br/>states of the storage flip-flops are<br/>not affected.</li> </ol>                                                            |
|                  |                |                 |                 | х                | Н                | QB                               | х                                | no change              | no change              | <ol> <li>When B-to-A Source is high, the<br/>states of the B storage flip-flops are<br/>displayed at the A data port.</li> </ol>                                                                                                                 |
|                  |                | X*              | <u>_</u>        | Х                | L                | L<br>H                           | L<br>H                           | no change<br>no change | L<br>H                 | 3.) When B-to-A Source is low, the<br>data at the B data port are clocked<br>into the B storage flip-flops by a ris-<br>ing-edge signal on the B-to-A<br>Clock.                                                                                  |
|                  |                |                 |                 | Х                | H                | Q <sub>B</sub><br>Q <sub>B</sub> | LH                               | no change<br>no change | LH                     | 4.) When B-to-A Source is high, the data at the B data port are clocked into the B storage flip-flops by a rising-edge signal on the B-to-A Clock. The states, QB, of the storage flip-flops propagate directly to the A data port.              |

### FUNCTION TABLE — HC646

\* The clocks are not internally gated with either the Output Enables or the Source inputs. Therefore, data at the A and B ports may be clocked into the storage flip–flops at any time.

### **TYPICAL APPLICATIONS**



Data Storage From A and/or B Bus

Real-Time Transfer From Bus A to Bus B



Real-Time Transfer From Bus B to Bus A



### TIMING DIAGRAMS AND SWITCHING DIAGRAMS — HC646

NOTE: Don't Care State







#### NOTES:

1. B Data Port (output) changes from the level of the storage flip-flop, QA, to the level of A Data Port (input).

2. B Data Port (output) changes from the level of the A Data Port (input) to the level of the storage flip-flop, QA.

3. The A storage flip-flop, A-to-B Source, and A Data Port (input) have simultaneously changed states.

### Figure 5. A Data Port = Input, B Data Port = Output



NOTES:

1. A Data Port (output) changes from the level of the storage flip–flop,  $Q_B$ , to the level of B Data Port (input).

2. A Data Port (output) changes from the level of the B Data Port (input) to the level of the storage flip-flop, QB.

3. The B storage flip-flop, B-to-A Source, and B Data Port (input) have simultaneously changed states for the purpose of this example. A Data Port (output) is now displaying the voltage level of B Data Port (input).



### **PIN DESCRIPTIONS**

### **INPUTS/OUTPUTS**

### A0-A7 (Pins 4-11) and B0-B7 (Pins 20-13)

A and B data ports. These pins may function either as inputs to or outputs from the transceivers.

### **CONTROL INPUTS**

### **Output Enable (Pin 21)**

Active–low output enable. When this pin is low, the outputs are enabled and function normally. When this pin is high, the A and B data ports are in high–impedance states. See the Function Table.

### **Direction (Pin 3)**

Data direction control. When the Output Enable pin is low, this control pin determines the direction of data flow. When

Direction is high, the A data ports are inputs and the B data ports are outputs. When Direction is low, the A data ports are outputs and the B data ports are inputs.

### A-to-B Clock, B-to-A Clock (Pins 1, 23)

Clocks for the internal D flip–flops. With a low–to–high transition on the appropriate Clock pin, data on the A (or B) inputs are clocked into the internal A (or B) flip–flops. These clocks are not internally gated with the Output Enable or the Direction pins, therefore data at the A and B pins may be clocked into the storage flip–flops at any time.

### A-to-B Source, B-to-A Source (Pins 2, 22)

Data-source selection pins. Depending upon the states of these pins (see the Function Table), data at the outputs may come either from the inputs or from the D flip-flops.















LOGIC DETAIL



### **OUTLINE DIMENSIONS**



### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and <sup>14</sup> are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

🕅 MOTOROLA

