# **4-Bit Universal Shift Register**High-Performance Silicon-Gate CMOS The MC74HC195 is identical in pinout to the LS195. The device inputs are compatible with standard CMOS outputs, with pull up resistors, they are compatible with LSTTL outputs. This static shift register features parallel load, serial load (shift right), hold, and reset modes of operation. These modes are tabulated in the Function Table, and further explanation can be found in the Pin Description section. - Output Drive Capability: 10 LSTTL Loads - · Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2 to 6 V - Low Input Current: 1 μA - · High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 150 FETs or 37.5 Equivalent Gates #### **LOGIC DIAGRAM** # MC74HC195 | PIN ASSIGNMENT | | | | | | | | | |----------------|-----|----------------------------------|--|--|--|--|--|--| | RESET [ | 1 ● | 16 ] V <sub>CC</sub> | | | | | | | | ηŪ | 2 | 15 Q <sub>A</sub> | | | | | | | | кп | 3 | 14 🛘 QB | | | | | | | | АД | 4 | 13 🛘 Q <sub>C</sub> | | | | | | | | В[ | 5 | 12 QD | | | | | | | | СП | 6 | 11 🕽 QD | | | | | | | | DΩ | 7 | 10 CLOCK | | | | | | | | GND [ | 8 | 9 SERIAL SHIFT/<br>PARALLEL LOAD | | | | | | | #### **FUNCTION TABLE** | | | | Inp | uts | | | | | | | | | | | | |-------------|----------------|---------|-------------|------------------|-------------|-------------|-------------|-------------|-----------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------|-----------------| | | | | Se | rial | | Par | allel | | 1 | | Outputs | 3 | | | | | Reset | Shift/<br>Load | Clock | J | ĸ | Α | В | С | D | Q <sub>A</sub> | QB | QC | QD | $\overline{Q}_{D}$ | Operating Mo | de | | L | Х | Х | Х | Х | Х | Х | Х | Х | L | L | L | L | Н | Reset | | | Н | L | | Χ | Х | а | b | С | d | а | b | С | d | d | Parallel Load | d | | Н | Н | L | Χ | Х | Х | Х | Х | Х | | N | lo Chan | ge | | Hold | | | H<br>H<br>H | H<br>H<br>H | 7 7 7 7 | L<br>H<br>H | H<br>L<br>H<br>L | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | Q <sub>A0</sub><br>L<br>_H<br>Q <sub>An</sub> | Q <sub>A0</sub><br>Q <sub>An</sub><br>Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Bn</sub><br>Q <sub>Bn</sub><br>Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub><br>Q <sub>Cn</sub><br>Q <sub>Cn</sub> | QCn<br>QCn<br>QCn<br>QCn<br>QCn | Retain First Stage<br>Reset First Stage<br>Set First Stage<br>Toggle First Stage | Serial<br>Shift | H = high level (steady state) L = low level (steady state) X = don't care $\checkmark$ = transition from low to high level. a, b, c, d = the level of steady-state input at inputs $A,\,B,\,C,\,or\,\,D,\,respectively.$ QA0 = the level of QA before the indicated steady–state input conditions were established. Q<sub>An</sub>, Q<sub>Bn</sub>, Q<sub>Cn</sub> = the level of Q<sub>A</sub>, Q<sub>B</sub>, or Q<sub>C</sub>, respectively, before the most recent ∠ transition of the clock. #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------------------------------|--------------------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | lin | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | PD | Power Dissipation in Still Air Plastic DIP† | 750 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | | |------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----| | VCC | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Reference | 0 | Vcc | V | | | TA | Operating Temperature, All Package Types | - 55 | + 125 | °C | | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>(Figure 1) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | ## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | ٧ | | VIL | Maximum Low–Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | Voн | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA} I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA} I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | lcc | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA | 6.0 | 8 | 80 | 160 | μΑ | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). MOTOROLA 3–2 <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ ) | | | | Guaranteed Limit | | | | |----------------------------------------|-------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | fmax | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz | | tPLH,<br>tPHL | Maximum Propagation Delay, Clock to any Q or QD (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 145<br>29<br>25 | 180<br>36<br>31 | 220<br>44<br>38 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Reset to any Q or QD (Figures 2 and 5) | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33 | 225<br>45<br>38 | ns | | tTLH,<br>tTHL | Maximum Output Transition Time, Any Output (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | #### NOTES: - 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). - 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). | | | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ | | |-----------------|----------------------------------------------|------------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 95 | pF | <sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). ### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Guaranteed Limit | | | | |---------------------------------|--------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, A, B, C, D, J, or K to Clock (Figure 3) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>SU</sub> | Minimum Setup Time, Serial Shift/Parallel Load to Clock (Figure 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | <sup>t</sup> h | Minimum Hold Time, Clock to A, B, C, D, J, or K (Figure 3) | 2.0<br>4.5<br>6.0 | 3<br>3<br>3 | 3<br>3<br>3 | 3<br>3<br>3 | ns | | <sup>t</sup> h | Minimum Hold Time, Clock to Serial Shift/Parallel Load (Figure 4) | 2.0<br>4.5<br>6.0 | 3<br>3<br>3 | 3<br>3<br>3 | 3<br>3<br>3 | ns | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 5<br>5<br>5 | 5<br>5<br>5 | 5<br>5<br>5 | ns | | t <sub>W</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>W</sub> | Minimum Pulse Width, Reset<br>(Figure 2) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). 3–3 MOTOROLA #### **PIN DESCRIPTION** #### **DATA INPUTS** #### A, B, C, D (Pins 4, 5, 6, 7) Parallel data inputs. #### **OUTPUTS** # QA, QB, QC, QD, QD (Pins 15, 14, 13, 12, 11) Parallel data outputs. #### **CONTROL INPUTS** #### Clock (Pin 10) Clock input. The shift register is completely static, allowing Clock rates down to DC in a continuous or intermittent mode. #### Serial Shift/Parallel Load (Pin 9) Shift or load control. A low level applied to this pin allows data to be loaded from the parallel inputs. Data is loaded with the positive transition of the Clock input. A high level <u>allows</u> data to be shifted in the manner dictated by the J and K control inputs. #### Reset (Pin 1) A low level applied to this pin resets all stages and forces all outputs low. # J, K (Pins 2, 3) Shift Control. With Serial Shift/Parallel Load high, J and K control the mode of operation, as illustrated in the Function Table. #### J = L, K = H With a positive transition of the Clock input, each bit is shifted to the right (in the direction $Q_A$ toward $Q_D$ ) one stage and stage A maintains its previous state. # $J = H, \overline{K} = L$ With a positive transition of the Clock input, each bit is shifted right (in the direction of $Q_A$ toward $Q_D$ ) one stage and the $Q_A$ output is inverted. ### $J = \overline{K} = L$ With a positive transition of the Clock input, each bit is shifted right (in the direction $Q_A$ toward $Q_D$ ) one stage and a low is loaded into stage A. #### $J = \overline{K} = H$ With a positive transition of the Clock input, each bit is shifted right (in the direction $Q_A$ toward $Q_D$ ) one stage and a high is loaded into stage A. #### SWITCHING WAVEFORMS Figure 1. Figure 2. Figure 3. Figure 4. MOTOROLA 3-4 # **TEST CIRCUIT** \* Includes all probe and jig capacitance Figure 5. # **TIMING DIAGRAM** 3–5 MOTOROLA MOTOROLA 3–6 #### **OUTLINE DIMENSIONS** # **N SUFFIX** PLASTIC PACKAGE CASE 648-08 **ISSUE R** -A В -T | **D** 16 PL |⊕| 0.25 (0.010) M | T | A M #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL. | | INC | IIC | NAIL L IN | IETERS | | |-----|-------|---------|-----------|---------|--| | | | | | | | | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.070 | 1.02 | 1.77 | | | G | 0. | 100 BSC | 2.54 BSC | | | | Н | 0. | 050 BSC | 1 | .27 BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0° | 10° | 0° | 10° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 MC74HC195/D