## INTEGRATED CIRCUITS



1988 Dec



Philips Semiconductors



**AN101** 

## Applying the DAC08

#### **Reference Amplifier Setup**

The DAC08 Series are multiplying D-to-A converters in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +4.0mA. The full-scale output current is a linear function of the reference current and is given by this equalization where  $I_{REF}=I_{14}$ .

$$\mathsf{I}_{\mathsf{FS}} = \frac{255}{256} \ \mathsf{x} \ \mathsf{I}_{\mathsf{REF}}$$

In positive reference applications shown in Figure 1, an external positive reference voltage forces current through R14 into the V<sub>REF</sub> (+) terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to V<sub>REF</sub> (-) at Pin 15, shown in Figure 2. Reference current flows from ground through R14 into V<sub>REF</sub>(+) as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors. R15 may be eliminated with only a minor increase in error.

Bipolar references may be accommodated by offsetting  $V_{REF}$  or Pin 15 as shown in Figure 3. The negative common-mode range of the reference amplifier is given by the following equation:

$$V_{CM} - = V - + (I_{REF} \cdot 1k\Omega) + 2.5V$$

When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, R14 should be split into 2 resistors with the junction bypassed to ground with a  $0.1\mu$ F capacitor.

For most applications, a +10.0V reference is recommended for optimum full-scale temperature coefficient performance. This will minimize the contributions of reference amplifier  $V_{OS}$  and  $TCV_{OS}$ . For most applications, the tight relationship between I<sub>REF</sub> and I<sub>FS</sub> will eliminate the need for trimming I<sub>REF</sub>. If required, full-scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14. An improved method of full-scale trimming which eliminates potentiometer TC effects is shown in Figure 4.

Using lower values of reference current reduces negative power supply current and increases reference amplifier negative

common-mode range. The recommended range for operation with a DC reference current is +0.2mA to +4.0mA.

The reference amplifier must be compensated by using a capacitor from Pin 16 to V-. For fixed reference operation, a  $0.01\mu$ F capacitor is recommended. For variable reference applications, see section entitled "Reference Amplifier Compensation for Multiplying Applications".

#### **Multiplying Operation**

The DAC08 Series provides excellent multiplying performance with an extremely linear relationship between I<sub>FS</sub> and I<sub>REF</sub> over a range of 4mA to 4 $\mu$ A. Monotonic operation is maintained over a typical range of I<sub>REF</sub> from 100 $\mu$ A to 4.0mA.

# Reference Amplifier Compensation for Multiplying Applications

AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to V-. The value of this

For fastest multiplying response, low values of R14 enabling small C<sub>C</sub> values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the preceding values will suffice and the amplifier must be heavily compensated, which will decrease overall bandwidth and slew rate. For R14=1k $\Omega$  and CC=15pF, the reference amplifier slews at 4mA/µs enabling a transition from I<sub>REF</sub>=0 to I<sub>REF</sub>=2mA in 500ns.



Figure 1. Basic Positive Reference Operation

Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme shown in Figure 5. This technique provides lowest full-scale transition times. Full-scale transition (0 to 2mA) occurs in 120ns when the equivalent impedance at Pin 14 is 200 $\Omega$  and C<sub>C</sub>=0. This yields a reference slew rate of 16mA/µs, which is relatively independent of R<sub>IN</sub> and V<sub>IN</sub> values.

#### Logic Inputs

The DAC08 design incorporates a logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability,  $2\mu$ A logic input current and completely adjustable logic threshold voltage. For V=-15V, the logic inputs may swing between -11V and +18V. This enables direct interface with +15V CMOS logic, even when the DAC08 is powered from a +5V supply. Minimum input logic swing is given by the following equation:

$$V - + (I_{REF} \cdot 1k\Omega) + 2.5V$$

The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control in (Pin 1, V<sub>LC</sub>). Figure 6 shows the relationship between V<sub>LC</sub> and V<sub>TH</sub> over the temperature range, with V<sub>TH</sub> nominally 1.4 above V<sub>LC</sub>. For TTL and DTL interface, simply ground Pin 1. When interfacing ECL, an I<sub>REF</sub>=1mA is recommended. For interfacing other logic families, see Figure 7. For general setup of the logic control circuit, it should be noted that Pin 1 may source up to 200µA. External circuitry should be designed to accommodate this current.

### AN101

## Applying the DAC08





Figure 3. Accommodating Bipolar References



Figure 4. Recommended Full-Scale Adjustment Circuit

Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a  $1k\Omega$  divider, for example, it should be bypassed to ground by a  $0.01\mu$ F capacitor.

#### **Analog Output Currents**

Both true and complemented output sink currents are provided, where  $I_O+\overline{I}_O=I_{FS}$ . Current appears at the true output when a 1 is applied to each logic input. As the binary count increases, the sink current at Pin 4 increases proportionally, in the fashion of a positive logic D-to-A converter. When a 0 is applied to any input bit, that current is turned off at Pin 4 and turned on at Pin 2. A decreasing logic count increases  $I_O$  as in a negative or inverted logic D-to-A converter. Both outputs may be used simultaneously. If one of the outputs is not required it must still be connected to ground or to a point capable of sourcing  $I_{FS}$ . Do not leave an unused output pin open.

Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36V above V-

and is independent of the positive supply. Negative compliance is given by the equation:

$$V - + (I_{REF} \cdot 1k\Omega) + 3.0V$$

Note that lower values of  $\mathsf{I}_{\mathsf{REF}}$  will allow a greater output compliance.

The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as balanced-bridge A/D circuits, as well as driving center-tapped coils and transformers.



Figure 5. Pulsed Reference Operation

#### **Power Supplies**

The DAC08 operates over a wide range of power supply voltages from a total supply of 9V to 36V. When operating at supplies of  $\pm$ 5V or less, I<sub>REF</sub> $\leq$ 1mA is recommended.

Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range. Consult the various figures for guidance. For example, operation at -4.5V with I<sub>REF</sub>=2mA is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible; however, at least 8V total must be applied between Pins 2 and 4, and Pin 3 to insure turn-on of the internal bias network.

Symmetrical supplies are not required, as the DAC08 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be useful to insure logic swings, etc., remain between acceptable limits.

Power consumption may be calculated by this equation:

$$P_{D} = (I +) (V +) + (I +) (V -) + (I_{RFF})(V -)$$

A useful feature of the DAC08 design is that supply current is constant and independent of input logic states. This is useful in cryptographic applications and further serves to reduce the size of the power supply bypass capacitors.

#### **Temperature Performance**

The linearity and monotonicity specifications of the DAC08 are guaranteed to apply over the entire rated operating temperature

AN101

range. Full-scale output current drift is low, typically  $\pm 10$  ppm/°C with zero-scale output current and drift essentially negligible compared to LSB.



Figure 6. V<sub>TH</sub> – V<sub>LC</sub> vs Temperature

Full-scale output drift performance will be best with +10.0V references, as  $V_{OS}$  and  $TCV_{OS}$  of the reference amplifier will be very small compared to 10.0V. The temperature coefficient of the reference resistor R14 should match and track that of the output resistor for minimum overall full-scale drift. Settling times of the DAC08 decrease approximately 10% at -55°C, and an increase of about 15% at +125°C is typical.

#### Settling Time

The DAC08 is capable of extremely fast settling times (typically 70ns at  $I_{REF}$ =2.0mA).

Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 35ns for each of the 8 bits. Settling time to within LSB is therefore 35ns, with each progressively larger bit taking successively longer. The MSB settles in 70ns, thus determining the overall settling time of 70ns. Settling to 6-bit accuracy requires about 55 to 60ns. The output capacitance, including the package, is approximately 15pF. Therefore, the output RC time constant dominates settling time if R<sub>L</sub> >500 $\Omega$ .

Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times due to the high gain of the logic switches. Settling time also remains essentially constant for I<sub>REF</sub> values down to 1.0mA, with gradual increases for lower I<sub>REF</sub> values. The principal advantage of higher I<sub>REF</sub> values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant.

Measurement of settling time requires the ability to accurately resolve  $\pm 4\mu A$ . Therefore, a  $1k\Omega$  load is needed to provide adequate drive for most oscilloscopes. The settling time fixture of Figure 8 uses a cascade design to permit driving a  $1k\Omega$  load with less than 5pF of parasite capacitance at the measurement node. At I<sub>REF</sub> values of less than 1.0mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 01111111 to 10000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within  $\pm 0.2\%$  of the final value; thus, settling time may be observed at lower values of I<sub>REF</sub>.

The DAC08 switching transients or glitches are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time.

Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference and V<sub>LC</sub> terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is dependent of input logic states.  $0.1\mu$ F capacitors at the supply pins provide full transient performance.



Figure 7. Interfacing With Various Logic Families



Figure 8. Settling Time Measurement

#### **TYPICAL APPLICATIONS**

| $I_{REF} = 2.000 \text{mA}$ $I_{A} = 0.000 \Omega$ |                                                                            |                                                     |                                           |                                                                                                                |                                                    |                                                                                                    |                                                                                                    |                                                                                                                                        |                                                                                                         |                                                                                                           |                                                                            |                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                            | -                                                                          |                                                     |                                           |                                                                                                                |                                                    |                                                                                                    | 1                                                                                                  | 1                                                                                                                                      | 1                                                                                                       | 1                                                                                                         | 1                                                                          |                                                                                                         |
|                                                                                                                                                                                                                                            | B <sub>1</sub>                                                             | B <sub>2</sub>                                      | B <sub>3</sub>                            | B <sub>4</sub>                                                                                                 | B <sub>5</sub>                                     | B <sub>6</sub>                                                                                     | B <sub>7</sub>                                                                                     | B <sub>8</sub>                                                                                                                         | l <sub>O</sub> (mA)                                                                                     | l <sub>o</sub> (mA)                                                                                       | Eo                                                                         | Eo                                                                                                      |
| Full-scale                                                                                                                                                                                                                                 | <b>B</b> <sub>1</sub><br>1                                                 | <b>B</b> <sub>2</sub><br>1                          | <b>B</b> <sub>3</sub><br>1                | <b>B</b> <sub>4</sub><br>1                                                                                     | <b>B</b> 5<br>1                                    | В <sub>6</sub><br>1                                                                                | <b>B</b> 7<br>1                                                                                    | <b>B</b> <sub>8</sub>                                                                                                                  | l <sub>O</sub> (mA)<br>1.992                                                                            | 0.000                                                                                                     | <b>E</b> 0<br>-9.960                                                       | <b>E</b> 0<br>0.000                                                                                     |
| Full-scale<br>Full-scale — LSB                                                                                                                                                                                                             | <b>B</b> <sub>1</sub><br>1<br>1                                            | <b>B</b> <sub>2</sub><br>1<br>1                     | <b>B</b> <sub>3</sub><br>1<br>1           | <b>B</b> 4<br>1<br>1                                                                                           | B <sub>5</sub><br>1<br>1                           | 86<br>1<br>1                                                                                       | 87<br>1<br>1                                                                                       | B8           1           0                                                                                                             | l <sub>0</sub> (mA)<br>1.992<br>1.984                                                                   | Io         (mA)           0.000         0.008                                                             | <b>E</b> 0<br>-9.960<br>-9.920                                             | Eo<br>0.000<br>-0.040                                                                                   |
| Full-scale<br>Full-scale — LSB<br>Half-scale + LSB                                                                                                                                                                                         | B <sub>1</sub><br>1<br>1<br>1                                              | <b>B</b> <sub>2</sub><br>1<br>1<br>0                | <b>B</b> <sub>3</sub><br>1<br>1<br>0      | B4           1           1           0                                                                         | <b>B</b> 5<br>1<br>1<br>0                          | <b>B</b> <sub>6</sub><br>1<br>1<br>0                                                               | <b>B</b> <sub>7</sub><br>1<br>1<br>0                                                               | B8           1           0           1                                                                                                 | I <sub>0</sub> (mA)<br>1.992<br>1.984<br>1.008                                                          | Io         (mA)           0.000         0.008           0.984         0.984                               | E <sub>0</sub><br>-9.960<br>-9.920<br>-5.040                               | Eo<br>0.000<br>-0.040<br>-4.920                                                                         |
| Full-scale<br>Full-scale — LSB<br>Half-scale + LSB<br>Half-scale                                                                                                                                                                           | B1           1           1           1           1           1           1 | <b>B</b> <sub>2</sub><br>1<br>1<br>0<br>0           | <b>B</b> <sub>3</sub><br>1<br>1<br>0<br>0 | B4           1           0           0                                                                         | <b>B</b> 5<br>1<br>1<br>0<br>0                     | <b>B</b> 6<br>1<br>1<br>0<br>0                                                                     | B <sub>7</sub> 1 1 0 0                                                                             | B <sub>8</sub> 1           0           1           0           0                                                                       | l <sub>0</sub> (mA)<br>1.992<br>1.984<br>1.008<br>1.000                                                 | Io         (mA)           0.000         0.008           0.984         0.992                               | E <sub>0</sub><br>-9.960<br>-9.920<br>-5.040<br>-5.000                     | Eo<br>0.000<br>-0.040<br>-4.920<br>-4.960                                                               |
| Full-scale<br>Full-scale — LSB<br>Half-scale + LSB<br>Half-scale<br>Half-scale — LSB                                                                                                                                                       | B1           1           1           1           1           0             | <b>B</b> <sub>2</sub><br>1<br>1<br>0<br>0<br>1      | B <sub>3</sub> 1 1 0 0 1 1                | B4           1           0           0           1                                                             | B5           1           0           0           1 | <b>B</b> <sub>6</sub><br>1<br>1<br>0<br>0<br>1                                                     | B7           1           0           0           1                                                 | B8           1           0           1           0           1           0           1           0           1                         | lo (mA)<br>1.992<br>1.984<br>1.008<br>1.000<br>0.992                                                    | Io         (mA)           0.000         0.008           0.984         0.992           1.000         0.000 | Eo<br>-9.960<br>-9.920<br>-5.040<br>-5.000<br>-4.960                       | Eo<br>0.000<br>-0.040<br>-4.920<br>-4.960<br>-5.000                                                     |
| Full-scale<br>Full-scale — LSB<br>Half-scale + LSB<br>Half-scale<br>Half-scale — LSB<br>Zero-scale + LSB                                                                                                                                   | B1           1           1           1           0           0             | <b>B</b> <sub>2</sub><br>1<br>1<br>0<br>0<br>1<br>0 | B <sub>3</sub> 1 1 0 0 1 0 1 0 0          | B4           1           0           0           1           0           0           0           0           0 | B5<br>1<br>1<br>0<br>0<br>1<br>0                   | B6           1           0           0           1           0           0           0           0 | B7           1           0           0           1           0           0           0           0 | B8           1           0           1           0           1           0           1           0           1           0           1 | Io (mA)           1.992           1.984           1.008           1.000           0.992           0.008 | Io (mA)           0.000           0.008           0.984           0.992           1.000           1.984   | E <sub>0</sub><br>-9.960<br>-9.920<br>-5.040<br>-5.000<br>-4.960<br>-0.040 | Eo           0.000           -0.040           -4.920           -4.960           -5.000           -9.920 |

Figure 9. Basic Unipolar Negative Operation

### AN101

#### TYPICAL APPLICATIONS (Continued)



#### Figure 10. Basic Bipolar Output Operation



#### Figure 11. Symmetrical Offset Binary Operation









## AN101



Figure 15. 3 IC Low Cost A-to-D Converter



Figure 16. Low Cost 2-Digit BCD DAC



Figure 17. DC-Coupled Digital Attenuator/ Programmable Gain Amplifier

AN101

## Applying the DAC08



Figure 18. High-Speed Waveform Generator