## AN011

#### FEATURES

- Programmable pulse-width/delay
- Maximum 256 clock cycles
- Asynchronous TRIGGER input
- Active-High and Active-Low outputs
- Asynchronous RESET
- 20-pin package

#### THEORY OF OPERATION

The one-shot consists of a PLC42VA12 and an external clock which may be part of the system in which this one-shot is to work. As shown in Figures 1 and 3 the PLD is configured to have a latch and an eight-bit binary up counter which is presettable by input data to any number less than 256. Since the input data is inverted before it is loaded into the registers, counting from the complements of the input to FF will give the correct number of counts as counting from the input down to 00.

Pulse-width/delay inputs may be the outputs of another device or switches. When /RESET goes Low, flip-flops are set to all 1's (terms PB, PA, and PM0). At the rising edge of the next clock, data is latched into the registers (terms LB, LA, and LM0). When /TRIG goes Low, it is latched into the input latch formed by term # 0, 1, 2 and 13. The output O1 of the latch goes High and O2 goes Low which enables the 8-bit counting cycle. The O1 and /O1 will maintain their output levels until the end of the counting cycle at which time the counter reaches the count FF, resets the latch by term # 13, and sets O2 High. At the rising edge of the next clock, terms LA, LB, and LM0 cause data to be loaded again into the registers, and the device is ready for another /TRIG input. The output waveforms are illustrated in Figure 2.

If the /TRIG pulse-width is longer than the desired pulse-width of the one-shot, the device will react as mentioned above, and at the end of the count cycle new data will be loaded, another count cycle begins while the outputs remain set by the /TRIG input without changing throughout the change-over of one count cycle to another. O1a, on the other hand, will go Low for one clock period at the change-over. As long as the /TRIG is Low, O1a will continue to pulse Low for one clock period at the change-over of one count cycle to another. The output O2 will pulse High for one clock cycle at the change-over. Figure 2 illustrates output wave-forms for both cases. The output wave-forms are as illustrated in Figure 2.

The one-shot is implemented by programming the PLC42VA12 as shown by the SNAP listing in Figures 3 and 4.





AN011



AN011

```
" equations to load counter from pins "
"__
            _____
"use register preload feature"
temp[15..0].ld = (f7*f6*f5*f4*f3*f2*f1*f0);
temp14
                = inf7;
temp15
               = /inf7;
               = inf6;
temp12
temp13
               = /inf6;
               = inf5;
temp10
temp11
               = /inf5;
temp8
               = inf4;
temp9
               = /inf4;
temp6
               = inf3;
temp7
               = /inf3;
               = inf2;
temp4
temp5
               = /inf2;
temp2
               = inf1;
temp3
                = /inf1;
temp0
                = inf0;
temp1
               = /inf0;
//_____/
" counter equations"
"The counter is constructed using the toggle feature of
 JK flip-flops. Both J and K are connected to the same
 product term so only eight product erms are required to
 implement this counter. The '+tempXX' input does not require
 a product term in the 42VA12 or PLS155/7/9A type devices
 due to the wire-or register preloading feature. This
 feature is controlled internally in the device by the
 LA and LB product terms. SNAP automatically uses these
control terms to implement the preload.
f0.j
      = ((no1*reset)
            +temp1);
      = ((nol*reset)
f0.k
            +temp0);
f1.j
       = ((no1*f0*reset)
            +temp3);
f1.k
      = ((no1*f0*reset)
            +temp2);
£2.j
      = ((no1*f1*f0*reset)
            +temp5);
f2.k
       = ((no1*f1*f0*reset)
            +temp4);
       = ((no1*f2*f1*f0*reset)
£3.j
            +temp7);
       = ((no1*f2*f1*f0*reset)
f3.k
            +temp6);
f4.j
       = ((no1*f3*f2*f1*f0*reset)
            +temp9);
       = ((no1*f3*f2*f1*f0*reset)
f4.k
            +temp8);
f5.i
       = ((no1*f4*f3*f2*f1*f0*reset)
            +tem11);
f5.k
       = ((no1*f4*f3*f2*f1*f0*reset)
            +tem10);
f6.i
       = ((no1*f5*f4*f3*f2*f1*f0*reset)
            +tem13);
       = ((no1*f5*f4*f3*f2*f1*f0*reset)
f6.k
            +tem12);
£7.j
       = ((no1*f6*f5*f4*f3*f2*f1*f0*reset)
            +tem15);
       = ((no1*f6*f5*f4*f3*f2*f1*f0*reset)
f7.k
            +tem14);
f[7..0].clk = clk;
f[7..0].set = reset;
```

Figure 4. SNAP Listing (2 of 2)

AN011