## **ADS7819** # 12-Bit 800kHz Sampling CMOS ANALOG-to-DIGITAL CONVERTER ## **FEATURES** - 1.25µs THROUGHPUT TIME - STANDARD ±2.5V INPUT RANGE - 70dB min SINAD WITH 250kHz INPUT - $\bullet$ ±3/4 LSB max INL AND ±1 LSB max DNL - INTERNAL REFERENCE - COMPLETE WITH S/H, REF, CLOCK, ETC. - PARALLEL DATA w/ LATCHES - 28-PIN 0.3" PDIP AND SOIC ## **DESCRIPTION** The ADS7819 is a complete 12-bit sampling A/D using state-of-the-art CMOS structures. It contains a complete 12-bit capacitor-based SAR A/D with inherent S/H, reference, clock, interface for microprocessor use, and three-state output drivers. The ADS7819 is specified at an 800kHz sampling rate, and guaranteed over the full temperature range. Laser-trimmed scaling resistors provide a $\pm 2.5$ V input range and inherent overvoltage protection up to $\pm 25$ V. The 28-pin ADS7819 is available in a plastic 0.3" DIP and in an SOIC, both fully specified for operation over the industrial -40°C to +85°C range. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $f_S = 800\text{kHz}$ , $+V_{DIG} = +V_{ANA} = +5V$ , $-V_{ANA} = -5V$ , using internal reference and the $50\Omega$ input resistor shown in Figure 4b, unless otherwise specified. | | | | ADS7819P, | U | AD | S7819PB, | UB | | |-----------------------------------------------------------|------------------------------------|-------|------------|------------------------------------------|-----------------|---------------------|-------|--------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | RESOLUTION | | | | 12 | | | * | Bits | | ANALOG INPUT | | | | | | | | | | Voltage Range | | | ±2.5 | | | * | | V | | Impedance | | | 3.1 | | | * | | kΩ | | Capacitance | | | 5 | | | * | | pF | | THROUGHPUT SPEED | | | | | | | | | | Conversion Time | | | 940 | | | * | | ns | | Complete Cycle | Acquire & Convert | | | 1250 | | | * | ns | | Throughput Rate | | 800 | | | * | | | kHz | | DC ACCURACY | | | | | | | | | | Integral Linearity Error | | | | ±1 | | | ±0.75 | LSB <sup>(1)</sup> | | Differential Linearity Error | | | | ±1 | | | * | LSB | | No Missing Codes | | | Guarantee | d<br>I | | * | | 1.00 | | Transition Noise <sup>(2)</sup> | | | 0.1 | 10.5 | | | 10.05 | LSB | | Full Scale Error <sup>(3, 4)</sup> Full Scale Error Drift | | | ±12 | ±0.5 | | * | ±0.25 | %<br>ppm/°C | | Full Scale Error <sup>(3, 4)</sup> | Ext. 2.5000V Ref | | 112 | ±0.5 | | | * | ррпі/ С<br>% | | Full Scale Error Drift | Ext. 2.5000V Ref | | ±12 | | | * | | ppm/°C | | Bipolar Zero Error <sup>(3)</sup> | ZM. 2.0000 1 110. | | | ±8 | | | ±4 | LSB | | Bipolar Zero Error Drift | | | ±2 | | | * | | ppm/°C | | Power Supply Sensitivity | | | | | | | | '' | | $(+V_{DIG} = +V_{ANA} = V_{D})$ | $+4.75V < V_D < +5.25V$ | | | ±5 | | | * | LSB | | | $-5.25V < -V_{ANA} < -4.75V$ | | | ±0.5 | | | * | LSB | | AC ACCURACY | | | | | | | | | | Spurious-Free Dynamic Range | $f_{IN} = 250kHz$ | 74 | 84 | | 77 | 85 | | dB <sup>(5)</sup> | | Total Harmonic Distortion | $f_{IN} = 250kHz$ | | -82 | -74 | | -83 | -77 | dB | | Signal-to-(Noise+Distortion) | $f_{IN} = 250kHz$ | 68 | 71 | | 70 | * | | dB | | Signal-to-Noise | $f_{IN} = 250kHz$ | 68 | 71 | | 70 | * | | dB | | Usable Bandwidth <sup>(6)</sup> | | | 1.5 | | | * | | MHz | | SAMPLING DYNAMICS | | | | | | | | | | Aperture Delay | | | 20 | | | * | | ns | | Aperture Jitter | FC Ctor | | 10 | | | | | ps | | Transient Response Overvoltage Recovery <sup>(7)</sup> | FS Step | | 180<br>250 | | | * | | ns<br>ns | | | | 1 | 230 | | | | | 113 | | REFERENCE<br>Internal Reference Voltage | | 2.48 | 2.5 | 2.52 | * | * | * | V | | Internal Reference DC Source Current | | 2.40 | 100 | 2.52 | | * | | μA | | (External load should be static) | | | 100 | | | | | μ | | Internal Reference Drift | | | 6 | | | | | ppm/°C | | External Reference Voltage Range | | 2.3 | 2.5 | 2.7 | * | * | * | · · V | | For Specified Linearity | | | | | | | | | | External Reference Current Drain | Ext. 2.5000V Ref | | | 100 | | | * | μΑ | | DIGITAL INPUTS | | | | | | | | | | Logic Levels | | | | | , | | | | | V <sub>IL</sub> | | -0.3 | | +0.8 | * | | * | V | | V <sub>IH</sub> | | +2.4 | | $V_D + 0.3$ | * | | * | V | | I <sub>IL</sub> | $V_{IL} = 0V$ | | | ±10 | | | * | μA<br> | | I <sub>IH</sub> | V <sub>IH</sub> = 5V | | 1 | ±10 | | | | μА | | DIGITAL OUTPUTS | | | | Doza | llol 12 bitc | I | | | | Data Format | | | | Parallel 12-bits Binary Two's Complement | | | 1 | | | Data Coding<br>V <sub>OL</sub> | I <sub>SINK</sub> = 1.6mA | | | +0.4 | os complei<br>I | 11 <del>0</del> 111 | * | V | | V <sub>OH</sub> | $I_{SOURCE} = 500\mu A$ | +2.8 | | 10.4 | * | | | v | | Leakage Current | High-Z State, | . 2.0 | | ±5 | | | * | μA | | <b>9</b> | $V_{OUT} = 0V \text{ to } V_{DIG}$ | | | | | | | | | Output Capacitance | High-Z State | | | 15 | | | * | pF | | DIGITAL TIMING | | | | | | | | | | Bus Access Time | | | | 62 | | | * | ns | | Bus Relinquish Time | | 1 | | 83 | I | 1 | * | ns | The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. ## SPECIFICATIONS (CONT) At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $f_S = 800\text{kHz}$ , $+V_{DIG} = +V_{ANA} = +5\text{V}$ , $-V_{ANA} = -5\text{V}$ , using internal reference and the $50\Omega$ input resistor shown in Figure 4b, unless otherwise specified. | | | ADS7819P, U | | ADS7819PB, UB | | | | | |-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|-------------------------------|---------------------|-----|-------|-----|--------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | POWER SUPPLIES Specified Performance | | +4.75 | +5 | +5.25 | * | * | * | v | | +V <sub>DIG</sub> = +V <sub>ANA</sub> -V <sub>ANA</sub> +I <sub>DIG</sub> +I <sub>ANA</sub> -I <sub>ANA</sub> Derated Performance | | -5.25 | +5<br>-5<br>+16<br>+16<br>-13 | -4.75 | * | * * * | * | V<br>WA<br>MA<br>MA | | +V <sub>DIG</sub> = +V <sub>ANA</sub> -V <sub>ANA</sub> Power Dissipation | f <sub>S</sub> = 800kHz | +4.5<br>-5.5 | +5<br>-5<br>225 | +5.5<br>-4.5<br>275 | * | * | * * | V<br>V<br>mW | | TEMPERATURE RANGE Specified Performance Derated Performance Storage Thermal Resistance $(\theta_{JA})$ Plastic DIP SOIC | | -40<br>-55<br>-65 | 75<br>75 | +85<br>+125<br>+150 | * * | * | * * | °C<br>°C<br>°C<br>°C/W<br>°C/W | NOTES: (1) LSB means Least Significant Bit. For the 12-bit, $\pm 2.5$ V input ADS7819, one LSB is 1.22mV. (2) Typical rms noise at worst case transitions and temperatures. (3) Measured with $50\Omega$ in series with analog input. Adjustable to zero with external potentiometer. (4) Full scale error is the worst case of –Full Scale or +Full Scale untrimmed deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. (5) All specifications in dB are referred to a full-scale $\pm 2.5$ V input. (6) Usable Bandwidth defined as Full-Scale input frequency at which Signal-to-(Noise+Distortion) degrades to 60dB, or 10 bits of accuracy. (7) Recovers to specified performance after 2 x FS input over voltage. #### **ABSOLUTE MAXIMUM RATINGS** | Analog Inputs: V <sub>IN</sub> | ±25V | |----------------------------------------|----------------------------------------| | REF | +V <sub>ANA</sub> +0.3V to AGND2 -0.3V | | CAP | Indefinite Short to AGND2 | | | Momentary Short to +VANA | | Ground Voltage Differences: DGND, | AGND1, AGND2±0.3V | | +V <sub>ANA</sub> | +7V | | +V <sub>DIG</sub> to +V <sub>ANA</sub> | +0.3V | | +V <sub>DIG</sub> | 7V | | -V <sub>ANA</sub> | | | Digital Inputs | 0.3V to +V <sub>DIG</sub> +0.3V | | Maximum Junction Temperature | +165°C | | Internal Power Dissipation | 825mW | | Lead Temperature (soldering, 10s) | +300°C | | | | Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods. #### ORDERING AND PACKAGE INFORMATION | MODEL | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR (LSB) | MINIMUM<br>SIGNAL-TO-<br>(NOISE +<br>DISTORTION)<br>RATIO (dB) | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |-----------|-------------------------------------------------|----------------------------------------------------------------|---------------------------------------|--------------------|------------------------------------------| | ADS7819P | ±1 | 68 | -40°C to +85°C | 28-Pin Plastic DIP | 246 | | ADS7819PB | ±0.75 | 70 | -40°C to +85°C | 28-Pin Plastic DIP | 246 | | ADS7819U | ±1 | 68 | -40°C to +85°C | 28-Pin SOIC | 217 | | ADS7819UB | ±0.75 | 70 | -40°C to +85°C | 28-Pin SOIC | 217 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. #### **PIN ASSIGNMENTS** | | | DIGITAL | | |-------|-------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN # | NAME | I/O | DESCRIPTION | | 1 | V <sub>IN</sub> | | Analog Input. Connect via $50\Omega$ to analog input. Full-scale input range is $\pm 2.5 \text{V}$ . | | 2 | AGND1 | | Analog Ground. Used internally as ground reference point. Minimal current flow. | | 3 | REF | | Reference Input/Output. Outputs internal reference of +2.5V nominal. Can also be driven by external system | | | | | reference. In both cases, decouple to ground with a 0.1µF ceramic capacitor. | | 4 | CAP | | Reference Buffer Output. 10μF tantalum capacitor to ground. Nominally +2V. | | 5 | AGND2 | | Analog Ground. | | 6 | D11 (MSB) | 0 | Data Bit 11. Most Significant Bit (MSB) of conversion results. Hi-Z state when $\overline{CS}$ is HIGH, or when R/ $\overline{C}$ is LOW, or when a conversion is in progress. | | 7 | D10 | 0 | Data Bit 10. Hi-Z state when $\overline{\text{CS}}$ is HIGH, or when R/ $\overline{\text{C}}$ is LOW, or when a conversion is in progress. | | 8 | D9 | 0 | Data Bit 9. Hi-Z state when $\overline{\text{CS}}$ is HIGH, or when R/ $\overline{\text{C}}$ is LOW, or when a conversion is in progress. | | 9 | D8 | 0 | Data Bit 8. Hi-Z state when $\overline{ ext{CS}}$ is HIGH, or when R/ $\overline{ ext{C}}$ is LOW, or when a conversion is in progress. | | 10 | D7 | 0 | Data Bit 7. Hi-Z state when $\overline{ ext{CS}}$ is HIGH, or when R/ $\overline{ ext{C}}$ is LOW, or when a conversion is in progress. | | 11 | D6 | 0 | Data Bit 6. Hi-Z state when $\overline{ ext{CS}}$ is HIGH, or when R/ $\overline{ ext{C}}$ is LOW, or when a conversion is in progress. | | 12 | D5 | 0 | Data Bit 5. Hi-Z state when $\overline{ ext{CS}}$ is HIGH, or when R/ $\overline{ ext{C}}$ is LOW, or when a conversion is in progress. | | 13 | D4 | 0 | Data Bit 4. Hi-Z state when $\overline{\text{CS}}$ is HIGH, or when R/ $\overline{\text{C}}$ is LOW, or when a conversion is in progress. | | 14 | DGND | | Digital Ground. | | 15 | D3 | 0 | Data Bit 3. Hi-Z state when $\overline{\text{CS}}$ is HIGH, or when R/ $\overline{\text{C}}$ is LOW, or when a conversion is in progress. | | 16 | D2 | 0 | Data Bit 2. Hi-Z state when $\overline{\text{CS}}$ is HIGH, or when R/ $\overline{\text{C}}$ is LOW, or when a conversion is in progress. | | 17 | D1 | 0 | Data Bit 1. Hi-Z state when $\overline{ ext{CS}}$ is HIGH, or when R/ $\overline{ ext{C}}$ is LOW, or when a conversion is in progress. | | 18 | D0 (LSB) | 0 | Data Bit 0. Least Significant Bit (LSB) of conversion results. Hi-Z state when ŌS is HIGH, or when R/Ō is | | | | | LOW, or when a conversion is in progress. | | 19 | | | Not internally connected. | | 20 | +V <sub>ANA</sub> | | Analog Positive Supply Input. Nominally +5V. Connect directly to pins 21, 27 and 28. | | 21 | +V <sub>DIG</sub> | | Digital Supply Input. Nominally +5V. Connect directly to pins 20, 27 and 28. | | 22 | DGND | | Digital ground. | | 23 | R/C | I | Read/Convert Input. With $\overline{CS}$ LOW, a falling edge on R/ $\overline{C}$ puts the internal sample/hold into the hold state and starts a conversion. With $\overline{CS}$ LOW and no conversion in progress, a rising edge on R/ $\overline{C}$ enables the output | | | | | data bits. | | 24 | <u>cs</u> | I | Chip Select. With R/C LOW, a falling edge on CS will initiate a conversion. With R/C HIGH and no conversion in progress, a falling edge on CS will enable the output data bits. | | 25 | BUSY | 0 | Busy Output. Falls when a conversion is started, and remains LOW until the conversion is completed <u>and</u> the data is latched into the output register. With $\overline{\text{CS}}$ LOW and $\overline{\text{R/C}}$ HIGH, output data will be valid when $\overline{\text{BUSY}}$ | | 26 | -V <sub>ANA</sub> | | rises, so that the rising edge can be used to latch the data.<br>Analog Negative Supply Input. Nominally –5V. Decouple to ground with 0.1μF ceramic and 10μF tantalum | | | | | capacitors. | | 27 | +V <sub>DIG</sub> | | Digital Supply Input. Nominally +5V. Connect directly to pins 20, 21 and 28. | | 28 | +V <sub>ANA</sub> | | Analog Positive Supply Input. Nominally +5V. Connect directly to pins 20, 21 and 27, and decouple to ground with 0.1µF ceramic and 10µF tantalum capacitors. | ### **PIN CONFIGURATION** ## TYPICAL PERFORMANCE CURVES $T = +25^{\circ}\text{C}, \text{ } f_{\text{S}} = 800\text{kHz}, +\text{V}_{\text{DIG}} = +\text{V}_{\text{ANA}} = +5\text{V}, -\text{V}_{\text{ANA}} = -5\text{V}, \text{ using internal reference and the input } 50\Omega \text{ resistors as shown in Figure 4b, unless otherwise specified.}$ 5 ## TYPICAL PERFORMANCE CURVES (CONT) $T = +25^{\circ}\text{C}, \text{ } f_{\text{S}} = 800\text{kHz}, +\text{V}_{\text{DIG}} = +\text{V}_{\text{ANA}} = +5\text{V}, -\text{V}_{\text{ANA}} = -5\text{V}, \text{ using internal reference and the } 50\Omega \text{ input resistors as shown in Figure 4b, unless otherwise specified.}$ **Decimal Code** ## **BASIC OPERATION** Figure 1 shows a basic circuit to operate the ADS7819. Taking $R/\overline{C}$ (pin 23) LOW for 40ns will initiate a conversion. $\overline{BUSY}$ (pin 25) will go LOW and stay LOW until the conversion is completed and the output registers are updated. Data will be output in $\overline{Binary}$ Two's Complement with the MSB on D11 (pin 6). $\overline{BUSY}$ going HIGH can be used to latch the data. All convert commands will be ignored while $\overline{BUSY}$ is LOW. | CS | R/C | BUSY | OPERATION | |----------|----------|------|------------------------------------------------------------------------------------------------------------------------------------| | 1 | Х | Χ | None. Databus in Hi-Z state. | | <b>\</b> | 0 | 1 | Initiates conversion. Databus remains in Hi-Z state. | | 0 | <b>\</b> | 1 | Initiates conversion. Databus enters Hi-Z state. | | 0 | 1 | 1 | Conversion completed. Valid data from the most recent conversion on the databus. | | <b>\</b> | 1 | 1 | Enables databus with valid data from the most recent conversion. | | <b>\</b> | 1 | 0 | Conversion in progress. Databus in Hi-Z state, enabled when the conversion is completed. | | 0 | 1 | 0 | Conversion in progress. Databus in Hi-Z state, enabled when the conversion is completed. | | 0 | 0 | 1 | Conversion completed. Valid data from the most recent conversion in the output register but the output pins D11-D0 are tri-stated. | | Х | Х | 0 | New convert commands ignored. Conversion in progress. | Table I. Control Line Functions for 'read' and 'convert'. The ADS7819 will begin tracking the input signal at the end of the conversion. Allowing 1.25µs between convert commands assures accurate acquisition of a new signal. ## STARTING A CONVERSION The combination of $\overline{\text{CS}}$ (pin 24) and R/ $\overline{\text{C}}$ (pin 23) LOW for a minimum of 40ns puts the sample/hold of the ADS7819 in the hold state and starts a conversion. $\overline{\text{BUSY}}$ (pin 25) will go LOW and stay LOW until the conversion is completed and the internal output register has been updated. All new convert commands during $\overline{\text{BUSY}}$ LOW will be ignored. The ADS7819 will begin tracking the input signal at the end of the conversion. Allowing 1.25 $\mu$ s between convert commands assures accurate acquisition of a new signal. Refer to Table I for a summary of $\overline{CS}$ , R/ $\overline{C}$ , and $\overline{BUSY}$ states and Figures 2 and 3 for timing parameters. | DESCRIPTION | ANALOG VALUE | DIGITAL OUTPUT | | | | | |------------------------------|--------------|-------------------------|----------|--|--|--| | Full Scale Range | ±2.5V | BINARY TWO'S COMPLEMENT | | | | | | Least Significant | 1.22mV | | | | | | | Bit (LSB) | | BINARY CODE | HEX CODE | | | | | +Full Scale<br>(2.5V - 1LSB) | 2.499V | 0111 1111 1111 | 7FF | | | | | Midscale | 0V | 0000 0000 0000 | 000 | | | | | One LSB below<br>Midscale | -1.22mV | 1111 1111 1111 | FFF | | | | | -Full Scale | -2.5V | 1000 0000 0000 | 800 | | | | TABLE II. Ideal Input Voltages and Output Codes. FIGURE 1. Basic Operation $\overline{\text{CS}}$ and R/ $\overline{\text{C}}$ are internally OR'd and level triggered. There is not a requirement which input goes LOW first when initiating a conversion. If it is critical that $\overline{\text{CS}}$ or R/ $\overline{\text{C}}$ initiate the conversion, be sure the less critical input is LOW at least 10ns prior to the initiating input. To reduce the number of control pins, $\overline{CS}$ can be tied LOW using $R/\overline{C}$ to control the read and convert modes. Note that the parallel output will be active whenever $R/\overline{C}$ is HIGH and no conversion is in progress. See the **Reading Data** section and refer to Table I for control line functions for 'read' and 'convert' modes. #### **READING DATA** The ADS7819 outputs full parallel data in Binary Two's Complement data format. The parallel output will be active when $R/\overline{C}$ (pin 23) is HIGH, $\overline{CS}$ (pin 24) is LOW, and no conversion is in progress. Any other combination will tri-state the parallel output. Valid conversion data can be read in a full parallel, 12-bit word on D11-D0 (pins 6-13 and 15-18). Refer to Table II for ideal output codes. After the conversion is completed and the output registers have been updated, $\overline{BUSY}$ (pin 25) will go HIGH. Valid data from the most recent conversion will be available on D11-D0 (pins 6-13 and 15-18). $\overline{BUSY}$ going HIGH can be used to latch the data. Refer to Table III and Figures 2 and 3. Note: For best performance, the external data bus connected to D11-D0 should not be active during a conversion. The switching noise of the external asynchronous data signals can cause digital feed through degrading the converter's performance. The number of control lines can be reduced by tieing $\overline{CS}$ LOW while using $R/\overline{C}$ to initiate conversions and activate the output mode of the converter. See Figure 2. ## **INPUT RANGES** The ADS7819 has a $\pm 2.5 V$ input range. Figures 4a and 4b show the necessary circuit connections for the ADS7819 with and without external hardware trim. Offset and full scale error<sup>(1)</sup> specifications are tested and guaranteed with the $50\Omega$ resistor shown in Figure 4b. This external resistor makes it possible to trim the offset $\pm 12 mV$ using a trim pot or trim DAC. This resistor may be left out if the offset and gain errors will be corrected in software or if they are negligible in regards to the particular application. See the **Calibration** section of the data sheet for details. The nominal input impedance of $3.125 k\Omega$ results from the combination of the internal resistor network shown on the front page of the product data sheet and the external $50\Omega$ resistor. The input resistor divider network provides inherent over-voltage protection guaranteed to at least $\pm 25 V$ . The $50\Omega$ , 1% resistor does not compromise the accuracy or drift of the converter. It has little influence relative to the internal resistors, and tighter tolerances are not required. Note: The values shown for the internal resistors are for reference only. The exact values can vary by ±30%. This is true of all resistors internal to the ADS7819. Each resistive divider is trimmed so that the proper division is achieved. NOTE: (1) Full scale error includes offset and gain errors and is measured at both +FS and -FS. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |---------------------------------|-----------------------------------------------|------|------|------|-------| | t <sub>1</sub> | Convert Pulse Width | 40 | | | ns | | t <sub>2</sub> | Data Valid Delay<br>After Start of Conversion | | 965 | 1100 | ns | | t <sub>3</sub> | BUSY Delay From Start of Conversion | | 70 | 125 | ns | | t <sub>4</sub> | BUSY LOW | | 960 | 1085 | ns | | t <sub>5</sub> | BUSY Delay After<br>End of Conversion | | 90 | | ns | | t <sub>6</sub> | Aperture Delay | | 20 | | ns | | t <sub>7</sub> | Conversion Time | | 940 | 1030 | ns | | t <sub>8</sub> | Acquisition Time | | 180 | 220 | ns | | t <sub>7</sub> & t <sub>8</sub> | Throughput Time | | 1120 | 1250 | ns | | t <sub>9</sub> | Bus Relinquish Time | 10 | 50 | 83 | ns | | t <sub>10</sub> | BUSY Delay<br>After Data Valid | 20 | 65 | 100 | ns | | t <sub>11</sub> | R/C to CS<br>Setup Time | 10 | | | ns | | t <sub>12</sub> | Time Between<br>Conversions | 1250 | | | ns | | t <sub>13</sub> | Bus Access Time | 10 | 30 | 62 | ns | TABLE III. Timing Specifications ( $T_{MIN}$ to $T_{MAX}$ ). FIGURE 2. Conversion Timing with Outputs Enabled After Conversion (CS Tied Low). FIGURE 3. Using $\overline{\text{CS}}$ to Control Conversion and Read Timing. FIGURE 4a. Circuit Diagram With External Hardware Trim. FIGURE 4b. Circuit Diagram Without External Hardware Trim. 9 ## **CALIBRATION** The ADS7819 can be trimmed in hardware or software. The offset should be trimmed before the gain since the offset directly affects the gain. #### **Hardware Calibration** To calibrate the offset and gain of the ADS7819, install the proper resistors and potentiometers as shown in Figure 4a. The calibration range is $\pm 12$ mV for bipolar zero and $\pm 30$ mV for full scale. Potentiometer $P_1$ and resistor $R_1$ form the offset adjust circuit and $P_2$ and $R_2$ the gain adjust circuit. The exact values are not critical. $R_1$ and $R_2$ should not be made any larger than the value shown. They can easily be made smaller to provide increased adjustment range. Reducing these below 15% of the indicated values could begin to adversely affect the operation of the converter. $P_1$ and $P_2$ can also be made larger to reduce power dissipation. However, larger resistances will push the useful adjustment range to the edges of the potentiometer. $P_1$ should probably not exceed $20k\Omega$ and $P2\ 100k\Omega$ in order to maintain reasonable sensitivity. #### **Software Calibration** To calibrate the offset and gain of the ADS7819, no external resistors are required. See the **No Calibration** section for details on the effects of the external resistor. #### No Calibration See Figure 4b for circuit connections. Note that the actual voltage dropped across the $50\Omega$ resistor is nearly two orders of magnitude lower than the voltage dropped across the internal resistor divider network. This should be taken into consideration when choosing the accuracy and drift specifications of the external resistors. In most applications, 1% metal-film resistors will be sufficient. The external $50\Omega$ resistor shown in Figure 4b may not be necessary in some applications. This resistor provides trim capability for the offset and compensates for a slight gain adjustment internal to the ADS7819. Not using the $50\Omega$ resistor will cause a small gain error but will have no effect on the inherent offset error. Figure 5 shows typical transfer function characteristics with and without the $50\Omega$ resistor in the circuit. #### REFERENCE The ADS7819 can operate with its internal 2.5V reference or an external reference. By applying an external reference to pin 3, the internal reference can be bypassed. The reference voltage at REF is buffered internally and output on CAP (pin 4). The internal reference has a 6 ppm/°C drift (typical) and accounts for approximately 20% of the full scale error (FSE = $\pm 0.5\%$ for low grade, $\pm 0.25\%$ for high grade.) #### **REF** REF (pin 3) is an input for an external reference or the output for the internal 2.5V reference. A $0.1\mu F$ capacitor should be connected as close to the REF pin as possible. The capacitor and the output resistance of REF create a low pass filter to band limit noise on the reference. Using a smaller value capacitor will introduce more noise to the reference degrading the SNR and SINAD. The REF pin should not be used to drive external AC or DC loads. The range for the external reference is 2.3V to 2.7V and determines the actual LSB size. Increasing the reference voltage will increase the full scale range and the LSB size of the converter which can improve the SNR. FIGURE 5. Circuit Diagram With and Without External Resistors. #### CAP CAP (pin 4) is the output of the internal reference buffer. A $10\mu F$ tantalum capacitor should be placed as close to the CAP as possible to provide optimum switching currents for the CDAC throughout the conversion cycle and compensation for the output of the buffer. Using a capacitor any smaller than $1\mu F$ can cause the output buffer to oscillate and may not have sufficient charge for the CDAC. Capacitor values larger than $10\mu F$ will have little effect on improving performance. The voltage on the CAP pin is approximately 2V when using the internal reference, or 80% of an externally supplied reference. ## **LAYOUT** #### **POWER** The ADS7819 uses the majority of its power for analog and static circuitry, and it should be considered as an analog component. For optimum performance, tie the analog and digital +5V power pins to the same +5V power supply and tie the analog and digital grounds together. For best performance, the $\pm 5\text{V}$ supplies can be produced from whatever analog supply is used for the rest of the analog signal conditioning. If $\pm 12\text{V}$ or $\pm 15\text{V}$ supplies are present, simple regulators can be used. The +5V power for the A/D should be separate from the +5V used for the system's digital logic. Connecting $+\text{V}_{DIG}$ (pin 27) directly to a digital supply can reduce converter performance due to switching noise from the digital logic. Although it is not suggested, if the digital supply must be used to power the converter, be sure to properly filter the supply. Either using a filtered digital supply or a regulated analog supply, both $V_{DIG}$ and $V_{ANA}$ should be tied to the same +5V source. #### **GROUNDING** Three ground pins are present on the ADS7819. DGND (pin 22) is the digital supply ground. AGND2 (pin 5) is the analog supply ground. AGND1 (pin 2) is the ground which all analog signals internal to the A/D are referenced. AGND1 is more susceptible to current induced voltage drops and must have the path of least resistance back to the power supply. All the ground pins of the ADS should be tied to the analog ground plane, separated from the system's digital logic ground, to achieve optimum performance. Both analog and digital ground planes should be tied to the "system" ground as near to the power supplies as possible. This helps to prevent dynamic digital ground currents from modulating the analog ground through a common impedance to power ground. #### SIGNAL CONDITIONING The FET switches used for the sample hold on many CMOS A/D converters release a significant amount of charge injection which can cause the driving op amp to oscillate. The FET switch on the ADS7819, compared to FET switches on other CMOS A/D converters, releases 5%—10% of the charge. There is also a resistive front end which attenuates any charge which is released. The end result is a minimal requirement for the op amp on the front end. Any op amp sufficient for the signal in an application will be sufficient to the drive the ADS7819. The resistive front end of the ADS7819 also provides a guaranteed ±25V over voltage protection. In most cases, this eliminates the need for external input protection circuitry. #### **INTERMEDIATE LATCHES** The ADS7819 does have tri-state outputs for the parallel port, but intermediate latches should be used if the bus will be active during conversions. If the bus is not active during conversions, the tri-state outputs can be used to isolate the A/D from other peripherals on the same bus. Intermediate latches are beneficial on any monolithic A/D converter. The ADS7819 has an internal LSB size of $610\mu V$ . Transients from fast switching signals on the parallel port, even when the A/D is tri-stated, can be coupled through the substrate to the analog circuitry causing degradation of converter performance.