## 80C550/83C550/87C550

#### DESCRIPTION

The Philips 8XC550 is a high-performance microcontroller fabricated with Philips high-density CMOS technology. This Philips CMOS technology combines the high speed and density characteristics of HMOS with the low power attributes of CMOS. Philips epitaxial substrate minimizes latch-up sensitivity. The CMOS 8XC550 has the same instruction set as the 80C51.

The 8XC550 contains a 4k × 8 EPROM (87C550)/ROM (83C550)/ROMless (80C550 has no program memory on-chip), a 128 × 8 RAM, 8 channels of 8-bit A/D, four 8-bit ports (port 1 is input only), a watchdog timer, two 16-bit counter/timers, a seven-source, two-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and an on-chip oscillator and clock circuits.

In addition, the 8XC550 has two software selectable modes of power reduction—idle mode and power-down mode. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative.

#### FEATURES

- 80C51 based architecture
  - 4k × 8 EPROM (87C550)/ROM (83C550)
  - 128  $\times$  8 RAM
  - Eight channels of 8-bit A/D
  - Two 16-bit counter/timers
  - Watchdog timer
  - Full duplex serial channel
  - Boolean processor
- Memory addressing capability
   64k ROM and 64k RAM
- Power control modes:
  - Idle mode
  - Power-down mode
- CMOS and TTL compatible
- One speed range at V<sub>CC</sub> = 5V ±10%
   3.5 to 16MHz
- Four package styles
- Extended temperature ranges
- OTP package available

#### **PIN CONFIGURATIONS**



## 80C550/83C550/87C550

#### ORDERING INFORMATION

| ROMIess      | ROM          | EPROM         |     | TEMPERATURE RANGE °C<br>AND PACKAGE <sup>1</sup> | FREQ<br>MHz | DRAWING<br>NUMBER |
|--------------|--------------|---------------|-----|--------------------------------------------------|-------------|-------------------|
|              |              | P87C550EBF FA | UV  | 0 to +70, Ceramic Dual In-Line Package           | 3.5 to 16   | 0590B             |
|              |              | P87C550EBL KA | UV  | 0 to +70, Ceramic Leaded Chip Carrier            | 3.5 to 16   | 1472A             |
| P80C550EBP N | P83C550EBP N | P87C550EBP N  | OTP | 0 to +70, Plastic Dual In-Line Package           | 3.5 to 16   | SOT129-1          |
| P80C550EBA A | P83C550EBA A | P87C550EBA A  | OTP | 0 to +70, Plastic Leaded Chip Carrier            | 3.5 to 16   | SOT187-2          |
| P80C550EFP N | P83C550EFP N | P87C550EFP N  | OTP | -40 to +85, Plastic Dual In-Line Package         | 3.5 to 16   | SOT129-1          |
| P80C550EFA A | P83C550EFA A | P87C550EFA A  | OTP | -40 to +85, Plastic Leaded Chip Carrier          | 3.5 to 16   | SOT187-2          |
|              |              | P87C550EFL KA | UV  | -40 to +85, Ceramic Leaded Chip Carrier          | 3.5 to 16   | 1472A             |
|              |              | P87C550EFF FA | UV  | -40 to +85, Ceramic Dual In-Line Package         | 3.5 to 16   | 0590B             |

NOTES:

1. OTP = One Time Programmable EPROM. UV = UV Erasable EPROM.

## 80C550/83C550/87C550

#### **BLOCK DIAGRAM**



## 80C550/83C550/87C550

### **PIN DESCRIPTION**

|                    | PIN NO.              |                      |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------------------|----------------------|----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MNEMONIC           | DIP                  | LCC                  | TYPE                | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| V <sub>SS</sub>    | 20                   | 24                   | I                   | Ground: 0V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| V <sub>CC</sub>    | 40                   | 44                   | Т                   | Power Supply: This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| AV <sub>CC</sub>   | 1                    | 1                    | 1                   | Analog Power Supply: Analog supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| AV <sub>SS</sub>   | 2                    | 4                    | I.                  | Analog Ground: Analog 0V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Vref+<br>Vref–     |                      | 2<br>3               | l<br>I              | <b>Vref:</b> A/D converter reference level inputs. Note that these references are combined with AV <sub>CC</sub> and AV <sub>SS</sub> in the 40-pin DIP package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| P0.0–0.7           | 39–32                | 43–36                | I/O                 | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification in the S87C550. External pull-ups are required during program verification.                                                                                                                                                                                                                                                                     |  |  |  |  |
| P1.0–P1.7          | 3–8                  | 5–12                 | I                   | <b>Port 1:</b> Port 1 is an 8-bit input only port (6-bit in the DIP package; bits P1.6 and P1.7 are not implemented). Port 1 digital input can be read out any time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| ADC0-ADC7          | 3–8                  | 5–12                 |                     | <b>ADCx:</b> Inputs to the analog multiplexer input of the 8-bit A/D. There are only six A/D inputs in the DIP package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| P2.0–P2.7          | 21–28                | 25–32                | I/O                 | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. |  |  |  |  |
| P3.0–P3.7          | 10–17                | 14–21                | I/O                 | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of the SC80C51 family, as listed below:                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                    | 10<br>11<br>12<br>13 | 14<br>15<br>16<br>17 |                     | RxD (P3.0): Serial input port<br>TxD (P3.1): Serial output port<br>INTO (P3.2): External interrupt<br>INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                    | 14<br>15<br>16       | 18<br>19<br>20<br>21 | <br> <br> <br> <br> | T0 (P3.4): Timer 0 external input<br>T1 (P3.5): Timer 1 external input<br>WR (P3.6): External data memory write strobe<br>RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| RST                | 17<br>9              | 13                   | I                   | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| ALE/PROG           | 30                   | 34                   | I/O                 | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming.                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| PSEN               | 29                   | 33                   | 0                   | <b>Program Store Enable:</b> The read strobe to external program memory. When the device is executing code from the external program memory, <u>PSEN</u> is activated twice each machine cycle, except that two <u>PSEN</u> activations are skipped during each access to external data memory. <u>PSEN</u> is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| ĒĀ/V <sub>PP</sub> | 31                   | 35                   | I                   | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations 0000H to 0FFFH. If $\overline{EA}$ is held high, the device executes from internal program memory unless the program counter contains an address greater than 0FFFH. For the 80C550 ROMless part, $\overline{EA}$ must be held low for the part to operate properly. This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during EPROM programming.                                                                                                                                                                                                     |  |  |  |  |
| XTAL1              | 19                   | 23                   | Т                   | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| XTAL2              | 18                   | 22                   | 0                   | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

## 80C550/83C550/87C550

| SYMBOL              | DESCRIPTION                                         | DIRECT<br>ADDRESS | <u> </u> |      | SS, SYME | BOL, OR A | ALTERNA <sup>®</sup> | TIVE POR | T FUNCT | ON<br>LSB | RESET<br>VALUE |
|---------------------|-----------------------------------------------------|-------------------|----------|------|----------|-----------|----------------------|----------|---------|-----------|----------------|
| ACC*                | Accumulator                                         | E0H               | E7       | E6   | E5       | E4        | E3                   | E2       | E1      | E0        | 00H            |
| ADAT#               | A/D result                                          | C6H               |          |      |          |           |                      |          |         |           | ххН            |
| ADCON#              | A/D control                                         | C5H               | -        | I    | -        | ADCI      | ADCS                 | AADR2    | AADR1   | AADR0     | xxx00000B      |
| В*                  | B register                                          | F0H               | F7       | F6   | F5       | F4        | F3                   | F2       | F1      | F0        | 00H            |
| DPTR:<br>DPH<br>DPL | Data pointer<br>(2 bytes):<br>High byte<br>Low byte | 83H<br>82H        |          |      |          |           |                      |          |         |           | 00H<br>00H     |
|                     |                                                     |                   | BF       | BE   | BD       | BC        | BB                   | BA       | B9      | B8        |                |
| IP*#                | Interrupt priority                                  | B8H               | _        | PWD  | PAD      | PS        | PT1                  | PX1      | PT0     | PX0       | x0000000B      |
|                     |                                                     |                   |          |      |          |           |                      |          |         |           |                |
|                     |                                                     |                   | AF       | AE   | AD       | AC        | AB                   | AA       | A9      | A8        |                |
| IE*#                | Interrupt enable                                    | A8H               | EA       | EWD  | EAD      | ES        | ET1                  | EX1      | ET0     | EX0       | 00H            |
| P0*                 | Port 0                                              | 80H               | 87       | 86   | 85       | 84        | 83                   | 82       | 81      | 80        | FFH            |
| P1*                 | Port 1                                              | 90H               | 97       | 96   | 95       | 94        | 93                   | 92       | 91      | 90        | FFH            |
| P2*                 | Port 2                                              | A0H               | A7       | A6   | A5       | A4        | A3                   | A2       | A1      | A0        | FFH            |
| P3*                 | Port 3                                              | B0H               | B7       | B6   | B5       | B4        | B3                   | B2       | B1      | B 0       | FFH            |
| PCON#               | Power control                                       | 87H               | SMOD     | SIDL | -        | -         | GF1                  | GF0      | PD      | IDL       | 00xx0000B      |
|                     |                                                     |                   | D7       | D6   | D5       | D4        | D3                   | D2       | D1      | D0        |                |
| PSW*                | Program status word                                 | D0H               | CY       | AC   | F0       | RS1       | RS0                  | OV       | -       | Р         | 00H            |
| SBUF                | Serial data buffer                                  | 99H               |          |      |          |           |                      |          |         |           | ххH            |
|                     |                                                     |                   | 9F       | 9E   | 9D       | 9C        | 9B                   | 9A       | 99      | 98        |                |
| SCON*               | Serial port control                                 | 98H               | SM0      | SM1  | SM2      | REN       | TB8                  | RB8      | TI      | RI        | 00H            |
| SP                  | Stack pointer                                       | 81H               |          |      |          |           |                      |          |         |           | 07H            |
|                     |                                                     |                   | 8F       | 8E   | 8D       | 8C        | 8B                   | 8A       | 89      | 88        | 00H            |
| TCON*               | Timer counter/control                               | 88H               | TF1      | TR1  | TF0      | TR0       | IE1                  | IT1      | IE0     | IT0       | 00H            |
|                     |                                                     |                   |          |      |          |           |                      |          |         |           |                |
| TMOD                | Timer/counter mode                                  | 89H               | GATE     | C/T  | M1       | MO        | GATE                 | C/T      | M1      | MO        | 00H            |
| TH0                 | Timer 0 high byte                                   | 8CH               |          |      |          |           |                      |          |         |           | 00H            |
| TH1                 | Timer 1 high byte                                   | 8DH               |          |      |          |           |                      |          |         |           | 00H            |
| TL0                 | Timer 0 low byte                                    | 8AH               |          |      |          |           |                      |          |         |           | 00H            |
| TL1                 | Timer 1 low byte                                    | 8BH               |          |      |          |           |                      |          |         |           | 00H            |
|                     |                                                     |                   | C7       | C6   | C5       | C4        | C3                   | C2       | C1      | C0        |                |
| WDCON*#             | Watchdog timer<br>control                           | C0H               | PRE2     | PRE1 | PRE0     | -         | _                    | WDRUN    | WDTOF   | WDMOD     | 000xx000B**    |
| WDL#                | Watchdog timer reload                               | C1H               |          |      |          |           |                      |          |         |           | FFH**          |
| WFEED1#             | Watchdog timer<br>feed 1                            | C2H               |          |      |          |           |                      |          |         |           | ххН            |
| WFEED2#             | Watchdog timer<br>feed 2                            | СЗН               |          |      |          |           |                      |          |         |           | ххН            |

#### Table 1. 8XC550 Special Function Registers

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

\*\*This value is not valid for a masked ROM part (83C550) when running from internal memory (EA = 1). See data sheet for details.

## 80C550/83C550/87C550

|       | MSB        |          |          |          | LSB                                                |                                                                              |                                                                      |           |             |         |
|-------|------------|----------|----------|----------|----------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------|-------------|---------|
|       | SMOD       | SIDL     | х        | x        | GF1                                                | GF0                                                                          | PD                                                                   | IDL       |             |         |
| NOTE: |            |          |          | 1<br>0   | Serial p<br>Reserve<br>Reserve<br>Genera<br>Genera | baud rate<br>ort idle<br>ed for fute<br>ed for fute<br>l purpose<br>down bit | e<br>future use<br>future use<br>ose flag bit<br>ose flag bit<br>bit |           |             |         |
| -     | N register | is at SF | R byte a | ddress 8 | 7H. Its co                                         | ntents fol                                                                   | lowing a                                                             | reset are | e 00XX0000. |         |
|       |            |          |          |          |                                                    |                                                                              |                                                                      |           |             | SU00197 |

Figure 1. Power Control Register (PCON)

|                                          | MSB  |                            |                                                  |                                     |                                                      |                       |                         | LSB       |
|------------------------------------------|------|----------------------------|--------------------------------------------------|-------------------------------------|------------------------------------------------------|-----------------------|-------------------------|-----------|
|                                          | х    | x                          | x                                                | ADCI                                | ADCS                                                 | AADR2                 | AADR1                   | AADR0     |
|                                          |      |                            | INPUT                                            | CHANN                               | EL SELE                                              | CTION                 | •                       |           |
|                                          |      | ADDR2                      | -                                                | DDR1                                | ADDR                                                 |                       | PUT PIN                 | _         |
|                                          |      | ADDR2                      | A                                                |                                     | ADDR<br>0                                            | -                     | ADC0                    |           |
|                                          |      | 0                          |                                                  | 0                                   | 1                                                    | -                     | ADC1                    |           |
|                                          |      | 0                          |                                                  | 1                                   | 0                                                    | ŀ                     | ADC2                    |           |
|                                          |      | 0                          |                                                  | 1                                   | 1                                                    |                       | ADC3                    |           |
|                                          |      | 1                          |                                                  | 0                                   | 0                                                    |                       | ADC4                    |           |
|                                          |      | 1                          |                                                  | 0                                   | 1<br>0                                               |                       | ADC5<br>ADC6            |           |
|                                          |      | 1                          |                                                  | 1                                   | 1                                                    |                       | ADC8                    |           |
| ADCON.7<br>ADCON.6<br>ADCON.5<br>ADCON.4 | _    | No<br>No<br>AE<br>Th<br>Ar | n interrup                                       | set when<br>t is invok              | an ADC<br>ed if the A<br>are. It can                 | VD interr             | upt is ena              | abled. Ťh |
| ADCON.3                                  |      | Se<br>thi<br>co<br>se      | etting this<br>s signal i<br>nversion<br>t. ADCS | s high wh<br>, ADCS is<br>cannot be | ts an A/D<br>hile the Al<br>s reset at<br>e reset by | DC is bus<br>the same | sy. On co<br>e time the | mpletion  |
| ADCON.2                                  |      |                            |                                                  | ut Select                           |                                                      |                       |                         |           |
| ADCON.1                                  |      |                            |                                                  | ut Select                           |                                                      |                       |                         |           |
| ADCON.0                                  | ADDR | ) Ar                       | alog Inp                                         | ut Select                           | 0                                                    |                       |                         |           |
|                                          |      |                            |                                                  |                                     |                                                      |                       |                         |           |

Figure 2. A/D Control Register (ADCON)

#### A/D CONVERTER

The analog input circuitry consists of an 8-input analog multiplexer and an analog-to-digital converter with 8-bit resolution. In the LCC package, the analog reference voltage and analog power supplies are connected via separate input pins; in the DIP package, Vref+ is combined with AV<sub>CC</sub> and Vref– is combined with AV<sub>SS</sub>. The analog inputs are alternate functions to port 1, which is an input only port. Digital input to port 1 can be read any time during an A/D conversion. Care should be exercised in mixing analog and digital signals on port 1, because cross talk from the digital input signals can degrade the A/D conversion accuracy of the analog input. An A/D conversion requires 40 machine cycles.

The A/D converter is controlled by the ADCON special function register. The input channel to be converted is selected by the analog multiplexer by setting ADCON register bits, ADDR2–ADDR0 (see Figure 2). These bits can only be changed when ADCI and ADCS are both low.

The completion of the 8-bit ADC conversion is flagged by ADCI in the ADCON register and the result is stored in the special function register ADAT.

An ADC conversion in progress is unaffected by a software ADC start. The result of a completed conversion remains unaffected provided ADCI remains at a logic 1. While ADCS is a logic 1 or ADCI is a logic 1, a new ADC START will be blocked and consequently lost. An A/D conversion in progress will be aborted when the idle or power-down mode is entered. The result of a completed conversion (ADCI = logic 1) remains unaffected when entering the idle mode, but will be lost if power-down mode is entered. See Figure 3 for the A/D input equivalent circuit.

The analog input pins ADC0-ADC7 may still be used as digital inputs. The analog input channel that is selected by the ADDR2-ADDR0 bits in ADCON cannot be used as a digital input. Reading the selected A/D channel as a digital input will always return a 1. The unselected A/D inputs may always be used as digital inputs.

On RESET the A/D port pins are set to the Digital mode and will work as a normal port and need no further initialization. To use the A/D converter a single byte should be written to ADCON which selects the A/D mux and concurrently sets the ADCS bit to start the A/D conversion. The 40 machine cycles of the A/D conversion include time for signal settling after the mux is selected and before the Sample and Hold procedure is completed.

The circuitry which disables the digital buffer from the port pin is updated at the start of an A/D conversion by setting the ADCS bit in ADCON. After powerup, problems will occur the first time that ADCON is written to if ADCS is not set; in this case, the digital signal disable registers contain random data and some o the 8 port pins will have their digital buffers disabled. When read, these disabled buffers will ignore their input and only return a 1. This condition will be corrected by writing a 1 to ADCS in ADCON which starts and A/D conversion.

Thus, there are two operating modes:

- 1. DIGITAL ONLY No Analog inputs are used and ADCON is never written to. In this case pins ADC0-ADC7 are configured as digital inputs.
- A/D CONVERTER USED The input multiplexer select field must be written to and ADCS must be set in ADCON. This allows unselected A/D inputs to be used as digital inputs.

#### **ADCON Register**

| MSB |   |   |      |      |       |       | LSB   |
|-----|---|---|------|------|-------|-------|-------|
| х   | х | х | ADCI | SDCS | AADR2 | AADR1 | AADR0 |

Operation

ADCI ADCS 0 0 AD

0

1

1

ADC not busy, a conversion can be started.

1 ADC busy, start of a new conversion is blocked.

80C550/83C550/87C550

0 Conversion completed, start of a new is blocked.

1 Not possible.

| INPUT CHANNEL SELECTION |       |       |           |  |  |  |
|-------------------------|-------|-------|-----------|--|--|--|
| ADDR2                   | ADDR1 | ADDR0 | INPUT PIN |  |  |  |
| 0                       | 0     | 0     | P1.0      |  |  |  |
| 0                       | 0     | 1     | P1.1      |  |  |  |
| 0                       | 1     | 0     | P1.2      |  |  |  |
| 0                       | 1     | 1     | P1.3      |  |  |  |
| 1                       | 0     | 0     | P1.4      |  |  |  |
| 1                       | 0     | 1     | P1.5      |  |  |  |
| 1                       | 1     | 0     | P1.6*     |  |  |  |
| 1                       | 1     | 1     | P1.7*     |  |  |  |

\*Not present on 40-pin DIP versions.

| Symbol Position<br>ADCI ADCON.4 | <b>Function</b><br>ADC interrupt flag. This flag is set when an ADC conversion is complete. If $IE.5 = 1$ , an interrupt is requested when ADCI = 1. The ADCI flag must be cleared by software after A/D data is read, before the next conversion can begin.                 |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCS ADCON.3                    | ADC start and status. Setting this bit starts an<br>A/D conversion. Once set, ADCS remains high<br>throughout the conversion cycle. On<br>completion of the conversion, it is reset at the<br>same time the ADCI interrupt flag is set. ADCS<br>cannot be reset by software. |
| AADR2 ADCON.2                   | Analog input selects.                                                                                                                                                                                                                                                        |
| AADR1 ADCON.1                   | Binary coded address                                                                                                                                                                                                                                                         |
| AADR0 ADCON.0                   | selects one of the five analog input port pins of<br>P1 to be input to the converter. It can only be<br>changed when ADCI and ADCS are both low.<br>AADR2 is the most significant bit.                                                                                       |

SU00199

## CMOS single-chip 8-bit microcontroller with A/D and watchdog timer

### 80C550/83C550/87C550

#### Sample A/D Routines

The following routines demonstrate two methods of operating the A/D converter. The first method uses polling to determine when the A/D conversion is complete. The second method uses the A/D interrupt to flag the end of conversion.

The routine ReadAD will start a read of the A/D channel identified by R7, and wait for the conversion to complete, polling the A/D interrupt flag. The result is returned in the accumulator.

| ReadAD:MOV  | A,#08h      | ;Basic A/D start command.        |
|-------------|-------------|----------------------------------|
| ORL         | A,R7        | ;Add channel # to be read.       |
| MOV         | ADCON,A;    | ;Start A/D.                      |
| ADLoop: MOV | A,ADCON     | ;Get A/D status.                 |
| JNB         | ACC.4,ADLoo | o;Wait for ADCI (A/D ;finished). |
| MOV         | A,ADAT      | ;Get conversion result           |
| MOV         | ADCON,#0    | ;Clear ADCI.                     |
| RET         |             |                                  |
|             |             |                                  |

The routine StartAD will start a read of the A/D channel identified by R7 and exit back to the calling program. When the conversion is complete, the A/D interrupt occurs, calling the A/D interrupt service routine. The result of the conversion is returned in register R6.

| StartAD | ORL                       | A,#08h<br>A,R7<br>ADCON,A  | ;Basic A/D start command.<br>;Add channel # to be read.<br>;Start A/D. |
|---------|---------------------------|----------------------------|------------------------------------------------------------------------|
|         |                           |                            |                                                                        |
| ADInt:  | ORG<br>MOV<br>MOV<br>RETI | 2Bh<br>R6,ADAT<br>ADCON,#0 | ;A/D interrupt address.<br>;Get conversion result.<br>;Clear ADCI.     |



Figure 3. A/D Input: Equivalent Circuit

### 80C550/83C550/87C550

#### A/D CONVERTER PARAMETER DEFINITIONS

The following definitions are included to clarify some specifications given and do not represent a complete set of A/D parameter definitions.

#### Absolute Accuracy Error

Absolute accuracy error of a given output is the difference between the theoretical analog input voltage to produce a given output and the actual analog input voltage required to produce the same code. Since the same output code is produced by a band of input voltages, the "required input voltage" is defined as the midpoint of the band of input voltage that will produce that code. Absolute accuracy error not specified with a code is the maximum over all codes.

#### Nonlinearity

If a straight line is drawn between the end points of the actual converter characteristics such that zero offset and full scale errors are removed, then non-linearity is the maximum deviation of the code transitions of the actual characteristics from that of the straight line so constructed. This is also referred to as relative accuracy and also integral non-linearity.

#### **Differential Non-Linearity**

Differential non-linearity is the maximum difference between the actual and ideal code widths fo the converter. The code widths are the differences expressed in LSB between the code transition points, as the input voltage is varied through the range for the complete set of codes.

#### Gain Error

Gain error is the deviation between the ideal and actual analog input voltage required to cause the final code transition to a full-scale output code after the offset error has been removed. This may sometimes be referred to as full scale error.

#### Offset Error

Offset error is the difference between the actual input voltage that causes the first code transition and the ideal value to cause the first code transition. This ideal value is 1/2 LSB above  $V_{ref-}$ .

#### **Channel to Channel Matching**

Channel to channel matching is the maximum difference between the corresponding code transitions of the actual characteristics taken from different channels under the same temperature, voltage and frequency conditions.

#### Crosstalk

Crosstalk is the measured level of a signal at the output of the converter resulting from a signal applied to one deselected channel.

#### **Total Error**

Maximum deviation of any step point from a line connecting the ideal first transition point to the ideal last transition point.

#### **Relative Accuracy**

Relative accuracy error is the deviation of the ADC's actual code transition points from the ideal code transition points on a straight line which connects the ideal first code transition point and the final code transition point, after nullifying offset error and gain error. It is generally expressed in LSBs or in percent of FSR.

#### WATCHDOG TIMER

The purpose of the watchdog timer is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state, possibly due to a programming error, electrical noise, or RFI. When enabled, the watchdog circuit will generate a system reset if the user program fails to "feed" (or reload) the watchdog within a predetermined amount of time.

The watchdog timer implemented on the 8XC550 has a programmable interval and can thus be fine tuned to a particular application. If the watchdog function is not used, the timer may still be used as a versatile general purpose timer.

The watchdog function consists of a programmable 13-bit prescaler, and an 8-bit main timer. The main timer is clocked by a tap taken from one of the top 8 bits of the prescaler. The prescaler is incremented once every machine cycle, or 1/12 of the oscillator frequency. Thus, the main counter can be clocked as often as once every 64 machine cycles or as seldom as once every 8192 machine cycles.

When clocked, the main counter decrements. If the main watchdog counter reaches zero, a system reset will occur. To prevent the watchdog timer from under-flowing, the watchdog must be fed before it counts down to zero. When the watchdog is fed, the contents of the WDL register are loaded into the main watchdog counter and the prescaler is cleared.

#### WDCON Register

| MSB  |      |      |   |   | _     |       | LSB   |
|------|------|------|---|---|-------|-------|-------|
| PRE2 | PRE1 | PRE0 | х | х | WDRUN | WDTOF | WDMOD |

#### Symbol Position Function

| WDCON.7 | PRE2 | Prescaler select (read/write).              |
|---------|------|---------------------------------------------|
| WDCON.6 | PRE1 | These bits select theprescaler divide ratio |
| WDCON.5 | PRE0 | according to the following table:           |

| PRE2                       | PRE1                                                  | PRE0                            | DIVISOR (FROM f <sub>OSC</sub> )                                                                                                                                                                   |  |  |  |  |  |  |
|----------------------------|-------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1                       | 0<br>1<br>0<br>1<br>0<br>1<br>0 | $12 \times 64 \\ 12 \times 64 \times 2 \\ 12 \times 64 \times 4 \\ 12 \times 64 \times 8 \\ 12 \times 64 \times 16 \\ 12 \times 64 \times 32 \\ 12 \times 64 \times 64 \\ 12 \times 64 \times 128$ |  |  |  |  |  |  |
| WDCON.1 W                  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                                 |                                                                                                                                                                                                    |  |  |  |  |  |  |

### 80C550/83C550/87C550

A very specific sequence of events must take place to feed the watchdog timer; it cannot be fed accidentally by a runaway program. The following routines demonstrate setting up and feeding the watchdog timer. These routines apply to all versions of the 8XC550 except the ROM part when running from internal program memory.

This routine sets up and starts the watchdog timer. This is not necessary for internal ROM operation, because setup of the watchdog timer on masked ROM parts is accomplished directly via ROM mask options.

SetWD: MOV WDL,#0FFh ;Set watchdog reload value.

| MOV WDCON,#0E | E5;Set up timer prescaler, mode, and |
|---------------|--------------------------------------|
|               | ;run bits.                           |
| ACALL FeedWD  | ;Start watchdog with a feed          |
|               | ;operation.                          |

RET

This routine executes a watchdog timer feed operation, causing the timer to reload from WDL. Interrupts must be disabled during this operation due to the fact that the two feed registers must be loaded on consecutive instruction cycles, or a system reset will occur immediately.

| FeedWD:CLR  | EA           | ;This sequence must not be           |
|-------------|--------------|--------------------------------------|
|             |              | ;interrupted.                        |
| MOV         | WFEED1,#0A5h | ;First instruction of feed sequence. |
| MOV         | WFEED2,#05Ah | ;Second instruction of feed          |
|             |              | ;sequence.                           |
| SETE<br>RET | 3 EA         | ;Turn interrupts back on.            |

An interrupt is available to allow the watchdog timer to be used as a general purpose timer in applications where the watchdog function is not needed. The timer operates in the same manner when used as a general purpose timer except that the timer interrupt is generated on timer underflow instead of a chip reset. Refer to the 87C550 data sheet for additional information on watchdog timer operation.

#### Programming the Watchdog Timer

Both the EPROM and ROM devices have a set of SFRs for holding the watchdog autoload values and the control bits. The watchdog time-out flag is present in the watchdog control register and operates the same in all versions. In the EPROM device, the watchdog parameters (autoload value and control) are always taken from the SFRs. In the ROM device, the watchdog parameters can be mask programmed or taken from the SFRs. The selection to take the watchdog parameters from the SFRs or from the mask programmed values is controlled by EA (external access). When EA is high (internal ROM access), the watchdog parameters are taken from the mask programmed values. If the watchdog is masked programmed to the timer mode, then the autoload values and the pre-scaler taps are taken from the SFRs. When EA is low (external access), the watchdog parameters are taken from the SFRs. The user should be able to leave code in his program which initializes the watchdog SFRs even though he has migrated to the mask ROM part. This allows no code changes from EPROM prototyping to ROM coded production parts.

#### Watchdog Detailed Operation

EPROM Device (and ROMIess Operation: EA = 0)

In the ROMless operation (ROM part, EA = 0) and in the EPROM device, the watchdog operates in the following manner.

Whether the watchdog is in the watchdog or timer mode, when external RESET is applied, the following takes place:

- Watchdog mode bit set to timer mode.
- Watchdog run control bit set to OFF.
- Autoload register set to FF (max count).
- Watchdog time-out flag cleared.
- Prescaler is cleared.
- Prescaler tap set to the highest divide.
- Autoload takes place.

The watchdog can be fed even though it is in the timer mode.

Note that the operational concept is for the watchdog mode of operation, when coming out of a hardware reset, the software should load the autoload registers, set the mode to watchdog, and then feed the watchdog (cause an autoload). The watchdog will now be starting at a known point.

If the watchdog is in the watchdog mode and running and happens to underflow at the time the external RESET is applied, the watchdog time-out flag will be cleared.

When the watchdog is in the watchdog mode and the watchdog underflows, the following action takes place:

- Autoload takes place.
- Watchdog time-out flag is set
- Timer mode interrupt flag unchanged.
- Mode bit unchanged.
- Watchdog run bit unchanged.
- Autoload register unchanged.
- Prescaler tap unchanged.
- All other device action same as external reset.

Note that if the watchdog underflows, the program counter will start from 00H as in the case of an external reset. The watchdog time-out flag can be examined to determine if the watchdog has caused the reset condition. The watchdog time-out flag bit can be cleared by software.

When the watchdog is in the timer mode and the timer software underflows, the following action takes place:

- Autoload takes place.
- Watchdog time-out flag is set
- Mode bit unchanged.
- Watchdog run bit unchanged.
- Autoload register unchanged.
- Prescaler tap unchanged.

The timer mode interrupt flag is cleared when the interrupt routine is invoked. This bit can also be cleared directly by software without a software feed operation.

#### Mask ROM Device (EA = 1)

In the mask ROM device, the watchdog mode bit (WDMOD) is mask programmed and the bit in the watchdog command register is read only and reflects the mask programmed selection. If the mask programmed mode bit selects the timer mode, then the watchdog run bit (WDRUN) operates as described under EPROM Device. If the mask programmed bit selects the watchdog mode, then the watchdog run bit has no effect on the timer operation.

#### Watchdog Function

The watchdog consists of a programmable prescaler and the main timer. The prescaler derives its clock from the on-chip oscillator. The prescaler consists of a divide by 12 followed by a 13 stage counter with taps from stage 6 through stage 13. The tap selection is programmable. The watchdog main counter is a down counter clocked (decremented) each time the programmable prescaler underflows. The watchdog generates an underflow signal (and is autoloaded) when the watchdog is at count 0 and the clock to decrement the watchdog occurs. The watchdog is 8 bits long and the autoload value can range from 0 to FFH. (The autoload value of 0 is permissible since the prescaler is cleared upon autoload).

This leads to the following user design equations. Definitions:  $t_{OSC}$  is the oscillator period, N is the selected prescaler tap value, W is the main counter autoload value,  $t_{MIN}$  is the minimum watchdog time-out value (when the autoload value is 0),  $t_{MAX}$  is the maximum time-out value (when the autoload value is FFH),  $t_D$  is the design time-out value.

$$\begin{split} t_{MIN} &= t_{OSC} \times 12 \times 64 \\ t_{MAX} &= t_{MIN} \times 128 \times 256 \\ t_D &= t_{MIN} \times 2^{PRESCALER} \times W \\ (\text{where prescaler} = 0, 1, 2, 3, 4, 5, 6, \text{ or } 7) \end{split}$$

Note that the design procedure is anticipated to be as follows. A  $t_{MAX}$  will be chosen either from equipment or operation considerations and will most likely be the next convenient value higher than  $t_D$ . (If the watchdog were inadvertently to start from FFH, an overflow would be guaranteed, barring other anomalies, to occur within  $t_{MAX}$ ). Then the value for the prescaler would be chosen from:

prescaler = log2 ( $t_{MAX}$  / ( $t_{OSC} \times 12 \times 256$ )) - 6

This then also fixes  $\ensuremath{t_{\text{MIN}}}$  . An autoload value would then be chosen from:

 $W = t_D / t_{MIN} - 1$ 

The software must be written so that a feed operation takes place every  $t_D$  seconds from the last feed operation. Some tradeoffs may need to be made. It is not advisable to include feed operations in minor loops or in subroutines unless the feed operation is a specific subroutine.

#### Interrupts

The 8XC550 interrupt structure is a seven-source, two-priority level interrupt system similar to that of the standard 80C51 microcontroller. The interrupt sources are listed below in the order of their internal polling sequence. This is the order in which simultaneous interrupts of the same priority level would be serviced.

#### Interrupt Priorities

| PRIORITY | SOURCE  | VECTOR<br>ADDRESS | FUNCTION                                                       |
|----------|---------|-------------------|----------------------------------------------------------------|
| Highest  | INT0    | 0003H             | External interrupt 0                                           |
|          | TF0     | 000BH             | Counter/timer 0 overflow                                       |
|          | INT1    | 0013H             | External interrupt 1                                           |
|          | TF1     | 001BH             | Counter/timer 1 overflow                                       |
|          | TI & RI | 0023H             | Serial port transmit/receive                                   |
|          | ADCI    | 002BH             | A/D converter conversion<br>complete                           |
| Lowest   | WDTOF   | 0033H             | Watchdog timer overflow<br>(only when not in<br>watchdog mode) |

#### Interrupt Control Registers

The standard 80C51 interrupt enable and priority registers have been modified slightly to take into account the additional interrupt sources of the 8XC550.

| EA EWD EAD ES ET1 EX1 ET0 EX0 | _ | MSB |     |     |    |  |     | LSB |
|-------------------------------|---|-----|-----|-----|----|--|-----|-----|
|                               | L | EA  | EWD | EAD | ES |  | ET0 | EX0 |

80C550/83C550/87C550

| Symbol | Position | Function                        |
|--------|----------|---------------------------------|
| EA     | IE.7     | Global interrupt enable         |
| EWD    | IE.6     | Watchdog timer overflow         |
| EAD    | IE.5     | A/D conversion complete         |
| ES     | IE.4     | Serial port transmit or receive |
| ET1    | IE.3     | Timer 1 overflow                |
| EX1    | IE.2     | External interrupt 1            |
| ET0    | IE.1     | Timer 0 overflow                |
| EX0    | IE.0     | External interrupt 0            |

#### Interrupt Priority Register

| MSB |     |     |    |     |     |     | LSB |
|-----|-----|-----|----|-----|-----|-----|-----|
| -   | PWD | PAD | PS | PT1 | PX1 | PT0 | PX0 |

| Symbol | Position | Function              |
|--------|----------|-----------------------|
| PWD    | IP.6     | Watchdog timer        |
| PAD    | IP.5     | A/D conversion        |
| PS     | IP.4     | Serial port interrupt |
| PT1    | IP.3     | Timer 1 interrupt     |
| PX1    | IP.2     | External interrupt 1  |
| PT0    | IP.1     | Timer 0 interrupt     |
| PX0    | IP.0     | External interrupt 0  |

#### Power-Down and Idle Modes

The 8XC550 includes the standard 80C51 power-down and idle modes of reduced power consumption. In addition, the 8XC550 includes an option to separately turn off the serial port for extra power savings when it is not needed. Also, the individual functional blocks such as the counter/timers are automatically disabled when they are not running. This actually turns off the clocks to the block in question, resulting in additional power savings. Note that when the watchdog timer is operating, the processor is inhibited from entering the power-down mode. This is due to the fact that the oscillator is stopped in the power-down mode, which would effectively turn off the watchdog timer. In keeping with the purpose of the watchdog timer, the processor is prevented from accidentally entering power-down due to some erroneous operation.

#### **Power Control Register**

| MSB                    |                        |                                |                                                                          |                                                    |                       |           | LSB             |  |  |
|------------------------|------------------------|--------------------------------|--------------------------------------------------------------------------|----------------------------------------------------|-----------------------|-----------|-----------------|--|--|
| SMOD                   | SIDL                   | -                              | -                                                                        | GF1                                                | GF0                   | PD        | IDL             |  |  |
| Symbol<br>SMOD<br>SIDL | Positi<br>PCON<br>PCON | N.7 Do<br>Tin<br>the<br>N.6 Se | ner 1 is u<br>serial po                                                  | d rate bit<br>sed to ge<br>ort is use<br>idles the | enerate k<br>d in mod | baud rate | e, and<br>or 3. |  |  |
| -                      | PCON                   |                                | Reserved                                                                 |                                                    |                       |           |                 |  |  |
| –<br>GF1               | PCON<br>PCON           | N.3 Ge                         | Reserved<br>General-purpose flag bit.                                    |                                                    |                       |           |                 |  |  |
| GF0<br>PD              | PCON<br>PCON           |                                | General-purpose flag bit.<br>Power-down bit. Starting this bit activates |                                                    |                       |           |                 |  |  |
| IDL                    | PCO                    | pov<br>N.0 Idle                | wer-dowi<br>e mode b                                                     | n operation<br>of Setting<br>peration.             | on.<br>g this bit     |           |                 |  |  |

If 1s are written to PD and IDL at the same time, PD takes precedence.

## 80C550/83C550/87C550

#### **OSCILLATOR CHARACTERISTICS**

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the Block Diagram, page 3-452).

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.

#### **IDLE MODE**

In idle mode, the CPU puts itself to sleep while all of the on-chip peripherals except the A/D stay active. the instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. An A/D conversion in progress will be aborted when idle mode is entered. The CPU contents, the on-chip RAM, and all of the special function registers

remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

#### Programmable Idle Modes

The programmable idle modes have been dispersed throughout the functional blocks. Each block has its own ability to be disabled. For example, if timer 0 is not commanded to be running (TR = 0), then the clock to the timer is disabled resulting in an idle mode power saving. An additional idle control bit has been added to the serial communications port.

#### A/D Operation in Idle Mode

When in the idle mode, the A/D converter will be disabled. However, the current through the V<sub>REF</sub> pins will be present and will not be reduced internally in either the idle or the power-down modes. It is the responsibility of the user to disconnect V<sub>REF</sub> to reduce power supply current.

|                                      | MSB  |                     |                                                             |                                                             |                                                  |                                                            |                                                  | LSB                                                                        |
|--------------------------------------|------|---------------------|-------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|
|                                      | PRE2 | PRE1                | PRE0                                                        | Х                                                           | х                                                | WDRUN                                                      | WDTOF                                            | WDMOD                                                                      |
| BIT<br>WDCON.7<br>WDCON.6<br>WDCON.5 | PRE1 | F<br>F<br>F<br>T    | Prescaler<br>Prescaler                                      | Select<br>Select<br>Select                                  | (Read/W<br>(Read/W<br>(Read/W<br>t the pres      | /rite).<br>/rite).                                         | de ratio ac                                      | cording to th                                                              |
|                                      |      |                     | PRE2                                                        |                                                             | PRE1                                             | PRE                                                        |                                                  | VISOR<br>om f <sub>OSC</sub> )                                             |
|                                      |      |                     | 0<br>0<br>0                                                 |                                                             | 0<br>0<br>1                                      | 0<br>1<br>0                                                | 12                                               | X 64<br>X 64 X 2<br>X 64 X 4                                               |
|                                      |      |                     | 0<br>1<br>1                                                 |                                                             | 1<br>0<br>0                                      | 1<br>0<br>1                                                | 12<br>12                                         | X 64 X 8<br>X 64 X 16<br>X 64 X 32                                         |
|                                      |      |                     | 1<br>1                                                      |                                                             | 1<br>1                                           | 0<br>1                                                     | 12                                               | X 64 X 64<br>X 64 X 64<br>X 64 X 128                                       |
| WDCON.4<br>WDCON.3<br>WDCON.2        | —    | N F<br>T            | his bit tu                                                  | rol (Re<br>Irns the                                         | ad/Write)<br>timer or<br>been sele               | (WDRUN                                                     | l = 1) or o                                      | ff (WDRUN =                                                                |
| WDCON.1                              | WDTC | Г                   | his bit is                                                  | set wh                                                      |                                                  |                                                            |                                                  | rflows. It is cl<br>e.                                                     |
| WDCON.0                              | WDM  | DD N<br>=<br>a<br>6 | Node Sel<br>Vhen WE<br>0, the til<br>utomatic<br>external r | ection<br>DMOD<br>mer mo<br>cally dis<br>eset. C<br>d by wr | (Read/W<br>= 1, the v<br>ode is sel<br>sables po | rite).<br>vatchdog r<br>ected. Sel<br>wer-down<br>watchdog | node is se<br>ecting the<br>mode. W<br>mode is s | elected; whe<br>watchdog n<br>DMOD is cle<br>elected, this<br>performing a |

Figure 4. Watchdog Control Register (WDCON)

### 80C550/83C550/87C550

#### **DESIGN CONSIDERATIONS**

At power-on, the voltage on  $V_{CC}$  and RST must come up at the same time for a proper start-up.

When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when idle is terminated by reset, the instruction following the one that invokes idle should not be one that writes to a port pin or to external memory. Table 2 shows the state of I/O ports during low current operating modes.

#### **Encryption Table**

The encryption table is a feature of the 83C550 and 87C550 that protects the code from being easily read by anyone other than the programmer. The encryption table is 32 bytes of code that are exclusive NORed with the program code data as it is read out. The first byte is XNORed with the first location read, the second with the second read, etc.

After the encryption table has been programmed, the user has to know its contents in order to correctly decode the program code data. The encryption table itself cannot be read out.

For the EPROM (87C550) part, the encryption table is programmed in the same manner as the program memory, but using the "Pgm Encryption Table" levels specified in Table 4. After the encryption table is programmed, verification cycles will produce only encrypted information.

For the ROM part (83C550) the encryption table information is submitted with the ROM code as shown in Table 3.

#### Security Bits

There are two security bits on the 83C550 and 87C550 that, when set, prevent the program data memory from being read out or programmed further.

After the first security bit is programmed, the external MOVC instruction is disabled, and for the 87C550, further programming of the code memory or the encryption table is disabled. The other security bit can of course still be programmed. With only security bit one programmed, the memory can still be read out for program verification. After the second security bit is programmed, it is no longer possible to read out (verify) the program memory.

To program the security bits for the 87C550, repeat the programming sequence using the "Pgm Security Bit" levels specified in Table 4. For the masked ROM 83C550 the security bit information is submitted with the ROM code as shown in Table 3.

#### **ROM Code Submission**

When submitting a ROM code for the 83C550, the following must be specified:

- 1. The 4k byte user ROM program.
- 2. The 32 byte ROM encryption key.
- 3. The ROM security bits.
- 4. The watchdog timer parameters.

This information can be submitted in an EPROM (2764) or hex file with the format specified in Table 3.

#### Table 2. External Pin Status During Idle and Power-Down Modes

| MODE       | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|----------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External       | 0   | 0    | Float  | Data   | Data    | Data   |

| ADDRESS        | CONTENT            | BIT(s) | COMMENT                                                                           |  |  |
|----------------|--------------------|--------|-----------------------------------------------------------------------------------|--|--|
| 0000H to 0FFFH | Data               | 7:0    | User ROM data                                                                     |  |  |
| 1000H to 101FH | Кеу                | 7:0    | ROM encryption key; FFH = no encryption                                           |  |  |
| 1020H          | Security bit       | 0      | ROM security bit 1                                                                |  |  |
| 1020H          | Security bit       | 1      | ROM security bit 2<br>0 = enable security feature<br>1 = disable security feature |  |  |
| 1030H          | WDCON <sup>1</sup> | 7:5    | PRE2:0                                                                            |  |  |
| 1030H          | WDCON <sup>1</sup> | 4      | Not used                                                                          |  |  |
| 1030H          | WDCON <sup>1</sup> | 3      | Not used                                                                          |  |  |
| 1030H          | WDCON <sup>1</sup> | 2      | WDRUN = 0, not ROM coded                                                          |  |  |
| 1030H          | WDCON <sup>1</sup> | 1      | WDTOF = 0, not ROM coded                                                          |  |  |
| 1030H          | WDCON <sup>1</sup> | 0      | WDMOD                                                                             |  |  |
| 1031H          | Not used           |        |                                                                                   |  |  |
| 1032H          | WD                 | 7:0    | Watchdog autoload value<br>(see specification)                                    |  |  |

NOTE:

1. See Watchdog Timer Specification for definition of WDL and WDCON bits.

## 80C550/83C550/87C550

#### Electrical Deviations from Commercial Specifications for Extended Temperature Range

DC and AC parameters not included here are the same as in the commercial temperature range table.

#### DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = -40^{\circ}C$  to +85°C,  $V_{CC} = 5V \pm 10\%$  (87C550),  $V_{CC} = 5V \pm 20\%$  (80/83C550),  $V_{SS} = 0V$ 

|                  |                                                                      | TEST                                                             | LIN                     | IITS                     |                |
|------------------|----------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|--------------------------|----------------|
| SYMBOL           | PARAMETER                                                            | CONDITIONS                                                       | MIN                     | MAX                      | UNIT           |
| V <sub>IL</sub>  | Input low voltage, except EA                                         |                                                                  | -0.5                    | 0.2V <sub>CC</sub> -0.15 | V              |
| V <sub>IL1</sub> | Input low voltage to EA                                              |                                                                  | 0                       | 0.2V <sub>CC</sub> -0.35 | V              |
| V <sub>IH</sub>  | Input high voltage, except XTAL1, RST                                |                                                                  | 0.2V <sub>CC</sub> +1   | V <sub>CC</sub> +0.5     | V              |
| V <sub>IH1</sub> | Input high voltage to XTAL1, RST                                     |                                                                  | 0.7V <sub>CC</sub> +0.1 | V <sub>CC</sub> +0.5     | V              |
| IIL              | Logical 0 input current, ports 2, 3                                  | V <sub>IN</sub> = 0.45V                                          |                         | -75                      | μΑ             |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 2, 3                        | V <sub>IN</sub> = 2.0V                                           |                         | -750                     | μA             |
| Icc              | Power supply current:<br>Active mode<br>Idle mode<br>Power down mode | V <sub>CC</sub> = 4.5–5.5V,<br>Frequency range =<br>3.5 to 16MHz |                         | 35<br>6<br>50            | mA<br>mA<br>μA |

#### ADC DC ELECTRICAL CHARACTERISTICS

 $AV_{CC} = 5V \pm 10\%$ ,  $AV_{SS} = 0V$ ,  $T_{amb} = -40^{\circ}C$  to  $85^{\circ}C$ , unless otherwise specified

|                                   |                                                         | TEST                       | LIN                    |                        |      |
|-----------------------------------|---------------------------------------------------------|----------------------------|------------------------|------------------------|------|
| SYMBOL                            | PARAMETER                                               | CONDITIONS                 | MIN                    | MAX                    | UNIT |
| AV <sub>CC</sub>                  | Analog supply                                           | $AV_{CC} = V_{CC} \pm 0.2$ | 4.5                    | 5.5                    | V    |
| V <sub>REF</sub>                  | Analog reference; AV <sub>REF</sub> + AV <sub>REF</sub> |                            | AV <sub>SS</sub> – 0.2 | AV <sub>CC</sub> + 0.2 | V    |
| Al <sub>CC</sub>                  | Analog operating supply current                         | See note 1                 |                        | 3.0                    | mA   |
| AV <sub>IN</sub>                  | Analog input voltage                                    |                            | AV <sub>SS</sub> – 0.2 | AV <sub>CC</sub> + 0.2 | V    |
| A <sub>IC</sub> , C <sub>IA</sub> | Analog input capacitance                                |                            |                        | 15                     | pF   |
| t <sub>ADS</sub>                  | Sampling time                                           |                            |                        | 8t <sub>CY</sub>       |      |
| t <sub>ADC</sub>                  | Conversion time                                         |                            |                        | 40t <sub>CY</sub>      |      |
| Ae                                | Absolute voltage error                                  |                            |                        | ±1.5                   | LSB  |
| E <sub>RA</sub>                   | Relative accuracy                                       |                            |                        | ±1                     | LSB  |
| OSe                               | Offset error                                            | See note 1                 |                        | ±1                     | LSB  |
| Ge                                | Gain error                                              | See note 1                 |                        | 0.4                    | %    |
| M <sub>CTC</sub>                  | Channel-to-channel matching                             |                            |                        | ±1                     | LSB  |
| Ct                                | Crosstalk                                               | 0 – 100kHz                 |                        | -60                    | dB   |
| Rref                              | Resistance between $AV_{REF+}$ and $AV_{REF-}$          |                            | 1.0                    | 10.0                   | KΩ   |
| Al <sub>ID</sub>                  | Idle mode supply current                                | See note 4                 |                        | 50                     | μΑ   |
| Al <sub>PD</sub>                  | Power down supply current                               | See note 4                 |                        | 50                     | μA   |

NOTES:

 Conditions: V<sub>REF+</sub> = 4.99712V, V<sub>REF-</sub> = 0V. AI<sub>CC</sub> value does not include the resistor ladder current. For the 40-pin package, where the V<sub>REF-</sub> inputs are connected to AV<sub>CC</sub> and AV<sub>SS</sub>, the current AI<sub>CC</sub> will be increased by the register ladder current and may exceed the maximum shown here.

2. The resistor ladder network is not disconnected in the power-down or idle modes. Thus to conserve power, the user must remove AV<sub>CC</sub> and V<sub>REF+</sub>.

If the A/D function is not required, or if the A/D function is only needed periodically, AV<sub>CC</sub> can be removed without affecting the operation of the digital circuitry. Contents of ADCON and ADAT are not guaranteed to be valid. Digital inputs P1.0 to P1.7 will not function normally. No digital outputs are present on these pins.

4. For this test, the Analog inputs must be at the supplies (either V<sub>DD</sub> or V<sub>SS</sub>).

### 80C550/83C550/87C550

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2, 3</sup>

| PARAMETER                                                                                    | RATING       | UNIT |
|----------------------------------------------------------------------------------------------|--------------|------|
| Operating temperature under bias                                                             | -40 to +85   | °C   |
| Storage temperature range                                                                    | -65 to +150  | °C   |
| Voltage on $\overline{EA}/V_{PP}$ pin to $V_{SS}$ (87C550 only)                              | 0 to +13.0   | V    |
| Voltage on any other pin to $V_{\mbox{\scriptsize SS}}$                                      | -0.5 to +6.5 | V    |
| Input, output current on any two I/O pins                                                    | ±10          | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5          | W    |

NOTES:

1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static 2. charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.

Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise 3. noted.

#### DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C \text{ or } -40^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 5V \pm 10\% \text{ (87C550)}, V_{CC} = 5V \pm 20\% \text{ (80/83C550)}, V_{SS} = 0V \pm 10\% \text{ (80/83C550)}, V_{SS} = 00\% \text{ (80/83C550)}, V_{SS} = 0\% \text{ (80/83C550)}, V_{$ 

|                  |                                                                                                                                                     | TEST                                                                             |                                                  |                      |                         |                |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------|----------------------|-------------------------|----------------|
| SYMBOL           | PARAMETER                                                                                                                                           | CONDITIONS                                                                       | MIN                                              | TYPICAL <sup>1</sup> | MAX                     | UNIT           |
| V <sub>IL</sub>  | Input low voltage, except EA <sup>7</sup>                                                                                                           |                                                                                  | -0.5                                             |                      | 0.2V <sub>CC</sub> -0.1 | V              |
| V <sub>IL1</sub> | Input low voltage to $\overline{EA}^7$                                                                                                              |                                                                                  | 0                                                |                      | 0.2V <sub>CC</sub> -0.3 | V              |
| V <sub>IH</sub>  | Input high voltage, except XTAL1, RST <sup>7</sup>                                                                                                  |                                                                                  | 0.2V <sub>CC</sub> +0.9                          |                      | V <sub>CC</sub> +0.5    | V              |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST <sup>7</sup>                                                                                                         |                                                                                  | 0.7V <sub>CC</sub>                               |                      | V <sub>CC</sub> +0.5    | V              |
| V <sub>OL</sub>  | Output low voltage, ports 2, 3                                                                                                                      | I <sub>OL</sub> = 1.6mA <sup>2</sup>                                             |                                                  |                      | 0.45                    | V              |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN                                                                                                               | $I_{OL} = 3.2 \text{mA}^2$                                                       |                                                  |                      | 0.45                    | V              |
| V <sub>OH</sub>  | Output high voltage, ports 2, 3, ALE, PSEN <sup>3</sup>                                                                                             | I <sub>OH</sub> = -60μA,<br>I <sub>OH</sub> = -25μA<br>I <sub>OH</sub> = -10μA   | 2.4<br>0.75V <sub>CC</sub><br>0.9V <sub>CC</sub> |                      |                         | V<br>V<br>V    |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode)                                                                                                   | I <sub>OH</sub> = -800μA,<br>I <sub>OH</sub> = -300μA<br>I <sub>OH</sub> = -80μA | 2.4<br>0.75V <sub>CC</sub><br>0.9V <sub>CC</sub> |                      |                         | V<br>V<br>V    |
| IIL              | Logical 0 input current, ports 1, 2, 3 <sup>7</sup>                                                                                                 | V <sub>IN</sub> = 0.45V                                                          |                                                  |                      | -50                     | μA             |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>7</sup>                                                                                       | See note 4                                                                       |                                                  |                      | -650                    | μA             |
| ILI              | Input leakage current, port 0                                                                                                                       | $V_{IN} = V_{IL} \text{ or } V_{IH}$                                             |                                                  |                      | <u>+</u> 10             | μA             |
| I <sub>CC</sub>  | Power supply current (does not include Al <sub>CC</sub> ): <sup>7</sup><br>Active mode @ 16MHz <sup>5</sup><br>Idle mode @ 16MHz<br>Power down mode | See note 6                                                                       |                                                  | 11.5<br>1.3<br>3     | 25<br>5<br>50           | mA<br>mA<br>μA |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                                                                                   |                                                                                  | 50                                               |                      | 300                     | kΩ             |
| C <sub>IO</sub>  | Pin capacitance (I/O pins only)                                                                                                                     |                                                                                  |                                                  |                      | 10                      | pF             |

NOTES:

Typical ratings are not guaranteed. The values listed are at room temperature, 5V.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the  $V_{OL}$ s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9V<sub>CC</sub> specification when the

3. address bits are stabilizing.

Pins of ports 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V.

 $I_{CC}$ MAX at other frequencies is given by: Active mode;  $I_{CC}$ MAX = 1.43 × FREQ + 1.90: Idle mode;  $I_{CC}$ MAX = 0.14 × FREQ +2.31, where FREQ is the external oscillator frequency in MHz.  $I_{CC}$ MAX is given in mA. See Figure 12. 5.

See Figures 13 through 16 for I<sub>CC</sub> test conditions. 6

These values apply only to  $T_{amb} = 0^{\circ}C$  to +70°C. For  $T_{amb} = -40^{\circ}C$  to +85°C. See table on previous page.

## 80C550/83C550/87C550

#### **AC ELECTRICAL CHARACTERISTICS**

 $T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C \text{ or } -40^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 5V \pm 10\% \text{ (87C550)}, V_{CC} = 5V \pm 20\% \text{ (80/83C550)}, V_{SS} = 0V^{1, 2} \text{ (80/83C550)},$ 

|                     |        |                                                            | 16MHz   | 16MHz CLOCK |                          | VARIABLE CLOCK           |      |
|---------------------|--------|------------------------------------------------------------|---------|-------------|--------------------------|--------------------------|------|
| SYMBOL              | FIGURE | PARAMETER                                                  | MIN MAX |             | MIN MAX                  |                          | UNIT |
| 1/t <sub>CLCL</sub> | 5      | Oscillator frequency: <b>Speed Versions</b><br>S8XC550 Exx |         |             | 3.5                      | 16                       | MHz  |
| t <sub>LHLL</sub>   | 5      | ALE pulse width                                            | 85      |             | 2t <sub>CLCL</sub> -40   |                          | ns   |
| t <sub>AVLL</sub>   | 5      | Address valid to ALE low                                   | 7       |             | t <sub>CLCL</sub> -55    |                          | ns   |
| t <sub>LLAX</sub>   | 5      | Address hold after ALE low                                 | 27      |             | t <sub>CLCL</sub> -35    |                          | ns   |
| t <sub>LLIV</sub>   | 5      | ALE low to valid instruction in                            |         | 150         |                          | 4t <sub>CLCL</sub> -100  | ns   |
| t <sub>LLPL</sub>   | 5      | ALE low to PSEN low                                        | 22      |             | t <sub>CLCL</sub> -40    |                          | ns   |
| t <sub>PLPH</sub>   | 5      | PSEN pulse width                                           | 142     |             | 3t <sub>CLCL</sub> -45   |                          | ns   |
| t <sub>PLIV</sub>   | 5      | PSEN low to valid instruction in                           |         | 82          |                          | 3t <sub>CLCL</sub> -105  | ns   |
| t <sub>PXIX</sub>   | 5      | Input instruction hold after PSEN                          | 0       |             | 0                        |                          | ns   |
| t <sub>PXIZ</sub>   | 5      | Input instruction float after PSEN                         |         | 37          |                          | t <sub>CLCL</sub> -25    | ns   |
| t <sub>AVIV</sub>   | 5      | Address to valid instruction in                            |         | 207         |                          | 5t <sub>CLCL</sub> -105  | ns   |
| t <sub>PLAZ</sub>   | 5      | PSEN low to address float                                  |         | 10          |                          | 10                       | ns   |
| Data Memo           | ry     | •                                                          |         |             |                          |                          |      |
| t <sub>RLRH</sub>   | 6, 7   | RD pulse width                                             | 275     |             | 6t <sub>CLCL</sub> -100  |                          | ns   |
| t <sub>WLWH</sub>   | 6, 7   | WR pulse width                                             | 275     |             | 6t <sub>CLCL</sub> -100  |                          | ns   |
| t <sub>RLDV</sub>   | 6, 7   | RD low to valid data in                                    |         | 212         |                          | 5t <sub>CLCL</sub> -165  | ns   |
| t <sub>RHDX</sub>   | 6, 7   | Data hold after RD                                         | 0       |             | 0                        |                          | ns   |
| t <sub>RHDZ</sub>   | 6, 7   | Data float after RD                                        |         | 55          |                          | 2t <sub>CLCL</sub> -70   | ns   |
| t <sub>LLDV</sub>   | 6, 7   | ALE low to valid data in                                   |         | 350         |                          | 8t <sub>CLCL</sub> -150  | ns   |
| t <sub>AVDV</sub>   | 6, 7   | Address to valid data in                                   |         | 397         |                          | 9t <sub>CLCL</sub> -165  | ns   |
| t <sub>LLWL</sub>   | 6, 7   | ALE low to RD or WR low                                    | 137     | 247         | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50   | ns   |
| t <sub>AVWL</sub>   | 6, 7   | Address valid to WR low or RD low                          | 120     |             | 4t <sub>CLCL</sub> -130  |                          | ns   |
| t <sub>QVWX</sub>   | 6, 7   | Data valid to WR transition                                | 12      |             | t <sub>CLCL</sub> -50    |                          | ns   |
| t <sub>WHQX</sub>   | 6, 7   | Data hold after WR                                         | 12      |             | t <sub>CLCL</sub> -50    |                          | ns   |
| t <sub>RLAZ</sub>   | 6, 7   | RD low to address float                                    |         | 0           |                          | 0                        | ns   |
| t <sub>WHLH</sub>   | 6, 7   | $\overline{RD}$ or $\overline{WR}$ high to ALE high        | 22      | 102         | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40    | ns   |
| External Cl         | ock    | •                                                          |         |             |                          |                          |      |
| t <sub>CHCX</sub>   | 9      | High time                                                  | 20      |             | 20                       |                          | ns   |
| t <sub>CLCX</sub>   | 9      | Low time                                                   | 20      |             | 20                       |                          | ns   |
| tCLCH               | 9      | Rise time                                                  |         | 20          |                          | 20                       | ns   |
| t <sub>CHCL</sub>   | 9      | Fall time                                                  |         | 20          |                          | 20                       | ns   |
| Shift Regis         | ter    |                                                            | -       | -           | -                        |                          | -    |
| t <sub>XLXL</sub>   | 8      | Serial port clock cycle time                               | 750     |             | 12t <sub>CLCL</sub>      |                          | ns   |
| t <sub>QVXH</sub>   | 8      | Output data setup to clock rising edge                     | 492     |             | 10t <sub>CLCL</sub> -133 |                          | ns   |
| t <sub>XHQX</sub>   | 8      | Output data hold after clock rising edge                   | 8       |             | 2t <sub>CLCL</sub> -117  |                          | ns   |
| t <sub>XHDX</sub>   | 8      | Input data hold after clock rising edge                    | 0       |             | 0                        |                          | ns   |
| t <sub>XHDV</sub>   | 8      | Clock rising edge to input data valid                      |         | 492         |                          | 10t <sub>CLCL</sub> -133 | ns   |

NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.

## EXPLANATION OF THE AC SYMBOLS

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- C Clock
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- W WR signal
- X No longer a valid logic levelZ Float
- Examples: t<sub>AVLL</sub> = Time for address valid to ALE low.  $t_{LLPL}$  = Time for ALE low to  $\overline{PSEN}$  low.



Figure 5. External Program Memory Read Cycle



Figure 6. External Data Memory Read Cycle

### 80C550/83C550/87C550

80C550/83C550/87C550



Figure 7. External Data Memory Write Cycle



Figure 8. Shift Register Mode Timing



Figure 9. External Clock Drive

## 80C550/83C550/87C550



#### Figure 10. AC Testing Input/Output







Figure 12.  $I_{CC}$  vs. FREQ (Commercial Temp. Range) Valid only within frequency specifications of the device under test

## 80C550/83C550/87C550











### 80C550/83C550/87C550

#### **EPROM CHARACTERISTICS**

The 87C550 is programmed by using a modified Quick-Pulse Programming<sup>TM</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The 87C550 contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as an S87C550 manufactured by Philips.

Table 4 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 17 and 18. Figure 19 shows the circuit configuration for normal program memory verification.

#### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 17. Note that the 87C550 is running with a 4 to 6MHz oscillator. The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 2 and 3, as shown in Figure 17. The code byte to be programmed into that location is applied to port 0. RST, <u>PSEN</u> and pins of ports 1 and 2 specified in Table 4 are held at the 'Program Code Data' levels indicated in Table 4. The ALE/PROG is pulsed low 25 times as shown in Figure 18.

To program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 1FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the security bits, repeat the 25 pulse programming sequence using the 'Pgm Security Bit' levels. After one security bit is programmed, further programming of the code memory and encryption table is disabled. However, the other security bit can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If security bit 2 has not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 2 and 3 as shown in Figure 19. The other pins are held at the 'Verify Code Data' levels indicated in Table 4. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation.

If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P1.0 and P1.1 need to be pulled to a logic low. The values are: (030H) = 15H indicates manufactured by Philips (031H) = 96H indicates S87C550

#### **Program/Verify Algorithms**

Any algorithm in agreement with the conditions listed in Table 4, and which satisfies the timing specifications, is suitable.

#### **Erasure Characteristics**

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. For this and secondary effects, it is recommended that an opaque label be placed over the window. For elevated temperature or environments where solvents are being used, apply Kapton tape Fluorglas part number 2345–5, or equivalent.

The recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000uW/cm<sup>2</sup> rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient.

Erasure leaves the array in an all 1s state.

| MODE                 | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P1.1 | P1.0 |
|----------------------|-----|------|----------|--------------------|------|------|------|------|
| Read signature       | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    |
| Program code data    | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    |
| Verify code data     | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    |
| Pgm encryption table | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    |
| Pgm security bit 1   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    |
| Pgm security bit 2   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    |

#### Table 4. EPROM Programming Modes

NOTES:

<sup>1. &#</sup>x27;0' = Valid low for that pin, '1' = valid high for that pin.

<sup>2.</sup> V<sub>PP</sub> = 12.75V ±0.25V.

<sup>3.</sup>  $V_{CC} = 5V \pm 10\%$  during programming and verification.

ALE/PROG receives 25 programming pulses while V<sub>PP</sub> is held at 12.75V. Each programming pulse is low for 100μs (±10μs) and high for a minimum of 10μs.

<sup>™</sup>Trademark phrase of Intel Corporation.

## 80C550/83C550/87C550



Figure 17. Programming Configuration



Figure 18. PROG Waveform



Figure 19. Program Verification

## 80C550/83C550/87C550

#### EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS

 $T_{amb}$  = 21°C to +27°C,  $V_{CC}$  = 5V±10%,  $V_{SS}$  = 0V (See Figure 20)

| SYMBOL              | PARAMETER                             | MIN                 | MAX                 | UNIT |
|---------------------|---------------------------------------|---------------------|---------------------|------|
| V <sub>PP</sub>     | Programming supply voltage            | 12.5                | 13.0                | V    |
| I <sub>PP</sub>     | Programming supply current            |                     | 50                  | mA   |
| 1/t <sub>CLCL</sub> | Oscillator frequency                  | 4                   | 6                   | MHz  |
| t <sub>AVGL</sub>   | Address setup to PROG low             | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHAX</sub>   | Address hold after PROG               | 48t <sub>CLCL</sub> |                     |      |
| t <sub>DVGL</sub>   | Data setup to PROG low                | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHDX</sub>   | Data hold after PROG                  | 48t <sub>CLCL</sub> |                     |      |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |      |
| t <sub>SHGL</sub>   | V <sub>PP</sub> setup to PROG low     | 10                  |                     | μs   |
| t <sub>GHSL</sub>   | V <sub>PP</sub> hold after PROG       | 10                  |                     | μs   |
| t <sub>GLGH</sub>   | PROG width                            | 90                  | 110                 | μs   |
| t <sub>AVQV</sub>   | Address to data valid                 |                     | 48t <sub>CLCL</sub> |      |
| t <sub>ELQZ</sub>   | ENABLE low to data valid              |                     | 48t <sub>CLCL</sub> |      |
| t <sub>EHQZ</sub>   | Data float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |      |
| t <sub>GHGL</sub>   | PROG high to PROG low                 | 10                  |                     | μs   |



#### NOTE:

FOR PROGRAMMING VERIFICATION, SEE FIGURE 17.

FOR VERIFICATION CONDITIONS, SEE FIGURE 19.

