### INTEGRATED CIRCUITS # DATA SHEET ## 74LVT573 3.3 V Octal D-type transparent latch (3-State) Product data Supersedes data of 1998 Feb 19 File under Integrated Circuits, IC23 Handbook ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 #### **FEATURES** - Inputs and outputs on opposite side of package allow easy interface to microprocessors - 3-State output buffers - Common output enable - TTL input and output switching levels - Input and output interface capability to systems at 5 V supply - Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs - Live insertion/extraction permitted - No bus current loading when output is tied to 5 V bus - Latch-up protection exceeds 500 mA per JEDEC Std 17 - Power-up 3-State - Power-up reset - ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model #### **DESCRIPTION** The LVT573 is a high-performance BiCMOS product designed for $V_{CC}$ operation at 3.3 V. This device is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable (E) and Output Enable ( $\overline{\text{OE}}$ ) control gates. The 74LVT573 has a broadside pinout configuration to facilitate PC board layout and allow easy interface with microprocessors. The data on the D inputs are transferred to the latch outputs when the Latch Enable (E) input is High. The latch remains transparent to the data inputs while E is High, and stores the data that is present one setup time before the High-to-Low enable transition. The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-Low Output Enable $(\overline{OE})$ controls all eight 3-State buffers independent of the latch operation. When $\overline{OE}$ is Low, the latched or transparent data appears at the outputs. When $\overline{OE}$ is High, the outputs are in the High-impedance "OFF" state, which means they will neither drive nor load the bus. #### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS $T_{amb} = 25 ^{\circ}\text{C}; \text{ GND} = 0 \text{V}$ | TYPICAL | UNIT | |--------------------------------------|-------------------------------|----------------------------------------------------------------------|------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | $C_L = 50 \text{ pF}; \ V_{CC} = 3.3 \text{ V}$ | 2.5<br>2.7 | ns | | C <sub>IN</sub> | Input capacitance | V <sub>I</sub> = 0 V or 3.0 V | 4 | pF | | C <sub>OUT</sub> | Output capacitance | Outputs disabled; V <sub>O</sub> = 0 V or 3.0 V | 8 | pF | | I <sub>CCZ</sub> | Total supply current | Outputs disabled; V <sub>CC</sub> = 3.6 V | 0.13 | mA | #### ORDERING INFORMATION | OINDERNING INTO OTHER VITTORY | | | | |-------------------------------|-------------------|-------------|------------| | PACKAGES | TEMPERATURE RANGE | TYPE NUMBER | DWG NUMBER | | 20-Pin Plastic SOL | −40 °C to +85 °C | 74LVT573D | SOT163-1 | | 20-Pin Plastic SSOP Type II | −40 °C to +85 °C | 74LVT573DB | SOT339-1 | | 20-Pin Plastic TSSOP Type I | -40 °C to +85 °C | 74LVT573PW | SOT360-1 | #### **PIN CONFIGURATION** #### PIN DESCRIPTION | PIN NUMBER | SYMBOL | FUNCTION | |-----------------------------------|-----------------|----------------------------------| | 1 | ŌĒ | Output enable input (active-Low) | | 2, 3, 4, 5, 6, 7, 8, 9 | D0-D7 | Data inputs | | 19, 18, 17, 16, 15,<br>14, 13, 12 | Q0-Q7 | Data outputs | | 11 | E | Enable input<br>(active-High) | | 10 | GND | Ground (0 V) | | 20 | V <sub>CC</sub> | Positive supply voltage | # 3.3 V Octal D-type transparent latch (3-State) 74LVT573 #### **LOGIC SYMBOL** #### LOGIC SYMBOL (IEEE/IEC) #### **FUNCTION TABLE** | | INPUTS | | INTERNAL | OUTPUTS | OPERATING MODE | |--------|--------------|--------|----------|---------|--------------------------| | ŌĒ | E | Dn | REGISTER | Q0 – Q7 | OPERATING MODE | | L<br>L | H<br>H | L<br>H | L<br>H | L<br>H | Enable and read register | | L<br>L | $\downarrow$ | l<br>h | L<br>H | L<br>H | Latch and read register | | L | L | Х | NC | NC | Hold | | Н | Х | Х | NC | Z | Disable outputs | H = High voltage level h = High voltage level one set-up time prior to the High-to-Low E transition L = Low voltage level = Low voltage level one set-up time prior to the High-to-Low E transition NC = No changeX = Don't care Z = High impedance "off" state ↓ = High-to-Low E transition #### **LOGIC DIAGRAM** ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 ### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup> | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +4.6 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -50 | mA | | VI | DC input voltage <sup>3</sup> | | -0.5 to +7.0 | V | | I <sub>OK</sub> | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V | | | DC output ourrent | Output in Low state | 128 | A | | Гоит | DC output current | Output in High state | -64 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | #### NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C. 3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIM | UNIT | | |------------------|--------------------------------------------------------------|-----|------|------| | STWIBOL | FARAWEIER | MIN | MAX | UNIT | | V <sub>CC</sub> | DC supply voltage | 2.7 | 3.6 | V | | VI | Input voltage | 0 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | | V | | V <sub>IL</sub> | Input voltage | | 0.8 | V | | I <sub>OH</sub> | High-level output current | | -32 | mA | | la. | Low-level output current | | 32 | mA | | l <sub>OL</sub> | Low-level output current; current duty cycle ≤ 50%, f ≥ 1kHz | | 64 | IIIA | | Δt/Δν | Input transition rise or fall rate; outputs enabled | | 10 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 #### DC ELECTRICAL CHARACTERISTICS | | | | | | LIMITS | | | | |--------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------|------|------|--| | SYMBOL | PARAMETER TEST CONI | | | Temp = -40 °C to +85 °C | | | UNIT | | | | | | | MIN | TYP <sup>1</sup> | MAX | 1 | | | V <sub>IK</sub> | Input clamp voltage | $V_{CC} = 2.7 \text{ V; } I_{IK} = -18 \text{ mA}$ | | | -0.9 | -1.2 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V; } I_{OH} = -100 \mu\text{A}$ | | V <sub>CC</sub> -0.2 | V <sub>CC</sub> -0.1 | | | | | $V_{OH}$ | High-level output voltage | $V_{CC} = 2.7 \text{ V; } I_{OH} = -8 \text{ mA}$ | | 2.4 | 2.5 | | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -32 \text{ mA}$ | | 2.0 | 2.2 | | | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 100 μA | | | 0.1 | 0.2 | | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 24 mA | | | 0.3 | 0.5 | | | | $V_{OL}$ | Low-level output voltage | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA | | | 0.25 | 0.4 | V | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 32 mA | | | 0.3 | 0.5 | | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 64 mA | | | 0.4 | 0.55 | 1 | | | V <sub>RST</sub> | Power-up output low voltage <sup>5</sup> | $V_{CC} = 3.6 \text{ V}; I_{O} = 1 \text{ mA}; V_{I} = \text{GND or } V_{O}$ | DC | | 0.13 | 0.55 | V | | | | | V <sub>CC</sub> = 0 or 3.6 V; V <sub>I</sub> = 5.5 V | | | 1 | 10 | | | | I <sub>I</sub> Input leakage current | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}$ | Control pins | | ±0.1 | ±1 | 1 . | | | | | Input leakage current | V <sub>CC</sub> = 3.6 V; V <sub>I</sub> = V <sub>CC</sub> | Data sina4 | | 0.1 | 1 | μΑ | | | | | V <sub>CC</sub> = 3.6 V; V <sub>I</sub> = 0 V | Data pins <sup>4</sup> | | -1 | -5 | | | | I <sub>OFF</sub> | Output off current | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 0 \text{ V to } 4.5 \text{ V}$ | | | 1 | ±100 | μΑ | | | | | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 0.8 V | | 75 | 150 | | μА | | | $I_{HOLD}$ | Bus Hold current A inputs <sup>7</sup> | $V_{CC} = 3 \text{ V}; V_{I} = 2.0 \text{ V}$ | | -75 | -150 | | | | | | | $V_{CC} = 0 \text{ V to } 3.6 \text{ V}; V_{CC} = 3.6 \text{ V}$ | | ±500 | | | | | | $I_{EX}$ | Current into an output in the High state when V <sub>O</sub> > V <sub>CC</sub> | V <sub>O</sub> = 5.5 V; V <sub>CC</sub> = 3.0 V | | | 60 | 125 | μА | | | I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>3</sup> | $V_{CC} \le 1.2 \text{ V}; V_O = 0.5 \text{ V to } V_{CC}; V_I = GNOE/OE = Don't care$ | ND or V <sub>CC</sub> ; | | 1 | ±100 | μА | | | I <sub>OZH</sub> | 3-State output High current | $V_{CC} = 3.6 \text{ V}; V_{O} = 3 \text{ V}; V_{I} = V_{IL} \text{ or } V_{IH}$ | | | 1 | 5 | | | | I <sub>OZL</sub> | 3-State output Low current | $V_{CC}$ = 3.6 V; $V_{O}$ = 0.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$ | | | -1 | -5 | μΑ | | | I <sub>CCH</sub> | | $V_{CC} = 3.6 \text{ V}$ ; Outputs High, $V_I = \text{GND or } V_{CC}$ , $I_{O} = 0$ | | | 0.13 | 0.19 | | | | I <sub>CCL</sub> | Quiescent supply current | $V_{CC} = 3.6 \text{ V}$ ; Outputs Low, $V_I = \text{GND or } V_{CC}$ , $I_{O} = 0$ | | | 3 | 12 | mA | | | I <sub>CCZ</sub> | | $V_{CC} = 3.6 \text{ V}$ ; Outputs Disabled;<br>$V_{I} = \text{GND or } V_{CC}$ , $I_{O} = 0^{5}$ | | | 0.13 | 0.19 | | | | Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> | V <sub>CC</sub> = 3 V to 3.6 V; One input at V <sub>CC</sub> -0<br>Other inputs at V <sub>CC</sub> or GND | .6 V, | | 0.1 | 0.2 | mA | | #### NOTES: - All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C. This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND. This parameter is valid for any V<sub>CC</sub> between 0 V and 1.2 V with a transition time of up to 10 msec. From V<sub>CC</sub> = 1.2 V to V<sub>CC</sub> = 3.3 V ± 0.3 V a transition time of 100 µsec is permitted. This parameter is valid for T<sub>amb</sub> = 25 °C only. Unused pins at V<sub>CC</sub> or GND. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. - 6. $I_{CCZ}$ is measured with outputs pulled to $V_{CC}$ or GND. - 7. This is the bus hold overdrive current required to force the input to the opposite logic state. ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 #### **AC CHARACTERISTICS** GND = 0 V, $t_R$ = $t_F$ = 2.5 ns, $C_L$ = 50 pF, $R_L$ = 500 $\Omega$ ; $T_{amb}$ = -40 °C to +85 °C. | | | | | L | IMITS | | | |--------------------------------------|---------------------------------------------|----------|----------------|----------------------------|------------|-------------------------|------| | SYMBOL | PARAMETER | WAVEFORM | V <sub>C</sub> | $_{\rm C}$ = 3.3 V $\pm$ 0 | .3 V | V <sub>CC</sub> = 2.7 V | UNIT | | | | | MIN | TYP <sup>1</sup> | MAX | MAX | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | 2 | 1.0<br>1.0 | 2.5<br>2.7 | 4.2<br>4.3 | 4.7<br>5.2 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>E to Qn | 1 | 1.6<br>2.5 | 3.5<br>4.3 | 5.6<br>6.5 | 6.3<br>7.2 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to High and Low level | 4<br>5 | 1.0<br>1.3 | 2.8<br>3.3 | 5.1<br>5.5 | 6.2<br>6.6 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High and Low level | 4<br>5 | 2.0<br>1.5 | 3.7<br>3.0 | 5.7<br>4.6 | 6.7<br>5.1 | ns | #### NOTE: #### **AC SETUP REQUIREMENTS** GND = 0 V, $t_R$ = $t_F$ = 2.5 ns, $C_L$ = 50 pF, $R_L$ = 500 $\Omega$ ; $T_{amb}$ = -40 °C to +85 °C. | SYMBOL | PARAMETER | WAVEFORM | $V_{CC} = 3.3$ | $8~V\pm0.3~V$ | V <sub>CC</sub> = 2.7 V | UNIT | |------------------------------------------|-----------------------------------|----------|----------------|---------------|-------------------------|------| | | | | MIN | MAX | MIN | | | $t_{S}(H)$<br>$t_{S}(L)$ | Set-up time, High or Low, Dn to E | 3 | 0.7<br>0.7 | | 0.6<br>0.6 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low, Dn to E | 3 | 1.6<br>1.6 | | 1.8<br>1.8 | ns | | t <sub>w</sub> (H) | E pulse width High | 1 | 3.3 | | 3.3 | ns | #### **AC WAVEFORMS** $V_M = 1.5 \text{ V}, V_{IN} = \text{GND to } 2.7 \text{ V}$ Waveform 1. Propagation Delay, Enable to Output, and Enable Pulse Width Waveform 2. Propagation Delay for Data to Outputs Waveform 3. Data Set-up and Hold Times <sup>1.</sup> All typical values are at $V_{CC}$ = 3.3 V and $T_{amb}$ = 25 °C. ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level #### **TEST CIRCUIT AND WAVEFORM** ### **SWITCH POSITION** | TEST | SWITCH | |------------------------------------|--------| | tpLH/tpHL | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 6V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | | N | ш | ПΙ | $\overline{}$ | N | C | |----|---|-----|---|----|---------------|----|---| | ., | _ | IIV | | | u | IV | | $R_L$ = Load resistor; see AC CHARACTERISTICS for value. $C_L$ = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. $\label{eq:RT} \begin{aligned} R_T = & & \text{Termination resistance should be equal to } Z_{OUT} \text{ of } \\ & & \text{pulse generators.} \end{aligned}$ | 90% | 90% AMP (V) | |--------------------------------------|------------------------------------| | NEGATIVE PULSE V <sub>M</sub> | 10% VM | | → t <sub>THL</sub> (t <sub>F</sub> ) | t <sub>TLH</sub> (t <sub>R</sub> ) | | POSITIVE PULSE VM | 90% VM (tF) AMP (V) | | V | - 1 5 V | $V_{M} = 1.5 \text{ V}$ Input Pulse Definition | FAMILY | IN | EQUIRE | REMENTS | | | | | | |--------|-----------|-----------|----------------|----------------|----------------|--|--|--| | FAMILI | Amplitude | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> | | | | | 74LVT | 2.7 V | ≤10 MHz | 500 ns | ≤2.5 ns | ≤2.5 ns | | | | SV00092 # 3.3 V Octal D-type transparent latch (3-State) 74LVT573 ### SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----| | mm | 2.65 | 0.30<br>0.10 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.10 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | | |----------|--------|--------|--------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | 1330E DATE | | | SOT163-1 | 075E04 | MS-013 | | | <del>97-05-22</del><br>99-12-27 | | # 3.3 V Octal D-type transparent latch (3-State) 74LVT573 SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 #### DIMENSIONS (mm are the original dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | c | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | ٧ | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2.0 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.20 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1990E DATE | | | SOT339-1 | | MO-150 | | | | <del>-95-02-04-</del><br>99-12-27 | | # 3.3 V Octal D-type transparent latch (3-State) 74LVT573 TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 #### **DIMENSIONS (mm are the original dimensions)** | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.10 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | |----------|-----|--------|----------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT360-1 | | MO-153 | | | <del>-95-02-04</del><br>99-12-27 | 3.3 V Octal D-type transparent latch (3-State) 74LVT573 **NOTES** ## 3.3 V Octal D-type transparent latch (3-State) 74LVT573 #### Data sheet status | Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definitions | |----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com © Koninklijke Philips Electronics N.V. 2001 All rights reserved. Printed in U.S.A. Date of release: 12-01 Document order number: 9397 750 09251 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.