## INTEGRATED CIRCUITS # DATA SHEET ## 74LVT16374A 3.3V LVT 16-bit edge-triggered D-type flip-flop (3-State) Product data Supersedes data of 1999 Oct 18 # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) ## 74LVT16374A ### **FEATURES** - 16-bit edge-triggered flip-flop - 3-State buffers - Output capability: +64 mA/-32 mA - TTL input and output switching levels - Input and output interface capability to systems at 5 V supply - Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs - Live insertion/extraction permitted - Power-up reset - Power-up 3-State - No bus current loading when output is tied to 5 V bus - Latch-up protection exceeds 500 mA per JEDEC Std 17 - ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model ## **DESCRIPTION** The 74LVT16374A is a high-performance BiCMOS product designed for $V_{CC}$ operation at 3.3 V. This device is a 16-bit edge-triggered D-type flip-flop featuring non-inverting 3-State outputs. The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CP), the Q outputs of the flip-flop take on the logic levels set up at the D inputs. ## QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25 °C | TYPICAL | UNIT | |--------------------------------------|------------------------------|----------------------------------------------------|---------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay nCP to nQx | $C_L = 50 \text{ pF};$<br>$V_{CC} = 3.3 \text{ V}$ | 2.9 | ns | | C <sub>IN</sub> | Input capacitance | V <sub>I</sub> = 0 V or 3.0 V | 3 | pF | | C <sub>OUT</sub> | Output pin capacitance | Outputs disabled; V <sub>O</sub> = 0 V or 3.0 V | 9 | pF | | I <sub>CCZ</sub> | Total supply current | Outputs disabled; V <sub>CC</sub> = 3.6 V | 70 | μΑ | ## **ORDERING INFORMATION** | Type number | Package | | | | |-----------------|---------|----------------------------------------------------------------------------------------|------------------------|----------| | | Name | Description | Temperature Range (°C) | Version | | 74LVT16374A DL | SSOP48 | plastic shrink small outline package; 48 leads; body width 7.5 mm | -40 to +85 | SOT370-1 | | 74LVT16374A DGG | TSSOP48 | plastic thin shrink small outline package; 48 leads; body width 6.1 mm | -40 to +85 | SOT362-1 | | 74LVT16374AEV | VFBGA56 | plastic very thin fine-pitch ball grid array package; 56 balls; body 4.5 x 7 x 0.65 mm | -40 to +85 | SOT702-1 | # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) ## 74LVT16374A ## LOGIC SYMBOL (SSOP AND TSSOP PACKAGES) LOGIC SYMBOL (IEEE/IEC) ## PIN CONFIGURATION (SSOP AND TSSOP PACKAGE OPTIONS) ## 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A ## PIN DESCRIPTION (SSOP AND TSSOP PACKAGE **OPTIONS)** | PIN NUMBER | SYMBOL | FUNCTION | |---------------------------------------------------------------|-----------------------------------|-----------------------------------------| | 47, 46, 44, 43, 41, 40, 38, 37 36, 35, 33, 32, 30, 29, 27, 26 | 1D0 - 1D7<br>2D0 - 2D7 | Data inputs | | 2, 3, 5, 6, 8, 9, 11, 12<br>13, 14, 16, 17, 19, 20,<br>22, 23 | 1Q0 - 1Q7<br>2Q0 - 2Q7 | Data outputs | | 1, 24 | 1 <del>0E</del> , 2 <del>0E</del> | Output enable inputs (active-Low) | | 48, 25 | 1CP, 2CP | Clock pulse inputs (active rising edge) | | 4, 10, 15, 21, 28, 34,<br>39, 45 | GND | Ground (0 V) | | 7, 18, 31, 42 | V <sub>CC</sub> | Positive supply voltage | ## **EV PACKAGE TERMINAL PLACEMENT, TOP VIEW** | | 1 | 2 | 3 | 4 | 5 | 6 | | | | |---|------------|------------|------------|------------|------------|------------|-------------|------|--| | Α | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | В | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | С | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | D | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | E | $\bigcirc$ | $\bigcirc$ | | | $\bigcirc$ | $\bigcirc$ | | | | | F | $\bigcirc$ | $\bigcirc$ | | | $\bigcirc$ | $\bigcirc$ | | | | | G | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | Н | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | J | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | | K | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | <b>Ç</b> ₽/ | 0243 | | | | | | | | | | ON | JZ4J | | ## **TERMINAL ASSIGNMENTS FOR 74LVT16374A IN VFBGA** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-------|-----|-----|-----|-----|-----| | Α | 1 OEn | NC | NC | NC | NC | 1CP | | В | 1Q1 | 1Q0 | GND | GND | 1D0 | 1D1 | | С | 1Q3 | 1Q2 | Vcc | Vcc | 1D2 | 1D3 | | D | 1Q5 | 1Q4 | GND | GND | 1D4 | 1D5 | | E | 1Q7 | 1Q6 | | | 1D6 | 1D7 | | F | 2Q0 | 2Q1 | | | 2D1 | 2D0 | | G | 2Q2 | 2Q3 | GND | GND | 2D3 | 2D2 | | Н | 2Q4 | 2Q5 | Vcc | Vcc | 2D5 | 2D4 | | J | 2Q6 | 2Q7 | GND | GND | 2D7 | 2D6 | | K | 20En | NC | NC | NC | NC | 2CP | ### NOTE: ## **FUNCTION TABLE** | | INPUTS | | INTERNAL | OUTPUTS | OPERATING MODE | |--------|------------|----------|-----------|-----------|------------------------| | nOE | nCP | nDx | REGISTER | nQ0 - nQ7 | OFERATING MODE | | L<br>L | $\uparrow$ | l<br>h | L<br>H | L<br>H | Load and read register | | L | 1 | Х | NC | NC | Hold | | H<br>H | <u></u> | X<br>nDx | NC<br>nDx | Z<br>Z | Disable outputs | H = High voltage level = High voltage level one set-up time prior to the High-to-Low E transition L = Low voltage level I = Low voltage level one set-up time prior to the High-to-Low E transition NC= No change X = Don't care X = High impedance "off" state ↑ = Low-to-High clock transition ↑ = Not a Low-to-High clock transition <sup>1. &</sup>quot;n" is used to indicate active low in these tables but use standard method in the data sheets # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A ### LOGIC DIAGRAM ## **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>** | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +4.6 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -50 | mA | | VI | DC input voltage <sup>3</sup> | | -0.5 to +7.0 | V | | I <sub>OK</sub> | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V | | la | DC output current | Output in Low state | 128 | mA | | IOUT | De output current | Output in High state | -64 | ША | | T <sub>stg</sub> | Storage temperature range | _ | -65 to +150 | °C | ### NOTES: - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C. - 3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. ## **RECOMMENDED OPERATING CONDITIONS** | SYMBOL | PARAMETER | LIM | ITS | UNIT | |------------------|--------------------------------------------------------------|-----|-----|------| | STWIBOL | TANAMETER | MIN | MAX | ONIT | | V <sub>CC</sub> | DC supply voltage | 2.7 | 3.6 | V | | V <sub>I</sub> | Input voltage | 0 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | | V | | V <sub>IL</sub> | Input voltage | | 0.8 | V | | I <sub>OH</sub> | High-level output current | | -32 | mA | | la | Low-level output current | | 32 | mA | | IOL | Low-level output current; current duty cycle ≤ 50%; f ≥ 1kHz | | 64 | ША | | Δt/Δν | Input transition rise or fall rate; Outputs enabled | | 10 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | ## 3.3V 16-bit edge-triggered D-type flip-flop (3-State) ## 74LVT16374A ## DC ELECTRICAL CHARACTERISTICS | | | | | | LIMITS | | | | |--------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------|------------------|------|--------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | | Temp = $-40$ °C to $+85$ °C | | | UNIT | | | | | | | MIN | TYP <sup>1</sup> | MAX | 1 | | | V <sub>IK</sub> | Input clamp voltage | $V_{CC} = 2.7 \text{ V}; I_{IK} = -18 \text{ mA}$ | | | 85 | -1.2 | V | | | | | $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}; I_{OH} = -100 \mu\text{A}$ | | V <sub>CC</sub> -0.2 | V <sub>CC</sub> | | | | | $V_{OH}$ | High-level output voltage | $V_{CC} = 2.7 \text{ V; } I_{OH} = -8 \text{ mA}$ | | 2.4 | 2.5 | | V | | | | | $V_{CC} = 3.0 \text{ V; } I_{OH} = -32 \text{ mA}$ | | 2.0 | 2.3 | | 1 | | | | | $V_{CC} = 2.7 \text{ V}; I_{OL} = 100 \mu\text{A}$ | | | 0.07 | 0.2 | | | | | | $V_{CC} = 2.7 \text{ V; } I_{OL} = 24 \text{ mA}$ | | | 0.3 | 0.5 | 1 | | | $V_{OL}$ | Low-level output voltage | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA | | | 0.25 | 0.4 | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 32 \text{ mA}$ | | | 0.3 | 0.5 | 1 | | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 64 \text{ mA}$ | | | 0.4 | 0.55 | 1 | | | V <sub>RST</sub> | Power-up output Low voltage <sup>5</sup> | $V_{CC} = 3.6 \text{ V}; I_{O} = 1 \text{ mA}; V_{I} = \text{GND or } V_{CO}$ | | | 0.1 | 0.55 | V | | | | | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC} \text{ or GND}$ | Control pins | | 0.1 | ±1 | | | | | land table as sument | V <sub>CC</sub> = 0 or 3.6 V; V <sub>I</sub> = 5.5 V | | | 0.4 | 10 | 1 | | | l <sub>1</sub> | Input leakage current | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC}$ | Data mina4 | | 0.1 | 1 | μΑ | | | | | $V_{CC} = 3.6 \text{ V}; V_{I} = 0$ | Data pins <sup>4</sup> | | -0.4 | -5 | | | | I <sub>OFF</sub> | Output off current | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5 \text{ V}$ | • | | 0.1 | ±100 | μΑ | | | | | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 0.8 V | | 75 | 135 | | | | | I <sub>HOLD</sub> | Bus Hold current D inputs <sup>7</sup> | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 2.0 V | | -75 | -135 | | μΑ | | | | | $V_{CC} = 0 \text{ V to } 3.6 \text{ V}; V_{CC} = 3.6 \text{ V}$ | ±500 | | | 1 | | | | I <sub>EX</sub> | Current into an output in the High state when V <sub>O</sub> > V <sub>CC</sub> | V <sub>O</sub> = 5.5 V; V <sub>CC</sub> = 3.0 V | | | 50 | 125 | μА | | | I <sub>PU/PD</sub> | Power up/down 3-State output current <sup>3</sup> | $V_{CC} \le 1.2 \text{ V}; V_O = 0.5 \text{ V to } V_{CC}; V_I = GN$<br>OE/ $\overline{OE}$ = Don't care | D or V <sub>CC</sub> ; | | 1 | ±100 | μА | | | I <sub>OZH</sub> | 3-State output High current | $V_{CC} = 3.6 \text{ V}; V_{O} = 3.0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL}$ | $V_{CC} = 3.6 \text{ V}; V_{O} = 3.0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL}$ | | 0.5 | 5 | T., | | | l <sub>OZL</sub> | 3-State output Low current | $V_{CC} = 3.6 \text{ V}; V_O = 0.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}$ | | i i | 0.5 | -5 | μΑ | | | I <sub>CCH</sub> | | $V_{CC} = 3.6 \text{ V}$ ; Outputs High, $V_I = \text{GND or } V_{CC}$ , $I_{O} = 0$ | | | 0.07 | 0.12 | $\top$ | | | I <sub>CCL</sub> | Quiescent supply current | $V_{CC} = 3.6 \text{ V}$ ; Outputs Low, $V_I = \text{GND or } V_{CC}$ , $I_{O} = 0$ | | | 4 | 6 | mA | | | I <sub>CCZ</sub> | 1 | V <sub>CC</sub> = 3.6 V; Outputs Disabled; V <sub>I</sub> = GNI | O or $V_{CC}$ , $I_{O} = 0^6$ | | 0.07 | 0.12 | 1 | | | $\Delta I_{CC}$ | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 3 V to 3.6 V; One input at $V_{CC}$ -0.6 Other inputs at $V_{CC}$ or GND | SV, | | 0.1 | 0.2 | mA | | - All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C. This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND - This is the increase in supply current for each input at the specified voltage rever other than V<sub>CC</sub> or GND This parameter is valid for any V<sub>CC</sub> between 0 V and 1.2 V with a transition time of up to 10msec. From V<sub>CC</sub> = 1.2 V to V<sub>CC</sub> = 3.3 V ± 0.3 V a transition time of 100µsec is permitted. This parameter is valid for T<sub>amb</sub> = 25 °C only. Unused pins at V<sub>CC</sub> or GND. For valid test results, data must not be loaded into the flip-flops (or latches) after applying power. I<sub>CCZ</sub> is measured with outputs pulled to V<sub>CC</sub> or GND. - 7. This is the bus hold overdrive current required to force the input to the opposite logic state. # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A ### **AC CHARACTERISTICS** GND = 0 V; $t_R$ = $t_F$ = 2.5 ns; $C_L$ = 50 pF; $R_L$ = 500 $\Omega$ ; $T_{amb}$ = -40 °C to +85 °C. | | | | LIMITS | | | | | |--------------------------------------|---------------------------------------------|----------|-----------------|------------------|------------|-------------------------|------| | SYMBOL | PARAMETER | WAVEFORM | V <sub>CC</sub> | = 3.3 V ±0. | .3 V | V <sub>CC</sub> = 2.7 V | UNIT | | | | | MIN | TYP <sup>1</sup> | MAX | MAX | | | f <sub>max</sub> | Maximum clock frequency | 1 | 150 | | | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nCP to nQx | 1 | 1.5<br>1.5 | 2.9<br>3.0 | 5.0<br>5.0 | 5.6<br>5.6 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to High and Low level | 3<br>4 | 1.5<br>1.5 | 3.2<br>3.0 | 4.8<br>4.6 | 6.0<br>5.2 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High and Low Level | 3<br>4 | 1.5<br>1.5 | 3.9<br>3.4 | 5.4<br>4.6 | 6.0<br>5.0 | ns | ### NOTE: ## **AC SETUP REQUIREMENTS** GND = 0 V; $t_R$ = $t_F$ = 2.5 ns; $C_L$ = 50 pF; $R_L$ = 500 $\Omega$ ; $T_{amb}$ = -40 °C to +85 °C. | | | | LIMITS | | | | |------------------------------------------|--------------------------------|----------|-----------------------|------------|-------------------------|------| | SYMBOL | PARAMETER | WAVEFORM | V <sub>CC</sub> = 3.3 | V ±0.3 V | V <sub>CC</sub> = 2.7 V | UNIT | | | | | MIN | TYP | MIN | | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time<br>nDx to nCP | 2 | 2.5<br>2.5 | 0.7<br>0.7 | 2.5<br>2.5 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>nDx to nCP | 2 | 0.5<br>0.5 | 0<br>0 | 0<br>0 | ns | | t <sub>W</sub> (H)<br>tw(L) | nCP pulse width<br>High or Low | 1 | 1.5<br>3.0 | 0.6<br>1.6 | 1.5<br>3.0 | ns | ## **AC WAVEFORMS** $V_M = 1.5 \text{ V}, V_{IN} = \text{GND to } 3.0 \text{ V}$ Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency Waveform 2. Data Setup and Hold Times Waveform 3. 3-State Output Enable Time to High Level and Output Disable Time from High Level Waveform 4. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level <sup>1.</sup> All typical values are at $V_{CC}$ = 3.3 V and $T_{amb}$ = 25 °C. # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) ## 74LVT16374A ## **TEST CIRCUIT AND WAVEFORMS** | TEST | SWITCH | |------------------------------------|--------| | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 6 V | | t <sub>PLH</sub> /t <sub>PHL</sub> | open | ## **DEFINITIONS** R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value. $C_L = Load$ capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. | FAMILY | INPUT PULSE REQUIREMENTS | | | | | | | | | | | |---------|--------------------------|-----------|----------------|----------------|----------------|--|--|--|--|--|--| | FAMILI | Amplitude | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> | | | | | | | | 74LVT16 | 2.7 V | ≤10 MHz | 500 ns | ≤2.5 ns | ≤2.5 ns | | | | | | | SW00003 # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A SSOP48: plastic shrink small outline package; 48 leads; body width 7.5 mm SOT370-1 ## **DIMENSIONS (mm are the original dimensions)** | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------| | mm | 2.8 | 0.4<br>0.2 | 2.35<br>2.20 | 0.25 | 0.3<br>0.2 | 0.22<br>0.13 | 16.00<br>15.75 | 7.6<br>7.4 | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40 | 8°<br>0° | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT370-1 | | MO-118 | | | | <del>95-02-04</del><br>99-12-27 | | # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A TSSOP48: plastic thin shrink small outline package; 48 leads; body width 6.1 mm SOT362-1 ## DIMENSIONS (mm are the original dimensions). | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z | θ | |------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|-----|------------|---|------------|--------------|------|------|-----|------------|----------| | mm | 1.2 | 0.15<br>0.05 | 1.05<br>0.85 | 0.25 | 0.28<br>0.17 | 0.2<br>0.1 | 12.6<br>12.4 | 6.2<br>6.0 | 0.5 | 8.3<br>7.9 | 1 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.8<br>0.4 | 8°<br>0° | ### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|-------|----------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT362-1 | | MO-153 | | | | <del>-95-02-10-</del><br>99-12-27 | | # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A VFBGA56: plastic very thin fine-pitch ball grid array package; 56 balls; body 4.5 x 7 x 0.65 mm SOT702-1 # 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A ## **REVISION HISTORY** | Rev | Date | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------| | _4 | 20021101 | Product data (9397 750 10649); supersedes Product specification 74LVT16374A_3 of 1999 Oct 18 (9397 750 06514) | | | | Engineering Change Notice 853–1781 29140 (date: 20021101) | | | | Modifications: | | | | Added VFBGA package option | ## 3.3V 16-bit edge-triggered D-type flip-flop (3-State) 74LVT16374A ### Data sheet status | Level | Data sheet status [1] | Product<br>status <sup>[2] [3]</sup> | Definitions | |-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. ### **Definitions** Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### **Disclaimers** Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com © Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 11-02 Document order number: 9397 750 10649 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. <sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.