### INTEGRATED CIRCUITS ## DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines ### 74HC/HCT7132 Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state Product specification File under Integrated Circuits, IC06 September 1993 ### 74HC/HCT7132 #### **FEATURES** - · Precision inputs - 2 operation modes: PAST and comparator - In PAST mode: Inverting outputs in view of the precision oscillator application - In comparator mode: Non-inverting outputs to simplify the design of an external hysteresis network - 3-state outputs for bus oriented applications - · Output capability: Bus driver - I<sub>CC</sub> category: MSI #### **APPLICATIONS** - · Precision oscillators - · Signal reconditioning - · Level conversion - Process control (temperature, pressure, power e.g.) - · Accurate level detectors - Time delays - Overvoltage, overcurrent protection - Bargraph display with LED's - · Battery charge control - · Analog to digital conversion #### **DESCRIPTION** The 74HC/HCT7132 are high-speed Si-gate CMOS devices. They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT7132 contain 4 comparators with two common reference inputs $V_{rH}$ and $V_{rL}$ and four separate signal inputs $V_{in0}$ to $V_{in3}$ . The circuits can be applied in two modes: - The PAST (precision adjustable Schmitt-trigger) mode at which a voltage level equal to the wanted V<sub>T+</sub> must be applied to the V<sub>rH</sub> input and a voltage level equal to the wanted V<sub>T-</sub> to the V<sub>rL</sub> input. - The comparator mode at which the V<sub>rL</sub> input must be connected to GND and the V<sub>rH</sub> input is the active reference level input. In this mode a few resistors must be added to achieve a small hysteresis in order to avoid oscillations. The operation in both modes will be further explained by means of the logic diagram of Fig.5. #### **QUICK REFERENCE DATA** GND = 0 V; $T_{amb}$ = 25 °C; $t_r$ = $t_f$ = 6 ns | SYMBOL | PARAMETER | CONDITIONS | TYPICAL | UNIT | |--------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|------| | $V_{rH}$ | High trip level | PAST mode; V <sub>CC</sub> = 3 to 6 V | 1.15 to V <sub>CC</sub> – 1.2 | V | | | reference level | Comparator mode; V <sub>CC</sub> = 3 to 6 V | 0.6 to V <sub>CC</sub> | V | | V <sub>rL</sub> | Low trip level | PAST mode; V <sub>CC</sub> = 3 to 6 V | 1.10 to V <sub>CC</sub> – 1.25 | V | | $\delta V_t$ | DC inaccuracy | V <sub>CC</sub> = 3 to 6 V | ±20 | mV | | C <sub>PD</sub> | power dissipation | V <sub>CC</sub> = 5 V | | | | | capacitance per function | PAST mode | 100 | pF | | | | Comparator mode | 30 | pF | | P <sub>d</sub> | Total DC power dissipation | Comparator mode; $V_{CC} = 4.5 \text{ V}$ ; $V_{rL} = V_{INn} = 0 \text{ V}$ ; $V_{rH} = 2.25 \text{ V}$ | 8 | mW | | t <sub>rmin</sub> /t <sub>fmin</sub> | Minimum rise and fall time for optimum operation | PAST mode; $V_{CC} = 4.5 \text{ V}$ ; $V_{rH} = 3 \text{ V}$ ; $V_{rL} = 1.5 \text{ V}$ | 180 | ns | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay<br>V <sub>inn</sub> to Q | PAST mode; V <sub>CC</sub> = 4.5 V | 40/60 | ns | #### **Notes** 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): $P_D = C_{PD} \times V_{CC}^2 \times f_i + C_L \times V_{CC}^2 \times f_o$ where: f<sub>i</sub> = input frequency in MHz; f<sub>o</sub> = output frequency in MHz; C<sub>L</sub> = output load capacity in pF; $V_{CC}$ = supply voltage in V. ### 74HC/HCT7132 #### **ORDERING INFORMATION** | TYPE NUMBER | | PACK | AGE | | |---------------|------|------|---------|--------| | I TPE NUMBER | PINS | CODE | | | | 74HC/HCT7132P | 14 | DIL | plastic | SOT27 | | 74HC/HCT7132T | 14 | SO | plastic | SOT108 | #### **PINNING** | PIN | SYMBOL | NAME AND FUNCTION | |--------------|--------------------------------------|------------------------------------------| | 1, 6, 8, 13 | Q <sub>0</sub> to Q <sub>3</sub> | 3-state latch outputs | | 2 | ŌĒ | 3-state output enable input (active LOW) | | 3, 5, 10, 12 | V <sub>in0</sub> to V <sub>in3</sub> | signal inputs | | 4 | V <sub>rL</sub> | low reference voltage input | | 7 | GND | ground (0 V) | | 9 | LE | latch enable input (active HIGH) | | 11 | V <sub>rH</sub> | high reference voltage input | | 14 | V <sub>CC</sub> | positive supply voltage | ### 74HC/HCT7132 Table 1 Function table for PAST mode | V <sub>inn</sub> (rising edge) | LE | ŌĒ | Q <sub>n</sub> | |---------------------------------|----|----|------------------| | $V_{inn} < V_{LL}$ | L | L | Н | | $V_{LL} < V_{inn} < V_{rH}$ | L | L | Η | | $V_{HH} > V_{inn} > V_{rH}$ | L | L | L | | $V_{inn} > V_{HH}$ | L | L | L | | V <sub>inn</sub> (falling edge) | LE | ΟE | Q <sub>n</sub> | | $V_{HH} > V_{inn} > V_{rL}$ | L | L | L | | $V_{LL} < V_{inn} < V_{rL}$ | L | L | Η | | $V_{inn} < V_{LL}$ | L | L | Н | | V <sub>inn</sub> = X | Н | L | Q <sub>t-1</sub> | | V <sub>inn</sub> = X | Х | Н | Z | #### Note 1. H = HIGH voltage level L = LOW voltage level Z = high impedance OFF-state X = don't care $Q_{t-1}$ = initial state #### **DETAILED DESCRIPTION** #### The mode selector. See Fig.5 for logic diagram. The circuit can be applied in two modes that are selected by the mode selector on bases of the level on the $V_{rL}$ input. When the level on this input is in the operating area of the PAST mode ( $V_{rL} > 1 \ V$ ) the true output of the mode detector is "0" which means that the PAST mode is selected. When the $V_{rL}$ input is at GND level the true output of the mode detector is "1" by which the comparator mode is selected. This mode needs only one reference input being the $V_{rH}$ input. #### The Power-on Detector The power-on detector selects a window typically between $V_{INn} = 1 \text{ V}$ and $V_{INn} = V_{CC} - 1 \text{ V}$ in which in case of the PAST mode the power of the analog part (comparator) is switched on. When operating in the comparator mode the power is always switched on by means of an OR gate. #### The digital detector The digital detector is a Flip-Flop which output is set to LOW when $V_{\text{INn}} < 1 \text{ V}$ and to HIGH when $V_{INn} > V_{CC} - 1$ V. This detector controls the output stage in the cases that the power of the comparator is switched off. This is performed by means of the switches SW<sub>3</sub> and SW<sub>4</sub>. #### The latch The output information can be stored in a latch on activating the LE input. In the PAST mode this latch is also used to control the reference input of the comparator which is either connected to the $V_{rH}$ input via $SW_1$ or to the $V_{rL}$ input via $SW_2$ . In case of the comparator mode the reference input is always connected to the $V_{rH}$ input. This is done by means of an AND gate. #### The exclusive OR gate By means of this function the output stage is switched between inverting and non-inverting. In the PAST mode the inverting output of the mode selector is "1" so the exclusive OR is inverting. In the comparator mode this output is "0" so the exclusive OR is non-inverting. #### The operation in the PAST mode The operation in the PAST mode will be further outlined with the aid of Fig.5 and 9. and Table 1. When the level of V<sub>INn</sub> is 0 V the power of the comparator is switched OFF and the output circuit is controlled by the digital detector which output is LOW in that situation. So the output of the transparent latch is LOW. As the output stage is inverting now Q<sub>n</sub> is HIGH. In this condition the reference input of the comparator is connected to the +V<sub>rH</sub> input. When starting from 0 V the level at V<sub>inn</sub> is increased, at about the V<sub>LL</sub> level (≈1 V) the DC power of the comparator is switched ON. The control of the output circuit is switched over from the digital detector output to the comparator output, when after a delay the voltage at this node is stabilised. During this operation the output level of the latch output remains LOW and the level of Q<sub>n</sub> HIGH. When the level at V<sub>inn</sub> reaches the V<sub>rH</sub> level the output level of the comparator turns to HIGH and so the output level of the transparent latch. The level at Q<sub>n</sub> turns to LOW. In this instant the reference input of the comparator is switched over from $V_{rH}$ to $V_{rL}$ leaving the output voltage at Q<sub>n</sub> constant. When the level at V<sub>inn</sub> reaches the V<sub>HH</sub> level ( $\approx$ V<sub>CC</sub> - 1 V) the DC power of the comparator is switched OFF. The control of the output circuit is switched over from the comparator output to the digital detector output which voltage level is HIGH in this situation. During this action the level at Q<sub>n</sub> remains LOW. When the level at the V<sub>inn</sub> input is decreased starting at $V_{CC}$ level, at the $V_{HH}$ level $(\approx V_{CC} - 1 \text{ V})$ the power of the comparator will be switched on again. The control of the output circuit is switched over from the digital detector output to the comparator output when after a delay the voltage at this node is stabilised. As the comparator output level is HIGH in this situation the output level of the latch remains HIGH and the Q<sub>n</sub> output LOW. When the level at $V_{inn}$ reaches the $V_{rL}$ level the ### Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state ### 74HC/HCT7132 output level of the comparator turns to LOW and so the output level of the transparent latch. The level at Q<sub>n</sub> turns to HIGH. In this instant the reference input of the comparator is switched over from V<sub>rL</sub> to V<sub>rH</sub> leaving the output voltage at Q<sub>n</sub> constant. When the level at V<sub>inn</sub> reaches about 1 V the DC power of the comparator is switched OFF again. The control of the output circuit is switched over from the comparator output to the digital detector output which voltage level is LOW in this situation. During this action the level at Q<sub>n</sub> remains HIGH. The function of the circuit is a Schmitt-trigger of which the $V_{T+}$ and $V_{T-}$ levels can be set at the $V_{rH}$ and $V_{rL}$ inputs. These levels can be varied from $\approx 1$ V up to $\approx V_{CC} - 1$ V. so the maximum obtainable hysteresis is $\approx V_{CC} - 2 \text{ V}$ . The on-and off switching of the power and the stabilization of the comparator needs time, therefore the minimum applicable rise- and fall time of the input signal are limited when the maximum accuracy is required. When during the rise time of the input signal the input level has past the V<sub>LL</sub> level, the power starts to switch on. Only when the comparator is stable at the moment that the input signal passes the V<sub>rH</sub> level the comparator has its true delay and its optimal accuracy. When the V<sub>rH</sub> level is passed before the comparator is stable an extra delay occurs due to the switching of the power and the accuracy of the comparator is less. At the positive going edge, this extra delay depends on the difference between $V_{LL}$ and $V_{rH}$ and the rise time of the signal. This is shown in Fig.8, where by means of curves A and B t<sub>PHL</sub> is plotted at V<sub>rH</sub> is 1.15 V and 2.25 V respectively and $V_{CC} = 4.5 \text{ V}$ . As with curve a V<sub>rH</sub> is very close to V<sub>LL</sub> the part of the input edge that is available for switching the power on is very small. This causes that only at a rise time > 500 ns/V the delay will be equal to the true delay of the comparator. At $V_{rH} = 2.25 \text{ V}$ this situation is reached already at a rise time of 120 ns/V. At a very short rise time, the major part of the propagation delay is due to the switching time of the power. At the negative going edge, the power is switched on when the level V<sub>HH</sub> is passed so the extra delay depends on the difference between $V_{\text{HH}}$ and $V_{\text{rL}}$ and the fall time of the signal. This situation is referred to with curves C and D where t<sub>PLH</sub> is drawn against the fall time of the input signal. With curve C V<sub>rl</sub> is 3.25 V which is on the edge of the operating region. Curve D corresponds with a V<sub>rL</sub> value of 2.25 V. For linear input edges the recommended minimum rise time at $V_{CC} = 4.5 \text{ V}$ or 6 V is 100 ns/V and at $V_{CC} = 3 \text{ V}$ , 300 ns/V. For non-linear input signals, during the rising edge there must be a delay between the time at which the $V_{LL}$ level is passed and the time at which the V<sub>rH</sub> level is passed. This delay will be dependent on the $V_{CC}$ level and the amplitude of the overdrive of $V_{LL}$ . There is no limitation on the signal slope during the passing of the levels. For the same reasons, during the falling edge there must be a delay between the time at which the $V_{HH}$ level is passed and the time at which the $V_{rL}$ level is passed. A possible application of the circuit is as precision oscillator see Fig.6. The operating frequency is: $$f = \frac{1}{t_{RC} + 2 \times (t_{PLH} + t_{PHL})}$$ where $$t_{RC} = 2 \times In \left( \frac{V_{CC} - V_{rL}}{V_{CC} - V_{rH}} \right) \times RC$$ #### The operation in the comparator mode The IC can be applied as a comparator by connecting the $V_{rL}$ input to GND and adjusting the level at $V_{rH}$ to the wanted detection level see Fig.7. In this mode the DC power of the comparator is always on and the output stage is set to non-inverting. The function table for this operation mode is given in table 2. Table 2 Function table for Comparator mode | INPUT | LE | ŌĒ | Q <sub>n</sub> | |------------------------------------|----|----|------------------| | $V_{inn} < V_{ref}$ | L | L | L | | V <sub>inn</sub> >V <sub>ref</sub> | L | L | Н | | V <sub>inn</sub> = X | Н | L | Q <sub>n-1</sub> | | V <sub>inn</sub> = X | Х | Н | Z | #### **Notes** H = HIGH voltage level L = LOW voltage level Z = high impedance OFF-state X = don't care The fact that the power is always on offers the feature of a more extended operation region of the V<sub>rH</sub> input voltage which is at a V<sub>CC</sub> of 4.5 V from 1.1 V up to 4.2 V see also Fig.12. A hysteresis of about 50 mV is required to overcome oscillations. This has to be performed by means of a few external resistors. The DC power in this operation mode at V<sub>CC</sub> = 4.5 V is typical 2 mW per function. A curve showing t<sub>PD</sub> as a function of the overdrive is given in Fig.11. A possible diagram for a bargraph display is shown in Fig.10. ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state ### 74HC/HCT7132 ### 74HC/HCT7132 ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state ### 74HC/HCT7132 Fig.11 Curve showing the t<sub>PLH</sub>/t<sub>PHL</sub> as a function of the overdrive for the comparator application. Waveforms applied during measurements see Fig.13. Fig.12 Operating area for $V_{rH}$ in comparator mode. ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state 74HC/HCT7132 ### DC CHARACTERISTICS FOR 74HC Output capability: Bus driver I<sub>CC</sub> category: MSI Voltages are referenced to GND (ground = 0 V) | | | | | | T <sub>amb</sub> (°C | | TEST CONDITIONS | | | | | | |------------------|---------------------------------------------------------------------------|--------------------------|-----------------------|---------------------------|-----------------------|---------------------------|-----------------------|---------------------------|------|------------------|-----|---------------------------------------------------| | SYMBOL | PARAMETER | +25 | | | - <b>40</b> 1 | to +85 | -40 to +125 | | UNIT | V <sub>CC</sub> | Vı | OTHER | | | | MIN. | TYP. | MAX. | MIN. | MAX. | MIN. | MAX. | | (V) | (V) | OTHER | | V <sub>CC</sub> | DC supply voltage | 3.0 | - | 6.0 | 3.0 | 6.0 | 3.0 | 6.0 | V | | | | | V <sub>err</sub> | Error on trip level | _ | ±20 | _ | _ | _ | _ | _ | mV | 3.0<br>to<br>6.0 | | over V <sub>ref</sub> range | | V <sub>LL</sub> | V <sub>IN</sub> at which<br>power for<br>comparator is<br>switched ON | 0.4 | 0.7 | 0.9 | 0.4 | 0.9 | 0.4 | 0.9 | V | 3.0<br>to<br>6.0 | | Fig.9 | | V <sub>HH</sub> | V <sub>IN</sub> at which<br>power for<br>comparator is<br>switched OFF | V <sub>CC</sub> –<br>1.1 | V <sub>CC</sub> – 0.9 | V <sub>CC</sub> – 0.5 | V <sub>CC</sub> – 1.1 | V <sub>CC</sub> – 0.5 | V <sub>CC</sub> – 1.1 | V <sub>CC</sub> – 0.5 | V | 3.0<br>to<br>6.0 | | Fig.9 | | I <sub>CC</sub> | active supply current. Comparator mode | _ | 2.0 | 3.4 | _ | _ | _ | _ | mA | 4.5 | | V <sub>rH</sub> = 2.25 V<br>V <sub>rL</sub> = 0 V | | I <sub>CC</sub> | supply current.<br>PAST mode | _ | 30 | 50 | - | - | - | - | μΑ | 4.5 | | $V_{rH} = 3 V$ $V_{rL} = 1.5 V$ | | I <sub>CC</sub> | quiescent supply current | _ | _ | 8 | _ | 80 | _ | 160 | μΑ | 6.0 | | $V_{rH} = V_{rL} = V_{CC}$<br>$V_{IN} = 0 V$ | | PAST mo | ode | ! | | ! | ! | ! | ! | ! | ! | | | , | | V <sub>rH</sub> | HIGH reference level, (V <sub>T+</sub> ) | 1.15 | _ | V <sub>CC</sub> – 1.2 | 1.15 | V <sub>CC</sub> – 1.2 | 1.15 | V <sub>CC</sub> – 1.2 | V | 3.0<br>to<br>6.0 | | | | V <sub>rL</sub> | LOW reference<br>level, (V <sub>T-</sub> ) | 1.1 | _ | V <sub>CC</sub> –<br>1.25 | 1.1 | V <sub>CC</sub> –<br>1.25 | 1.1 | V <sub>CC</sub> –<br>1.25 | V | 3.0<br>to<br>6.0 | | | | $V_{Hmin}$ | Minimum<br>hysteresis<br>voltage,<br>(V <sub>rH</sub> – V <sub>rL</sub> ) | _ | 50 | _ | _ | _ | _ | - | mV | 3.0<br>to<br>6.0 | | | | COMPAR | RATOR mode | | 1 | 1 | | 1 | | | 1 | • | | | | $V_{rHmin}$ | minimum referene<br>level | _ | 0.6 | _ | _ | _ | _ | _ | V | 4.5 | | over V <sub>ref</sub> range | | $V_{rHmax}$ | maximum reference level | _ | V <sub>CC</sub> | _ | _ | _ | _ | _ | V | 4.5 | | over V <sub>ref</sub> range | ### 74HC/HCT7132 #### **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | | T <sub>amb</sub> ( | (°C) | | | | | TEST CONDITIONS | | | | |------------------------------------|------------------------------------------------------------------------------------|-------------|-----------------|-------------|--------------------|-------------|-------------|-------------|------|-------------------|----------------------|----------------------|--------------------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | | +25 | | <b>-40</b> | to +85 | −40 t | o +125 | UNIT | V <sub>CC</sub> | | | | | | | | MIN. | TYP. | MAX. | MIN. | MAX. | MIN. | MAX. | 1 | (V) | V <sub>rH</sub> | V <sub>rL</sub> | WAVEFORMS | | | t <sub>PHL</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>PAST mode | _<br>_<br>_ | 80<br>50<br>40 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | ns | 3.0<br>4.5<br>6.0 | 1.67<br>3.00<br>4.00 | 1.50<br>1.50<br>2.00 | $t_r = 300 \text{ ns/V}$<br>$t_r = 100 \text{ ns/V}$<br>$t_r = 100 \text{ ns/V}$<br>Fig.13 | | | t <sub>PLH</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>PAST mode | _<br>_<br>_ | 80<br>50<br>40 | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | ns | 3.0<br>4.5<br>6.0 | 1.67<br>3.00<br>4.00 | 1.50<br>1.50<br>2.00 | $t_r = 300 \text{ ns/V}$<br>$t_f = 100 \text{ ns/V}$<br>$t_f = 100 \text{ ns/V}$<br>Fig.13 | | | t <sub>PHL</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>Comparator<br>mode | -<br>-<br>- | 100<br>60<br>50 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | ns | 3.0<br>4.5<br>6.0 | V <sub>CC</sub> /2 | 0.00 | Fig.14,<br>overdrive:<br>100 mV | | | t <sub>PLH</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>Comparator<br>mode | -<br>-<br>- | 80<br>50<br>40 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | ns | 3.0<br>4.5<br>6.0 | V <sub>CC</sub> /2 | 0.00 | Fig.14,<br>overdrive:<br>100 mV | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>LE to Q <sub>n</sub> | _<br>_<br>_ | 35<br>23<br>18 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | -<br>-<br>- | ns | 3.0<br>4.5<br>6.0 | | | Fig.15 | | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output<br>enable time<br>OE to Q <sub>n</sub> | _<br>_<br>_ | 22<br>15<br>13 | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | -<br>-<br>- | ns | 3.0<br>4.5<br>6.0 | | | Fig.17 | | | t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time OE to Q <sub>n</sub> | _<br>_<br>_ | 22<br>17<br>14 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | -<br>-<br>- | ns | 3.0<br>4.5<br>6.0 | | | Fig.17 | | | t <sub>THL</sub> /t <sub>TLH</sub> | output<br>transition time | _<br>_<br>_ | 25<br>10<br>9 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | -<br>-<br>- | ns | 3.0<br>4.5<br>6.0 | | | Fig.13 | | | t <sub>W</sub> | LE pulse width<br>LOW | _<br>_<br>_ | 12<br>6<br>5 | _<br>_<br>_ | -<br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | ns | 3.0<br>4.5<br>6.0 | | | Fig.15 | | | t <sub>su</sub> | set-up time<br>V <sub>inn</sub> to LE | _ | 30 | - | _ | _ | _ | - | ns | 4.5 | 3.00 | 1.50 | Fig.16,<br>for $V_{INn}$ :<br>$t_r = t_f =$<br>180 ns | | | t <sub>h</sub> | hold time<br>V <sub>inn</sub> to LE | _ | -30 | _ | _ | _ | _ | _ | ns | 4.5<br>6.0 | 3.00 | 1.50 | Fig.16,<br>for $V_{INn}$ :<br>$t_r = t_f =$<br>180 ns | | ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state 74HC/HCT7132 #### **DC CHARACTERISTICS FOR 74HCT** Output capability: Bus driver I<sub>CC</sub> category: MSI Voltages are referenced to GND (ground = 0 V) | | | | | | T <sub>amb</sub> ( | °C) | | | | Т | EST | CONDITIONS | |------------------|------------------------------------------------------------------------|------|-----------------|---------------------------|--------------------|---------------------------|-------|---------------------------|------|------------------|-----|------------------------------------------------------------------------------| | SYMBOL | PARAMETER | | +25 | | -40 | to +85 | -40 t | o +125 | UNIT | V <sub>CC</sub> | Vı | | | | | MIN. | TYP. | MAX. | MIN. | MAX. | MIN. | MAX. | | (V) | (V) | OTHER | | V <sub>CC</sub> | DC supply voltage | 4.5 | _ | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V | | | | | V <sub>err</sub> | Error on trip level | _ | ±20 | _ | _ | _ | _ | _ | mV | 4.5<br>to<br>5.5 | | over V <sub>ref</sub> range | | V <sub>LL</sub> | V <sub>IN</sub> at which power<br>for comparator is<br>switched ON | 0.4 | 0.7 | 0.9 | 0.4 | 0.9 | 0.4 | 0.9 | V | 4.5 | | Fig.9 | | V <sub>HH</sub> | V <sub>IN</sub> at which power<br>for comparator is<br>switched OFF | 3.4 | 3.6 | 4.0 | 3.4 | 4.0 | 3.4 | 4.0 | V | 4.5 | | Fig.9 | | I <sub>CC</sub> | active supply current. Comparator mode | _ | 2.0 | 3.4 | _ | _ | _ | _ | mA | 4.5 | | V <sub>rH</sub> = 2.25 V<br>V <sub>rL</sub> = 0 V | | I <sub>CC</sub> | supply current.<br>PAST mode | _ | 30 | 50 | _ | _ | _ | _ | μΑ | 4.5 | | $V_{rH} = 3 V$ $V_{rL} = 1.5 V$ | | I <sub>CC</sub> | quiescent supply current | _ | _ | 8 | _ | 80 | _ | 160 | μΑ | 4.5 | | $\begin{aligned} V_{rH} &= V_{rL} = V_{CC} \\ V_{IN} &= 0 \ V \end{aligned}$ | | PAST mod | de | | | | • | | | | | • | | | | $V_{rH}$ | HIGH reference level, (V <sub>T+</sub> ) | 1.05 | _ | V <sub>CC</sub><br>- 1.20 | 1.05 | V <sub>CC</sub><br>- 1.20 | 1.05 | V <sub>CC</sub><br>- 1.20 | V | 4.5<br>to<br>5.5 | | | | V <sub>rL</sub> | LOW reference<br>level, (V <sub>T</sub> _) | 1.00 | _ | V <sub>CC</sub><br>- 1.25 | 1.00 | V <sub>CC</sub><br>- 1.25 | 1.00 | V <sub>CC</sub><br>- 1.25 | V | 4.5<br>to<br>5.5 | | | | $V_{Hmin}$ | Minimum<br>hysteresis voltage,<br>(V <sub>rH</sub> – V <sub>rL</sub> ) | _ | 50 | _ | _ | _ | _ | _ | mV | 4.5<br>to<br>5.5 | | | | COMPAR | ATOR mode | 1 | | | | | | | | 1 | | • | | $V_{rHmin}$ | minimum reference level | _ | 0.6 | _ | _ | _ | _ | _ | V | 4.5 | | over V <sub>ref</sub> range | | $V_{rHmax}$ | maximum reference level | _ | V <sub>CC</sub> | _ | _ | _ | _ | _ | V | 4.5 | | over V <sub>ref</sub> range | ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state ### 74HC/HCT7132 #### **AC CHARACTERISTICS FOR 74HCT** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | - | T <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | | | |------------------------------------|------------------------------------------------------------------------------------|------|------|------|--------------------|--------|--------|--------|------|-----------------|--------------------|-----------------|------------------------------------------------------------|--| | SYMBOL | PARAMETER | | +25 | | - <b>40</b> 1 | to +85 | -40 to | o +125 | UNIT | V <sub>CC</sub> | | | | | | | | MIN. | TYP. | MAX. | MIN. | MAX. | MIN. | MAX. | ] | (V) | V <sub>rH</sub> | V <sub>rL</sub> | WAVEFORMS | | | t <sub>PHL</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>PAST mode | _ | 50 | _ | _ | _ | _ | _ | ns | 4.5 | 3.00 | 1.50 | Fig.13,<br>t <sub>r</sub> = 100 ns/V | | | t <sub>PLH</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>PAST mode | _ | 50 | _ | _ | _ | _ | _ | ns | 4.5 | 3.00 | 1.50 | Fig.13,<br>t <sub>r</sub> = 100 ns/V | | | t <sub>PHL</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>Comparator<br>mode | - | 60 | _ | - | _ | _ | _ | ns | 4.5 | V <sub>CC</sub> /2 | 0.00 | Fig.14,<br>overdrive:<br>100 mV | | | t <sub>PLH</sub> | propagation<br>delay<br>V <sub>inn</sub> to Q <sub>n</sub> ;<br>Comparator<br>mode | _ | 50 | _ | _ | _ | _ | _ | ns | 4.5 | V <sub>CC</sub> /2 | 0.00 | Fig.14,<br>overdrive:<br>100 mV | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>LE to Q <sub>n</sub> | _ | 28 | _ | _ | _ | _ | _ | ns | 4.5 | | | Fig.15 | | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output<br>enable time<br>OE to Q <sub>n</sub> | - | 20 | _ | _ | _ | _ | _ | ns | 4.5 | | | Fig.17 | | | t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time OE to Qn | _ | 22 | _ | _ | - | _ | _ | ns | 4.5 | | | Fig.17 | | | t <sub>THL</sub> /t <sub>TLH</sub> | output<br>transition time | _ | 10 | _ | _ | _ | _ | _ | ns | 4.5 | | | Fig.13 | | | t <sub>W</sub> | LE pulse width LOW | _ | 6 | _ | _ | _ | _ | _ | ns | 4.5 | | | Fig.15 | | | t <sub>su</sub> | set-up time<br>V <sub>inn</sub> to LE | _ | 25 | _ | _ | _ | _ | _ | ns | 4.5 | 3.00 | 1.50 | Fig.16,<br>for $V_{INn}$ :<br>$t_r = t_f = 180 \text{ ns}$ | | | t <sub>h</sub> | hold time<br>V <sub>inn</sub> to LE | _ | -25 | _ | _ | _ | _ | _ | ns | 4.5 | 3.00 | 1.50 | Fig.16,<br>for $V_{INn}$ :<br>$t_r = t_f = 180 \text{ ns}$ | | ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state 74HC/HCT7132 #### **AC WAVEFORMS** (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.14 Waveforms showing the input ( $V_{inn}$ ) to output $Q_n$ propagation delays for Comparator mode at $V_{rL} = 0$ V and $V_{ref} = \frac{1}{2} V_{CC}$ . (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.15 Waveforms showing the input (LE) to output $Q_n$ propagation delays for Comparator mode. ## Quad precision adjustable Schmitt-trigger / comparator with output latches; 3-state ### 74HC/HCT7132 #### **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".