# **INTEGRATED CIRCUITS** # DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines # **74HC/HCT40103**8-bit synchronous binary down counter Product specification Supersedes data of December 1990 File under Integrated Circuits, IC06 1998 Jul 08 # 8-bit synchronous binary down counter ### 74HC/HCT40103 ### **FEATURES** Cascadable · Synchronous or asynchronous preset · Output capability: standard I<sub>CC</sub> category: MSI ### **GENERAL DESCRIPTION** The 74HC/HCT40103 are high-speed Si-gate CMOS devices and are pin compatible with the "40103" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT40103 consist each of an 8-bit synchronous down counter with a single output which is active when the internal count is zero. The "40103" contains a single 8-bit binary counter and has control inputs for enabling or disabling the clock (CP), for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count output $(\overline{\text{TC}})$ are active-LOW logic. In normal operation, the counter is decremented by one count on each positive-going transition of the clock (CP). Counting is inhibited when the terminal enable input $(\overline{TE})$ is HIGH. The terminal count output $(\overline{TC})$ goes LOW when the count reaches zero if $\overline{TE}$ is LOW, and remains LOW for one full clock period. When the synchronous preset enable input ( $\overline{PE}$ ) is LOW, data at the jam input ( $P_0$ to $P_7$ ) is clocked into the counter on the next positive-going clock transition regardless of the state of $\overline{TE}$ . When the asynchronous preset enable input ( $\overline{PL}$ ) is LOW, data at the jam input ( $P_0$ to $P_7$ ) is asynchronously forced into the counter regardless of the state of $\overline{PE}$ , $\overline{TE}$ , or CP. The jam inputs ( $P_0$ to $P_7$ ) represent a single 8-bit binary word. When the master reset input $(\overline{MR})$ is LOW, the counter is asynchronously cleared to its maximum count (decimal 255) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the function table. If all control inputs except $\overline{\text{TE}}$ are HIGH at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 256 clock pulses long. The "40103" may be cascaded using the $\overline{\text{TE}}$ input and the $\overline{\text{TC}}$ output, in either a synchronous or ripple mode. ### QUICK REFERENCE DATA $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ | SYMBOL | PARAMETER | CONDITIONS | TYF | UNIT | | | |-------------------------------------|-------------------------------------------|-----------------------------------------------|-----|------|------|--| | | PARAIVIETER | CONDITIONS | НС | нст | ONIT | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to TC | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 30 | 30 | ns | | | f <sub>max</sub> | maximum clock frequency | | 32 | 31 | MHz | | | C <sub>I</sub> | input capacitance | | 3.5 | 3.5 | pF | | | C <sub>PD</sub> | power dissipation capacitance per package | notes 1 and 2 | 24 | 27 | pF | | ### Notes 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): $$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$ where: f<sub>i</sub> = input frequency in MHz fo = output frequency in MHz $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ C<sub>L</sub> = output load capacitance in pF V<sub>CC</sub> = supply voltage in V 2. For HC the condition is $V_I = GND$ to $V_{CC}$ For HCT the condition is $V_I = GND$ to $V_{CC} - 1.5$ V # 8-bit synchronous binary down counter # 74HC/HCT40103 ### **ORDERING INFORMATION** | TYPE NUMBER | | PACKAGE | | | | | | | | | | | | |------------------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--|--|--| | I TPE NUMBER | NAME | DESCRIPTION | VERSION | | | | | | | | | | | | 74HC40103N;<br>74HCT40103N | DIP16 | plastic dual in-line package; 16 leads (300 mil); long body | SOT38-1 | | | | | | | | | | | | 74HC40103D;<br>74HCT40103D | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | | | | | | | | | | | 74HC40103DB;<br>74HCT40103DB | SSOP16 | plastic shrink small outline package; 16 leads; body width 5.3 mm | SOT338-1 | | | | | | | | | | | | 74HC40103PW; | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | | | | | | | | | | | ### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | |----------------------------|----------------------------------|-----------------------------------------------| | 1 | СР | clock input (LOW-to-HIGH, edge-triggered) | | 2 | MR | asynchronous master reset input (active LOW) | | 3 | TE | terminal enable input | | 4, 5, 6, 7, 10, 11, 12, 13 | P <sub>0</sub> to P <sub>7</sub> | jam inputs | | 8 | GND | ground (0 V) | | 9 | PL | asynchronous preset enable input (active LOW) | | 14 | TC | terminal count output (active LOW) | | 15 | PE | synchronous preset enable input (active LOW) | | 16 | V <sub>CC</sub> | positive supply voltage | # 8-bit synchronous binary down counter # 74HC/HCT40103 ### **FUNCTION TABLE** | | CONTRO | L INPUT | IPUTS PRESET MODE | | ACTION | |----|--------|---------|-------------------|--------------|---------------------------------------------| | MR | PL | PE | TE | PRESEI MODE | ACTION | | Н | Н | Н | Н | | inhibit counter | | Н | Н | Н | L | synchronous | count down | | Н | Н | L | Х | | preset on next LOW-to HIGH clock transition | | Н | L | Х | Х | acynobronous | preset asynchronously | | L | Х | Х | Х | asynchronous | clear to maximum count | ### Note 1. Clock connected to CP. Synchronous operation: changes occur on the LOW-to-HIGH CP transition. Jam inputs: $MSD = P_7$ , $LSD = P_0$ . H = HIGH voltage level L = LOW voltage level X = don't care ### **APPLICATIONS** - Divide-by-n counters - Programmable timers - Interrupt timers - Cycle/program counters # 8-bit synchronous binary down counter # 74HC/HCT40103 # 8-bit synchronous binary down counter # 74HC/HCT40103 ### DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard I<sub>CC</sub> category: MSI ### **AC CHARACTERISTICS FOR 74HC** $GND = 0 \ V; \ t_r = t_f = 6 \ ns; \ C_L = 50 \ pF$ | | | | | | T <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | |-------------------------------------|---------------------------|------|------|------|--------------------|--------|--------|--------|------|-----------------|--------------|--| | OVMDOL | DADAMETED | | | | 74H0 | 2 | | | | | MANGEORMO | | | SYMBOL | PARAMETER | | +25 | | -40 t | to +85 | -40 to | o +125 | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | | min. | typ. | max. | min. | max. | min. | max. | | (*) | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay | | 96 | 300 | | 375 | | 450 | ns | 2.0 | Fig.7 | | | | CP to TC | | 35 | 60 | | 75 | | 90 | | 4.5 | | | | | | | 28 | 51 | | 64 | | 77 | | 6.0 | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay | | 50 | 175 | | 220 | | 265 | ns | 2.0 | Fig.8 | | | | TE to TC | | 18 | 35 | | 44 | | 53 | | 4.5 | | | | | | | 14 | 30 | | 37 | | 45 | | 6.0 | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay | | 102 | 315 | | 395 | | 475 | ns | 2.0 | Fig.9 | | | | PL to TC | | 37 | 63 | | 79 | | 95 | | 4.5 | | | | | | | 30 | 53 | | 40 | | 81 | | 6.0 | | | | t <sub>PHL</sub> | propagation delay | | 83 | 275 | | 345 | | 415 | ns | 2.0 | Fig.9 | | | | MR to TC | | 30 | 55 | | 69 | | 83 | | 4.5 | | | | | | | 24 | 47 | | 59 | | 71 | | 6.0 | | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 19 | 75 | | 95 | | 110 | ns | 2.0 | Figs 7 and 8 | | | | | | 7 | 15 | | 19 | | 22 | | 4.5 | | | | | | | 6 | 13 | | 16 | | 19 | | 6.0 | | | | t <sub>W</sub> | clock pulse width | 165 | 22 | | 205 | | 250 | | ns | 2.0 | Fig.7 | | | | HIGH or LOW | 33 | 8 | | 41 | | 50 | | | 4.5 | | | | | | 28 | 6 | | 35 | | 43 | | | 6.0 | | | | t <sub>W</sub> | master reset pulse width | 125 | 39 | | 155 | | 190 | | ns | 2.0 | Fig.9 | | | | LOW | 25 | 14 | | 31 | | 38 | | | 4.5 | | | | | | 21 | 11 | | 26 | | 32 | | | 6.0 | | | | t <sub>W</sub> | preset enable pulse width | 125 | 33 | | 155 | | 190 | | ns | 2.0 | Fig.9 | | | | PL; LOW | 25 | 12 | | 31 | | 38 | | | 4.5 | | | | | | 21 | 10 | | 26 | | 32 | | | 6.0 | | | | t <sub>rem</sub> | removal time | 50 | 14 | | 65 | | 75 | | ns | 2.0 | Fig.10 | | | | MR to CP or PL to CP | 10 | 5 | | 13 | | 15 | | | 4.5 | | | | | | 9 | 4 | | 11 | | 13 | | | 6.0 | | | | t <sub>su</sub> | set-up time | 75 | 22 | | 95 | | 110 | | ns | 2.0 | Fig.11 | | | | PE to CP | 15 | 8 | | 19 | | 22 | | | 4.5 | | | | | | 13 | 6 | | 16 | | 19 | | | 6.0 | | | # 8-bit synchronous binary down counter # 74HC/HCT40103 | | | | | · | T <sub>amb</sub> (° | °C) | | | | TEST CONDITIONS | | | |------------------|----------------------|------|------|------|---------------------|------------|------|-------------|------|-----------------|-----------|--| | CVMDOL | DADAMETED | | | | 74H0 | • | | | UNIT | | WAVEFORMS | | | SYMBOL | PARAMETER | | +25 | | | -40 to +85 | | -40 to +125 | | V <sub>CC</sub> | WAVEFORMS | | | | | min. | typ. | max. | min. | max. | min. | max. | | (-, | | | | t <sub>su</sub> | set-up time | 150 | 44 | | 190 | | 225 | | ns | 2.0 | Fig.11 | | | | TE to CP | 30 | 16 | | 38 | | 45 | | | 4.5 | | | | | | 26 | 13 | | 33 | | 38 | | | 6.0 | | | | t <sub>su</sub> | set-up time | 75 | 22 | | 95 | | 110 | | ns | 2.0 | Fig.12 | | | | P <sub>n</sub> to CP | 15 | 8 | | 19 | | 22 | | | 4.5 | | | | | | 13 | 6 | | 16 | | 19 | | | 6.0 | | | | t <sub>h</sub> | hold time | 0 | -14 | | 0 | | 0 | | ns | 2.0 | Fig.11 | | | | PE to CP | 0 | -5 | | 0 | | 0 | | | 4.5 | | | | | | 0 | -4 | | 0 | | 0 | | | 6.0 | | | | t <sub>h</sub> | hold time | 0 | -30 | | 0 | | 0 | | ns | 2.0 | Fig.11 | | | | TE to CP | 0 | -11 | | 0 | | 0 | | | 4.5 | | | | | | 0 | -9 | | 0 | | 0 | | | 6.0 | | | | t <sub>h</sub> | hold time | 0 | -17 | | 0 | | 0 | | ns | 2.0 | Fig.12 | | | | P <sub>n</sub> to CP | 0 | -6 | | 0 | | 0 | | | 4.5 | | | | | | 0 | -5 | | 0 | | 0 | | | 6.0 | | | | f <sub>max</sub> | maximum clock pulse | 3.0 | 10 | | 2.4 | | 2.0 | | MHz | 2.0 | Fig.7 | | | | frequency | 15 | 29 | | 12 | | 10 | | | 4.5 | | | | | | 18 | 35 | | 14 | | 12 | | | 6.0 | | | # 8-bit synchronous binary down counter # 74HC/HCT40103 ### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard I<sub>CC</sub> category: MSI ### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD COEFFICIENT | |--------|-----------------------| | CP, PE | 1.50 | | MR | 1.00 | | TE | 0.80 | | PL | 0.35 | | Pn | 0.25 | ### **AC CHARACTERISTICS FOR 74HCT** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | · | T <sub>amb</sub> (° | C) | | | | TEST CONDITIONS | | | |-------------------------------------|-----------------------------------|------|------|------|---------------------|-------|-------------|------|------|-----------------|---------------|--| | SYMBOL | PARAMETER | | | | 74HC | Т | | | UNIT | | WAVEFORMS | | | STIVIBUL | PARAMETER | | +25 | | −40 t | o +85 | -40 to +125 | | UNIT | V <sub>CC</sub> | WAVEFORIUS | | | | | min. | typ. | max. | min. | max. | min. | max. | | (-, | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to TC | | 35 | 60 | | 75 | | 90 | ns | 4.5 | Fig.7 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay TE to TC | | 23 | 40 | | 50 | | 60 | ns | 4.5 | Fig.8 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay PL to TC | | 44 | 75 | | 94 | | 112 | ns | 4.5 | Fig.9 | | | t <sub>PHL</sub> | propagation delay MR to TC | | 29 | 55 | | 69 | | 83 | ns | 4.5 | Fig.9 | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 7 | 15 | | 19 | | 22 | ns | 4.5 | Figs. 7 and 8 | | | t <sub>W</sub> | clock pulse width<br>HIGH or LOW | 33 | 10 | | 41 | | 50 | | ns | 4.5 | Fig.7 | | | t <sub>W</sub> | master reset pulse width LOW | 30 | 16 | | 38 | | 45 | | ns | 4.5 | Fig.9 | | | t <sub>W</sub> | preset enable pulse width PL; LOW | 38 | 22 | | 48 | | 57 | | ns | 4.5 | Fig.9 | | | t <sub>rem</sub> | removal time MR to CP or PL to CP | 10 | 1 | | 13 | | 15 | | ns | 4.5 | Fig.10 | | | t <sub>su</sub> | set-up time<br>PE to CP | 20 | 11 | | 25 | | 30 | | ns | 4.5 | Fig.11 | | | t <sub>su</sub> | set-up time<br>TE to CP | 40 | 20 | | 50 | | 60 | | ns | 4.5 | Fig.11 | | # 8-bit synchronous binary down counter # 74HC/HCT40103 | | | | | | T <sub>amb</sub> (° | C) | | | | TEST CONDITIONS | | | |------------------|-------------------------------------|------|------------|------|---------------------|------|-------------|------|------|-----------------|-----------|--| | CVMDOL | PARAMETER | | | | 74HC | Т | | | | | WAVEFORMS | | | SYMBOL | PARAMETER | +25 | | | −40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | | min. | typ. | max. | min. | max. | min. | max. | | (', | | | | t <sub>su</sub> | set-up time<br>P <sub>n</sub> to CP | 20 | 11 | | 25 | | 30 | | ns | 4.5 | Fig.12 | | | t <sub>h</sub> | hold time<br>PE to CP | 2 | -3 | | 2 | | 2 | | ns | 4.5 | Fig.11 | | | t <sub>h</sub> | hold time<br>TE to CP | 0 | -10 | | 0 | | 0 | | ns | 4.5 | Fig.11 | | | t <sub>h</sub> | hold time<br>P <sub>n</sub> to CP | 0 | <b>-</b> 5 | | 0 | | 0 | | ns | 4.5 | Fig.12 | | | f <sub>max</sub> | maximum clock pulse frequency | 15 | 28 | | 12 | | 10 | | MHz | 4.5 | Fig.7 | | # 8-bit synchronous binary down counter ### 74HC/HCT40103 ### **AC WAVEFORMS** (1) HC : $V_M = 50\%$ ; $V_I = GND$ to $V_{CC}$ . HCT: $V_M = 1.3$ V; $V_I = GND$ to 3 V. Fig.7 Waveforms showing the clock input (CP) to $\overline{\text{TC}}$ propagation delays, the clock pulse width, the output transition times and the maximum clock pulse frequency. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.8 Waveforms showing the $\overline{\text{TE}}$ to $\overline{\text{TC}}$ propagation delays. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.9 Waveforms showing $\overline{PL}$ , $\overline{MR}$ , $P_n$ to $\overline{TC}$ propagation delays. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.10 Waveforms showing removal time for $\overline{MR}$ and $\overline{PL}$ . (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.11 Waveforms showing hold and set-up times for $\overline{MR}$ or $\overline{PE}$ to CP. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.12 Waveforms showing hold and set-up times for $P_n$ , $\overline{PE}$ to CP. # 8-bit synchronous binary down counter # 74HC/HCT40103 ### **APPLICATION INFORMATION** # 8-bit synchronous binary down counter # 74HC/HCT40103 ### **PACKAGE OUTLINES** DIP16: plastic dual in-line package; 16 leads (300 mil); long body SOT38-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | M <sub>H</sub> | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------| | mm | 4.7 | 0.51 | 3.7 | 1.40<br>1.14 | 0.53<br>0.38 | 0.32<br>0.23 | 21.8<br>21.4 | 6.48<br>6.20 | 2.54 | 7.62 | 3.9<br>3.4 | 8.25<br>7.80 | 9.5<br>8.3 | 0.254 | 2.2 | | inches | 0.19 | 0.020 | 0.15 | 0.055<br>0.045 | 0.021<br>0.015 | 0.013<br>0.009 | 0.86<br>0.84 | 0.26<br>0.24 | 0.10 | 0.30 | 0.15<br>0.13 | 0.32<br>0.31 | 0.37<br>0.33 | 0.01 | 0.087 | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |---------|--------|----------|----------|------------|---------------------------------|--|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | | SOT38-1 | 050G09 | MO-001AE | | | <del>92-10-02</del><br>95-01-19 | | | # 8-bit synchronous binary down counter # 74HC/HCT40103 ### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 10.0<br>9.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.39<br>0.38 | 0.16<br>0.15 | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | ### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | | |----------|---------|----------|-------|----------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT109-1 | 076E07S | MS-012AC | | | | <del>95-01-23</del><br>97-05-22 | | # 8-bit synchronous binary down counter # 74HC/HCT40103 ### SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm SOT338-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2.0 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55 | 8°<br>0° | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFERENCES EUROPEAN | | | | | | | |----------|-----|---------------------|------|--|------------|---------------------------------|--|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | | SOT338-1 | | MO-150AC | | | | <del>94-01-14</del><br>95-02-04 | | | # 8-bit synchronous binary down counter # 74HC/HCT40103 TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E (2) | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.10 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8°<br>0° | ### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | | ISSUE DATE | | | |----------|-----|-----------|-------|--|------------|---------------------------------|--| | VERSION | IEC | IEC JEDEC | | | PROJECTION | ISSUE DATE | | | SOT403-1 | | MO-153 | | | | <del>94-07-12</del><br>95-04-04 | | ## 8-bit synchronous binary down counter ### 74HC/HCT40103 ### **SOLDERING** ### Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (order code 9398 652 90011). ### DIP ### SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. ### SO, SSOP and TSSOP ### **REFLOW SOLDERING** Reflow soldering techniques are suitable for all SO, SSOP and TSSOP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 $^{\circ}$ C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 $^{\circ}$ C. ### WAVE SOLDERING Wave soldering can be used for all SO packages. Wave soldering is **not** recommended for SSOP and TSSOP packages, because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering is used - and cannot be avoided for SSOP and TSSOP packages - the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end. ### Even with these conditions: - Only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1). - Do not consider wave soldering TSSOP packages with 48 leads or more, that is TSSOP48 (SOT362-1) and TSSOP56 (SOT364-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. # 8-bit synchronous binary down counter 74HC/HCT40103 ### REPAIRING SOLDERED JOINTS Fix the component by first soldering two diagonally- opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C. ### **DEFINITIONS** | Data sheet status | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--| | Objective specification | This data sheet contains target or goal specifications for product development. | | | | | | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | | | | | | Product specification | duct specification This data sheet contains final product specifications. | | | | | | | Limiting values | | | | | | | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. | | | | | | | ### LIFE SUPPORT APPLICATIONS **Application information** These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. Where application information is given, it is advisory and does not form part of the specification.