#### INTEGRATED CIRCUITS # DATA SHEET ### 74ALS109A Dual J-K positive edge-triggered flip-flop with set and reset Product specification 1991 Feb 08 IC05 Data Handbook ### Dual J-K positive edge triggered flip-flop with set and reset 74ALS109A #### DESCRIPTION The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, $\overline{K}$ , clock, set, and reset inputs; also true and complementary outputs. Set ( $\overline{S}D$ ) and reset ( $\overline{R}D$ ) are asynchronous active-Low inputs and operate independently of the clock (CP) input. The J and $\overline{K}$ are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and $\overline{K}$ inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The J $\overline{K}$ design allows operation as a D flip-flop by tying J and $\overline{K}$ inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation. | TYPE | TYPICAL<br>f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) | |-----------|-----------------------------|--------------------------------------| | 74ALS109A | 150MHz | 3.0mA | #### **PIN CONFIGURATION** #### ORDERING INFORMATION | | ORDER CODE | | | |--------------------|----------------------------------------------------------------------------|-------------------|--| | DESCRIPTION | COMMERCIAL RANGE $V_{CC}$ = 5V $\pm 10\%$ , $T_{amb}$ = 0°C to $\pm 70$ °C | DRAWING<br>NUMBER | | | 16-pin plastic DIP | 74ALS109AN | SOT38-4 | | | 16-pin plastic SO | 74ALS109AD | SOT109-1 | | #### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE | PINS | DESCRIPTION | 74ALS (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW | |----------------|-----------------------------------|--------------------------|------------------------| | J0, J1 | J inputs | 1.0/2.0 | 20μA/0.2mA | | ₹0, ₹1 | ₹ inputs | 1.0/2.0 | 20μA/0.2mA | | CP0, CP1 | Clock inputs (active rising edge) | 1.0/2.0 | 20μA/0.2mA | | SD0, SD1 | Set inputs (active-Low) | 1.0/4.0 | 20μA/0.4mA | | RD0, RD1 | Reset inputs (active-Low) | 1.0/4.0 | 20μA/0.4mA | | Q0, Q1, Q0, Q1 | Data outputs | 20/80 | 0.4mA/8mA | **NOTE:** One (1.0) ALS unit load is defined as: 20μA in the High state and 0.1mA in the Low state. #### **LOGIC SYMBOL** #### **IEC/IEEE SYMBOL** ### Dual J-K positive edge triggered flip-flop with set and reset 74ALS109A #### **LOGIC DIAGRAM** #### **FUNCTION TABLE** | | II | NPUT | 3 | | OUTF | PUTS | OPERATING | |----|----|------|---|---|------|------|--------------------| | SD | RD | СР | 7 | K | ď | Q | MODE | | L | Н | Χ | Χ | Х | Н | L | Asynchronous set | | Н | L | Х | Х | Х | L | Н | Asynchronous reset | | L | L | Х | Х | Х | H* | H* | Undetermined* | | Н | Н | 1 | h | Ι | q | q | Toggle | | Н | Н | 1 | _ | - | L | Η | Load "0" | | Н | Н | 1 | h | h | Η | L | Load "1" | | Н | Н | 1 | - | h | q | q | Hold "no change" | | Н | Н | L | I | h | q | q | Hold "no change" | H = High voltage level h = High state must be present one setup time prior to Low-to-High clock transition L = Low voltage level Low state must be present one setup time prior to Low-to-High clock transition q = Lower case indicate the state of the referenced output prior to the Low-to-High clock transition X = Don't care ↑ = Low-to-High clock transition The output levels in this configuration are not guaranteed to meet the minimum levels for V<sub>OH</sub> if the set and reset are near V<sub>IN</sub> maximum. Furthermore, this configuration is nonstable; that is, it will not remain when either set or reset returns to its inactive (High) level. #### **ABSOLUTE MAXIMUM RATINGS** (Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|-------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage | -0.5 to +7.0 | V | | I <sub>IN</sub> | Input current | -30 to +5 | mA | | V <sub>OUT</sub> | Voltage applied to output in high output state | –0.5 to V <sub>CC</sub> | V | | lout | Current applied to output in Low output state | 16 | mA | | T <sub>amb</sub> | Operating free-air temperature range | 0 to +70 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | | UNIT | | |------------------|--------------------------------------|-----|-----|------|------| | STWIBUL | PARAMETER | MIN | NOM | MAX | UNII | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.0 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2.0 | | | V | | $V_{IL}$ | Low-level input voltage | | | 0.8 | V | | I <sub>Ik</sub> | Input clamp current | | | -18 | mA | | I <sub>OH</sub> | High-level output current | | | -0.4 | mA | | I <sub>OL</sub> | Low-level output current | | | 8 | mA | | T <sub>amb</sub> | Operating free-air temperature range | 0 | | +70 | °C | 1991 Feb 08 3 ### Dual J-K positive edge triggered flip-flop with set and reset 74ALS109A #### DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.) | CVMDOL | PARAMETER | | TEST CONDITI | ONE1 | ı | LIMITS | | UNIT | |-----------------|-------------------------------------|-------------|------------------------------------------------------|--------------------|---------------------|------------------|------|------| | SYMBOL | PARAMETER | | TEST CONDITI | ONS. | MIN | TYP <sup>2</sup> | MAX | UNII | | V <sub>OH</sub> | High-level output voltage | | $V_{CC} = \pm 10\%,$<br>$V_{IL} = MAX, V_{IH} = MIN$ | $I_{OH} = -0.4$ mA | V <sub>CC</sub> – 2 | | | V | | V | Low lovel output voltage | | $V_{CC} = MIN, V_{IL} = MAX,$ | $I_{OL} = 4mA$ | | 0.25 | 0.40 | V | | V <sub>OL</sub> | Low-level output voltage | | V <sub>IH</sub> = MIN | $I_{OL} = 8mA$ | | 0.35 | 0.50 | V | | V <sub>IK</sub> | Input clamp voltage | | $V_{CC} = MIN, I_I = I_{IK}$ | | -0.73 | -1.5 | V | | | | Input current at maximum input | Jn, Kn, CPn | V MAY V 7.0V | | | 0.1 | mA | | | 11 | voltage | SDn, RDn | $V_{CC} = MAX, V_I = 7.0V$ | | | | 0.2 | mA | | | High Javalianut aumant | Jn, Kn, CPn | \/ A44\/ \/ 0.7\/ | | | 20 | μΑ | | | l IIH | High-level input current | SDn, RDn | $V_{CC} = MAX, V_I = 2.7V$ | | | | 40 | μΑ | | | Law law library | Jn, Kn, CPn | V 844V V 0.4V | | | | -0.2 | mA | | l <sub>IL</sub> | Low-level input current | SDn, RDn | $V_{CC} = MAX, V_I = 0.4V$ | | | | -0.4 | mA | | Io | Output current <sup>3</sup> | | $V_{CC} = MAX, V_O = 2.25V$ | -30 | | -112 | mA | | | I <sub>CC</sub> | Supply current (total) <sup>4</sup> | | V <sub>CC</sub> = MAX | | | 3.0 | 4.0 | mA | #### NOTES: - 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. - All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C. The output conditions have been chosen to produce a current that closely approximates one half of the true short–circuit output current, I<sub>OS</sub>. - 4. Measure I<sub>CC</sub> with the clock input grounded and all outputs open, then with Q and Q outputs High in turn. #### **AC ELECTRICAL CHARACTERISTICS** | | | | LIM | LIMITS | | | | | |--------------------------------------|--------------------------------------------|----------------|---------------------------------------------------------------------------|--------------|-----|--|--|--| | SYMBOL | PARAMETER | TEST CONDITION | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | UNIT | | | | | | | | | MIN | MAX | 1 | | | | | f <sub>MAX</sub> | Maximum clock frequency | Waveform 1 | 80 | | MHz | | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPn to Qn or Qn | Waveform 1 | 3.0<br>3.0 | 14.0<br>14.0 | ns | | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SDn or RD to Qn or Qn | Waveform 2, 3 | 1.0<br>3.0 | 8.0<br>10.0 | ns | | | | #### **AC SETUP REQUIREMENTS** | | | | LIM | ITS | | |--------------------------------------------|------------------------------------------|----------------|---------------------------------------------------------------------------|------|----| | SYMBOL | PARAMETER | TEST CONDITION | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | UNIT | | | | | | MIN | MAX | | | t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, High or Low<br>Jn, Kn to CPn | Waveform 1 | 6.0<br>6.0 | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Jn, Kn to CPn | Waveform 1 | 0.0<br>0.0 | | ns | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CPn Pulse width<br>High or Low | Waveform 1 | 6.0<br>6.0 | | ns | | t <sub>w</sub> (L) | SDn or RDn Pulse width<br>Low | Waveform 2, 3 | 6.0 | | ns | | t <sub>rec</sub> | Recovery time, SDn or RDn to CPn | Waveform 2, 3 | 6.0 | | ns | 1991 Feb 08 ## Dual J-K positive edge triggered flip-flop with set and reset 74ALS109A #### **AC WAVEFORMS** For all waveforms, $V_M = 1.3V$ . The shaded areas indicate when the input is permitted to change for predictable output performance. Waveform 1. Propagation Delay for Data to Output, Data Setup Time and Hold Times, Clock Width, and Maximum Clock Frequency Waveform 2. Propagation Delay for Set to Output, Set Pulse Width and Recovery Time for Set to Clock Waveform 3. Propagation Delay for Reset to Output, Reset Pulse Width and Recovery Time for Reset to Clock 1991 Feb 08 5 ## Dual J-K positive edge triggered flip-flop with set and reset 74ALS109A #### **TEST CIRCUIT AND WAVEFORMS** SC00005 1991 Feb 08 # Dual J- $\overline{K}$ positive edge-triggered flip-flop with set and reset 74ALS109A #### DIP16: plastic dual in-line package; 16 leads (300 mil) SOT38-4 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | b <sub>2</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | M <sub>H</sub> | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 1.25<br>0.85 | 0.36<br>0.23 | 19.50<br>18.55 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 0.76 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73 | 0.26<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.030 | 10 mm #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | REFERENCES | | | | | | | | | |---------|-----|-------|------------|--|------------|---------------------------------|--|--|--|--|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | | | | | SOT38-4 | | | | | | <del>92-11-17</del><br>95-01-14 | | | | | | 1991 Feb 08 7 # Dual J- $\overline{K}$ positive edge-triggered flip-flop with set and reset 74ALS109A #### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |--------|-----------|------------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|--------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 10.0<br>9.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.0098<br>0.0039 | | 0.01 | | 0.0098<br>0.0075 | 0.39<br>0.38 | 0.16<br>0.15 | 0.050 | 0.24<br>0.23 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|----------|------|--|------------|---------------------------------| | | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT109-1 | 076E07\$ | MS-012AC | | | | <del>91-08-13</del><br>95-01-23 | 1991 Feb 08 ### Dual J-K positive edge-triggered flip-flop with set and reset 74ALS109A | DEFINITIONS | | | | | | |---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Data Sheet Identification | Product Status | Definition | | | | | Objective Specification | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary Specification | Preproduction Product | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | | | Product Specification | Full Production | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product. | | | | Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### LIFE SUPPORT APPLICATIONS Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1997 All rights reserved. Printed in U.S.A. Let's make things better. Philips Semiconductors