### INTEGRATED CIRCUITS

# DATA SHEET

### 74ABT843

9-bit interface latch with set and reset (3-State)

Product specification Supersedes data of 1995 Sep 06 IC23 Data Handbook





## 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### **FEATURES**

- High speed parallel latches
- Extra data width for wide address/data paths or buses carrying parity
- Ideal where high speed, light loading, or increased fan-in are required with MOS microprocessors
- Slim DIP 300 mil package
- Broadside pinout
- Output capability: +64mA/–32mA
- Latch-up protection exceeds 500mA per Jedec Std 17
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model
- Power-up 3-State
- Power-up reset

#### **DESCRIPTION**

The 74ABT843 Bus interface latch is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity.

The 74ABT843 consists of nine D-type latches with 3-State outputs. In addition to the LE and  $\overline{\text{OE}}$  pins, it has a Master Reset ( $\overline{\text{MR}}$ ) pin and Preset ( $\overline{\text{PRE}}$ ) pin. These pins are ideal for parity bus interfacing in high performance systems. When  $\overline{\text{MR}}$  is Low, the outputs are Low if  $\overline{\text{OE}}$  is Low. When  $\overline{\text{MR}}$  is High, data can be entered into the latch. When  $\overline{\text{PRE}}$  is Low, the outputs are High, if  $\overline{\text{OE}}$  is Low.  $\overline{\text{PRE}}$  overrides  $\overline{\text{MR}}$ .

#### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                     | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT |
|--------------------------------------|-------------------------------|-------------------------------------------------|---------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | $C_L = 50pF; V_{CC} = 5V$                       | 5.0     | ns   |
| C <sub>IN</sub>                      | Input capacitance             | V <sub>I</sub> = 0V or V <sub>CC</sub>          | 4       | pF   |
| C <sub>OUT</sub>                     | Output capacitance            | Outputs disabled; $V_O = 0V$ or $V_{CC}$        | 7       | pF   |
| I <sub>CCZ</sub>                     | Total supply current          | Outputs disabled; V <sub>CC</sub> = 5.5V        | 500     | nA   |

#### ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 24-Pin Plastic DIP          | -40°C to +85°C    | 74ABT843 N            | 74ABT843 N    | SOT222-1   |
| 24-Pin plastic SO           | -40°C to +85°C    | 74ABT843 D            | 74ABT843 D    | SOT137-1   |
| 24-Pin Plastic SSOP Type II | -40°C to +85°C    | 74ABT843 DB           | 74ABT843 DB   | SOT340-1   |
| 24-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74ABT843 PW           | 74ABT843PW DH | SOT355-1   |

### PIN CONFIGURATION

| ŌE 1   |          | 24 V <sub>CC</sub> |
|--------|----------|--------------------|
| D0 2   |          | 23 Q0              |
| D1 3   |          | 22 Q1              |
| D2 4   |          | 21 Q2              |
| D3 5   |          | 20 Q3              |
| D4 6   | TOP VIEW | 19 Q4              |
| D5 7   |          | 18 Q5              |
| D6 8   |          | 17 Q6              |
| D7 9   |          | 16 Q7              |
| D8 10  |          | 15 Q8              |
| MR 11  |          | 14 PRE             |
| GND 12 |          | 13 LE              |
|        |          | SA00250            |

#### **PIN DESCRIPTION**

| PIN NUMBER                           | SYMBOL          | FUNCTION                                |
|--------------------------------------|-----------------|-----------------------------------------|
| 1                                    | ŌĒ              | Output enable input (active-Low)        |
| 2, 3, 4, 5, 6,<br>7, 8, 9, 10        | D0-D8           | Data inputs                             |
| 23, 22, 21, 20,<br>19,18, 17, 16, 15 | Q0-Q8           | Data outputs                            |
| 11                                   | MR              | Master reset input (active-Low)         |
| 13                                   | LE              | Latch enable input (active rising edge) |
| 14                                   | PRE             | Preset input (active-Low)               |
| 12                                   | GND             | Ground (0V)                             |
| 24                                   | V <sub>CC</sub> | Positive supply voltage                 |

### 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### **LOGIC SYMBOL**



#### LOGIC SYMBOL (IEEE/IEC)



#### **FUNCTION TABLE**

|        | INPUTS |    |               |        | OUTPUTS | OPERATING MODE |
|--------|--------|----|---------------|--------|---------|----------------|
| OE     | PRE    | MR | LE            | Dn     | Qn      |                |
| L      | L      | Х  | Х             | Х      | Н       | Preset         |
| L      | Н      | L  | Х             | Х      | L       | Clear          |
| L<br>L | H      | H  | H<br>H        | L<br>H | L<br>H  | Transparent    |
| L<br>L | H      | H  | $\rightarrow$ | l<br>h | L<br>H  | Latched        |
| Н      | Х      | Х  | Х             | Х      | Z       | High impedance |
| L      | Н      | Н  | L             | Х      | NC      | Hold           |

H = High voltage level

h = High voltage level one set-up time prior to the High-to-Low LE transition

Low voltage level

Low voltage level one set-up time prior to the High-to-Low LE transition

NC= No change

X = Don't care Z = High imped  $\downarrow = High-to-Lor$ High impedance "off" state

= High-to-Low transition

### 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### **LOGIC DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
| I <sub>OUT</sub> | DC output current              | output in Low state         | 128          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES:

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

  3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | LIMITS          |      |  |
|------------------|--------------------------------------|-----|-----------------|------|--|
|                  |                                      | Min | Max             |      |  |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |  |
| VI               | Input voltage                        | 0   | V <sub>CC</sub> | V    |  |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V    |  |
| V <sub>IL</sub>  | Low-level input voltage              |     | 0.8             | V    |  |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA   |  |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA   |  |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 10              | ns/V |  |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |  |

#### DC ELECTRICAL CHARACTERISTICS

|                                  |                                                      |                                                                                             |                 |                     | LIMITS |                    |               |      |
|----------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|---------------------|--------|--------------------|---------------|------|
| SYMBOL                           | PARAMETER                                            | TEST CONDITIONS                                                                             | Tai             | <sub>mb</sub> = +25 | °C     | T <sub>amb</sub> = | -40°C<br>85°C | UNIT |
|                                  |                                                      |                                                                                             | Min             | Тур                 | Max    | Min                | Max           | 1    |
| V <sub>IK</sub>                  | Input clamp voltage                                  | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA                                             |                 | -0.9                | -1.2   |                    | -1.2          | V    |
|                                  |                                                      | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                              | 2.5             | 2.9                 |        | 2.5                |               | V    |
| V <sub>OH</sub>                  | High-level output voltage                            | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                              | 3.0             | 3.4                 |        | 3.0                |               | V    |
|                                  |                                                      | $V_{CC}$ = 4.5V; $I_{OH}$ = -32mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$                           | 2.0             | 2.4                 |        | 2.0                |               | V    |
| V <sub>OL</sub>                  | Low-level output voltage                             | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$                              |                 | 0.42                | 0.55   |                    | 0.55          | V    |
| V <sub>RST</sub>                 | Power-up output low voltage <sup>3</sup>             | $V_{CC} = 5.5V$ ; $I_O = 1mA$ ; $V_I = V_{CC}$ or GND                                       |                 | 0.13                | 0.55   |                    | 0.55          | V    |
| II                               | Input leakage current                                | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = GND or 5.5V                                        |                 | ±0.01               | ±1.0   |                    | ±1.0          | μΑ   |
| I <sub>OFF</sub>                 | Power-off leakage current                            | $V_{CC} = 0.0V$ ; $V_O$ or $V_I \le 4.5V$                                                   |                 | ±5.0                | ±100   |                    | ±100          | μΑ   |
| I <sub>PU/</sub> I <sub>PD</sub> | Power-up/down 3–state output current <sup>4</sup>    | $V_{CC}$ = 2.0V; $V_{O}$ = 0.5V; $V_{\overline{OE}}$ = $V_{CC}$ ; $V_{I}$ = GND or $V_{CC}$ |                 | ±5.0                | ±50    |                    | ±50           | μΑ   |
| I <sub>OZH</sub>                 | 3-State output High current                          | $V_{CC} = 5.5V; V_O = 2.7V; V_I = V_{IL} \text{ or } V_{IH}$                                |                 | 5.0                 | 50     |                    | 50            | μΑ   |
| I <sub>OZL</sub>                 | 3-State output Low current                           | $V_{CC} = 5.5V; V_O = 0.5V; V_I = V_{IL} \text{ or } V_{IH}$                                |                 | -5.0                | -50    |                    | -50           | μΑ   |
| I <sub>CEX</sub>                 | Output high leakage current                          | $V_{CC}$ = 5.5V; $V_{O}$ = 5.5V; $V_{I}$ = GND or $V_{CC}$                                  |                 | 5.0                 | 50     |                    | 50            | μΑ   |
| IO                               | Output current <sup>1</sup>                          | V <sub>CC</sub> = 5.5V; V <sub>O</sub> = 2.5V                                               | <del>-</del> 50 | -80                 | -180   | -50                | -180          | mA   |
| I <sub>CCH</sub>                 |                                                      | $V_{CC}$ = 5.5V; Outputs High, $V_{I}$ = GND or $V_{CC}$                                    |                 | 0.5                 | 250    |                    | 250           | μΑ   |
| I <sub>CCL</sub>                 | Quiescent supply current                             | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = GND or $V_{CC}$                                       |                 | 25                  | 34     |                    | 34            | mA   |
| I <sub>CCZ</sub>                 |                                                      | $V_{CC}$ = 5.5V; Outputs 3-State; $V_{I}$ = GND or $V_{CC}$                                 |                 | 0.5                 | 250    |                    | 250           | μΑ   |
| Δl <sub>CC</sub>                 | Additional supply current per input pin <sup>2</sup> | $V_{\rm CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{\rm CC}$ or GND                 |                 | 0.5                 | 1.5    |                    | 1.5           | mA   |

#### NOTES:

- Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
   This is the increase in supply current for each input at 3.4V.
   For valid test results, data must not be loaded into the flip–flops (or latches) after applying the power.
   This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V with a transition time of up to 10msec. For V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10%, a transition time of up to 100µsec is permitted.

## 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### **AC CHARACTERISTICS**

|                                      |                                 |          |            |                                                    | LIMITS     |                                                   |            |    |
|--------------------------------------|---------------------------------|----------|------------|----------------------------------------------------|------------|---------------------------------------------------|------------|----|
| SYMBOL                               | PARAMETER                       | WAVEFORM | 1          | Γ <sub>amb</sub> = +25ο<br>V <sub>CC</sub> = +5.0\ | C          | T <sub>amb</sub> =<br>+8:<br>V <sub>CC</sub> = +5 | UNIT       |    |
|                                      |                                 |          | Min        | Тур                                                | Max        | Min                                               | Max        |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn   | 1        | 1.6<br>2.2 | 3.6<br>5.0                                         | 5.2<br>6.3 | 1.6<br>2.2                                        | 6.0<br>7.2 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LE to Qn   | 2        | 2.0<br>2.8 | 4.1<br>4.8                                         | 5.6<br>6.3 | 2.0<br>2.8                                        | 6.5<br>6.9 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>PRE to Qn  | 1        | 2.2<br>3.0 | 4.7<br>5.2                                         | 6.2<br>6.5 | 2.2<br>3.0                                        | 7.4<br>7.2 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay MR to Qn      | 1        | 2.5<br>3.1 | 5.0<br>5.5                                         | 6.3<br>6.8 | 2.5<br>3.1                                        | 7.1<br>8.0 | ns |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>OE to Qn  | 4<br>5   | 1.0<br>2.0 | 2.7<br>4.2                                         | 4.2<br>5.5 | 1.0<br>2.0                                        | 5.2<br>6.5 | ns |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>OE to Qn | 4<br>5   | 2.9<br>2.2 | 4.9<br>5.0                                         | 6.2<br>6.3 | 2.9<br>2.2                                        | 6.8<br>6.7 | ns |

#### **AC SETUP REQUIREMENTS**

GND = 0V,  $t_R$  =  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

| SYMBOL                                   | PARAMETER                           | WAVEFORM | T <sub>amb</sub> =<br>V <sub>CC</sub> = | +25°C<br>+5.0V | $T_{amb}$ = -40 to +85°C<br>$V_{CC}$ = +5.0V ±0.5V | UNIT |
|------------------------------------------|-------------------------------------|----------|-----------------------------------------|----------------|----------------------------------------------------|------|
|                                          |                                     |          | Min                                     | Тур            | Min                                                |      |
| $t_{s}(H)$<br>$t_{s}(L)$                 | Setup time, High or Low<br>Dn to LE | 3        | 2.5<br>3.0                              | 1.1<br>1.3     | 2.5<br>3.0                                         | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Dn to LE  | 3        | 1.0<br>1.0                              | -1.0<br>-1.0   | 1.0<br>1.0                                         | ns   |
| t <sub>w</sub> (H)                       | LE pulse width, High                | 3        | 3.3                                     | 1.8            | 3.3                                                | ns   |
| t <sub>w</sub> (L)                       | PRE pulse width, Low                | 6        | 4.5                                     | 3.0            | 4.5                                                | ns   |
| t <sub>w</sub> (L)                       | MR pulse width, Low                 | 6        | 5.5                                     | 4.0            | 5.5                                                | ns   |
| t <sub>rec</sub>                         | PRE recovery time                   | 6        | 2.9                                     | 1.6            | 2.9                                                | ns   |
| t <sub>rec</sub>                         | MR recovery time                    | 6        | 3.6                                     | 2.0            | 3.6                                                | ns   |

## 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### **AC WAVEFORMS**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 3.0V



Waveform 1. Propagation Delay, Data to Output, Master Reset to Output, Preset to Output



Waveform 3. Data Setup and Hold Times and Latch Enable Pulse Width



Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level



Waveform 2. Propagation Delay, Latch Enable to Output



Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 6. Master Reset and Preset Pulse Width, Master Reset and Preset to Latch Enable Recovery Time

#### **TEST CIRCUIT AND WAVEFORM**

## 9-bit bus interface latch with set and reset (3-State)

### 74ABT843



## 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### DIP24: plastic dual in-line package; 24 leads (300 mil)

SOT222-1





#### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | e <sub>1</sub> | L              | ME           | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|----------------|--------------|----------------|------|--------------------------|
| mm     | 4.70      | 0.38                   | 3.94                   | 1.63<br>1.14   | 0.56<br>0.43   | 0.36<br>0.25   | 31.9<br>31.5     | 6.73<br>6.48     | 2.54  | 7.62           | 3.51<br>3.05   | 8.13<br>7.62 | 10.03<br>7.62  | 0.25 | 2.05                     |
| inches | 0.185     | 0.015                  | 0.155                  | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240   | 0.265<br>0.255   | 0.100 | 0.300          | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081                    |

#### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE |
|----------|-----|----------|--------|------------|------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE |
| SOT222-1 |     | MS-001AF |        |            | 95-03-11   |

## 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTL | OUTLINE |        | REFER    | EUROPEAN | ISSUE DATE |            |                                  |
|------|---------|--------|----------|----------|------------|------------|----------------------------------|
| VERS | ION     | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                       |
| SOT1 | 37-1    | 075E05 | MS-013AD |          |            |            | <del>-95-01-24</del><br>97-05-22 |

### 9-bit bus interface latch with set and reset (3-State)

74ABT843

SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | рb           | O            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Œ          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|--------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT340-1 |     | MO-150AG |        | <b>(</b>   | <del>93-09-08</del><br>95-02-04 |

## 9-bit bus interface latch with set and reset (3-State)

74ABT843

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1





#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE                        |
|----------|-----|----------|--------|------------|-----------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                        |
| SOT355-1 |     | MO-153AD |        |            | <del>-93-06-16-</del><br>95-02-04 |

9-bit bus interface latch with set and reset (3-State)

74ABT843

**NOTES** 

### 9-bit bus interface latch with set and reset (3-State)

74ABT843

#### Data sheet status

| Data sheet status         | Product<br>status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03475

Let's make things better.

Philips Semiconductors



