# INTEGRATED CIRCUITS

# DATA SHEET

# 74ABT657

Octal transceiver with parity generator/checker (3-State)

Product specification

1995 Dec 11

IC23 Data Handbook





# Octal transceiver with parity generator/checker (3-State)

74ABT657

#### **FEATURES**

- Combinational functions in one package
- Low static and dynamic power dissipation with high speed and high output drive
- Output capability: +64mA/-32mA
- Power-up 3-State
- Latch-up protection exceeds 500mA per Jedec Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model

#### DESCRIPTION

The 74ABT657 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT657 is an octal transceiver featuring non-inverting buffers with 3-State outputs and an 8-bit parity generator/checker, and is intended for bus-oriented applications. The buffers have a guaranteed current sinking capability of 64mA. The Transmit/Receive  $(T/\overline{R})$  input determines the direction of the data flow through the bidirectional transceivers. Transmit (active-High) enables data from A ports to B ports; Receive (active-Low) enables data from B ports to A ports.

The Output Enable (OE) input disables both the A and B ports by placing them in a high impedance condition when the OE input is High. The parity select (ODD/EVEN) input gives the user the option of odd or even parity systems. The parity (PARITY) pin is an output from the generator/checker when transmitting from the port A to B  $(T/\overline{R} = High)$  and an input when receiving from port B to A port  $(T/\overline{R})$ = Low). When transmitting  $(T/\overline{R} = High)$  the parity select (ODD/EVEN) input is set, then the A port data is polled to determine the number of High bits. The parity (PARITY) output then goes to the logic state determined by the parity select (ODD/EVEN) setting and by the number of High bits on port A. For example, if the parity select (ODD/EVEN) is set Low (even parity), and the number of High bits on port A is odd, then the parity (PARITY) output will be High, transmitting even parity. If the number of High bits on port A is even, then the parity (PARITY) output will be Low, keeping even parity. When in receive mode ( $T/\overline{R} = Low$ ) the B port is polled to determine the number of High bits. If parity select (ODD/EVEN) is Low (even parity) and the number of Highs on port B is:

- odd and the parity (PARITY) input is High, then ERROR will be High, signifying no error.
- (2) even and the parity (PARITY) input is High, then ERROR will be asserted Low, indicating an error.

### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V             | TYPICAL | UNIT |
|--------------------------------------|-------------------------------------------|-------------------------------------------------------------|---------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50pF; V_{CC} = 5V$                                   | 3.3     | ns   |
| C <sub>IN</sub>                      | Input capacitance                         | $V_I = 0V$ or $V_{CC}$                                      | 4       | pF   |
| C <sub>I/O</sub>                     | I/O capacitance                           | Outputs disabled;<br>V <sub>O</sub> = 0V or V <sub>CC</sub> | 7       | pF   |
| I <sub>CCZ</sub>                     | Total supply current                      | Outputs disabled; V <sub>CC</sub> =5.5V                     | 500     | nA   |

# ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 24-Pin Plastic DIP          | -40°C to +85°C    | 74ABT657 N            | 74ABT657 N    | SOT222-1   |
| 24-Pin plastic SO           | -40°C to +85°C    | 74ABT657 D            | 74ABT657 D    | SOT137-1   |
| 24-Pin Plastic SSOP Type II | -40°C to +85°C    | 74ABT657 DB           | 74ABT657 DB   | SOT340-1   |
| 24-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74ABT657 PW           | 74ABT657PW DH | SOT355-1   |

# **PIN CONFIGURATION**

# **PIN DESCRIPTION**

| SYMBOL                            | PIN NUMBER      | NAME AND FUNCTION                |
|-----------------------------------|-----------------|----------------------------------|
| 13                                | PARITY          | Parity output                    |
| 11                                | ODD/EVEN        | Parity select input              |
| 12                                | ERROR           | Error output                     |
| 1                                 | T/R             | Transmit/receive input           |
| 2, 3, 4, 5,<br>6, 8, 9, 10        | A0 - A7         | A port 3-State outputs           |
| 23, 22, 21, 20,<br>17, 16, 15, 14 | B0 - B7         | B port 3-State outputs           |
| 24                                | ŌĒ              | Output enable input (active-Low) |
| 18, 19                            | GND             | Ground (0V)                      |
| 7                                 | V <sub>CC</sub> | Positive supply voltage          |

# Octal transceiver with parity generator/checker (3-State)

74ABT657

# **LOGIC SYMBOL**



# LOGIC SYMBOL (IEEE/IEC)



# **FUNCTION TABLE**

| NUMBER OF HIGH INPUTS |                  | INPUTS | i        | INPUT/<br>OUTPUT | OUTPUTS               |                                                                  |  |
|-----------------------|------------------|--------|----------|------------------|-----------------------|------------------------------------------------------------------|--|
|                       | ŌĒ               | T/R    | ODD/EVEN | PARITY           | ERROR                 | OUTPUTS MODE                                                     |  |
| 0, 2, 4, 6, 8         | L<br>L<br>L      | II     | H        | H<br>L<br>H<br>L | Z<br>Z<br>H<br>L<br>L | Transmit<br>Transmit<br>Receive<br>Receive<br>Receive<br>Receive |  |
| 1, 3, 5, 7            | L<br>L<br>L<br>L | III    | H        | L H H L H L      | Z<br>Z<br>L<br>H<br>L | Transmit Transmit Receive Receive Receive Receive Receive        |  |
| Don't care            | Н                | Х      | Х        | Z                | Z                     | 3-State                                                          |  |

H = High voltage level

L = Low voltage level
X = Don't care
Z = High impedance "off" state

# Octal transceiver with parity generator/checker (3-State)

74ABT657

# **LOGIC DIAGRAM**



# Octal transceiver with parity generator/checker (3-State)

74ABT657

# **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
| lout             | DC output current              | output in Low state         | 128          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES

3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | UNIT            |      |
|------------------|--------------------------------------|-----|-----------------|------|
| STWIDOL          | TANAMETEN                            | Min | Max             | ONIT |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |
| VI               | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V    |
| V <sub>IL</sub>  | Low-level input voltage              |     | 0.8             | V    |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA   |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA   |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 5               | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

# Octal transceiver with parity generator/checker (3-State)

74ABT657

## DC ELECTRICAL CHARACTERISTICS

|                                    | SYMBOL PARAMETER                                  |                |                                                                                                                                                        |             |                                       |      | LIMITS             |                       |    |  |
|------------------------------------|---------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------|------|--------------------|-----------------------|----|--|
| SYMBOL                             |                                                   |                | TEST CONDITIONS                                                                                                                                        | Ta          | $T_{amb} = +25^{\circ}C$ $T_{amb}$ to |      | T <sub>amb</sub> = | = -40°C<br>+85°C UNIT |    |  |
|                                    |                                                   |                |                                                                                                                                                        | Min Typ Max |                                       |      | Min                | Max                   |    |  |
| V <sub>IK</sub>                    | Input clamp volt                                  | age            | $V_{CC} = 4.5V; I_{IK} = -18mA$                                                                                                                        |             | -0.9                                  | -1.2 |                    | -1.2                  | V  |  |
|                                    |                                                   |                | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                                                                                         | 2.5         | 3.5                                   |      | 2.5                |                       | V  |  |
| V <sub>OH</sub>                    | High-level outpu                                  | ut voltage     | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                                                                                         | 3.0         | 4.0                                   |      | 3.0                |                       | V  |  |
|                                    |                                                   |                | $V_{CC} = 4.5V$ ; $I_{OH} = -32mA$ ; $V_I = V_{IL}$ or $V_{IH}$                                                                                        | 2.0         | 2.6                                   |      | 2.0                |                       | V  |  |
| V <sub>OL</sub>                    | Low-level outpu                                   | t voltage      | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$                                                                                         |             | 0.42                                  | 0.55 |                    | 0.55                  | V  |  |
| I <sub>I</sub>                     | Input leakage                                     | Control pins   | $V_{CC} = 5.5V; V_I = GND \text{ or } 5.5V$                                                                                                            |             | ±0.01                                 | ±1.0 |                    | ±1.0                  | μΑ |  |
|                                    | current                                           | Data pins      | $V_{CC} = 5.5V; V_I = GND \text{ or } 5.5V$                                                                                                            |             | ±5                                    | ±100 |                    | ±100                  | μΑ |  |
| I <sub>OFF</sub>                   | Power-off leakage current                         |                | $V_{CC}$ 0.0V; $V_O$ or $V_I \le 4.5V$                                                                                                                 |             | ±5.0                                  | ±100 |                    | ±100                  | μΑ |  |
| I <sub>PU</sub> I <sub>PD</sub>    | Power-up/down 3-State output current <sup>3</sup> |                | $V_{\underline{CC}}$ 2.0V; $V_{\underline{O}}$ = 0.5V; $V_{\underline{I}}$ = GND or $V_{\underline{CC}}$ ; $V_{\underline{OE}}$ = $V_{\underline{CC}}$ |             | ±5.0                                  | ±50  |                    | ±50                   | μΑ |  |
| I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output F                                  | ligh current   | $V_{CC} = 5.5V; V_O = 2.7V; V_I = V_{IL} \text{ or } V_{IH}$                                                                                           |             | 5.0                                   | 50   |                    | 50                    | μΑ |  |
| I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output L                                  | ow current     | $V_{CC} = 5.5V; V_{O} = 0.5V; V_{I} = V_{IL} \text{ or } V_{IH}$                                                                                       |             | -5.0                                  | -50  |                    | -50                   | μΑ |  |
| I <sub>CEX</sub>                   | Output High lea                                   | kage current   | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = GND \text{ or } V_{CC}$                                                                                          |             | 5.0                                   | 50   |                    | 50                    | μΑ |  |
| Io                                 | Output current <sup>1</sup>                       |                | $V_{CC} = 5.5V; V_{O} = 2.5V$                                                                                                                          | -50         | -80                                   | -180 | -50                | -180                  | mA |  |
| I <sub>CCH</sub>                   |                                                   |                | $V_{CC} = 5.5V$ ; Outputs High, $V_I = GND$ or $V_{CC}$                                                                                                |             | 0.5                                   | 250  |                    | 250                   | μΑ |  |
| I <sub>CCL</sub>                   | Quiescent supp                                    | ly current     | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = GND or $V_{CC}$                                                                                                  |             | 20                                    | 30   |                    | 30                    | mA |  |
| I <sub>CCZ</sub>                   | 1                                                 |                | $V_{CC}$ = 5.5V; Outputs 3-State;<br>$V_I$ = GND or $V_{CC}$                                                                                           |             | 0.5                                   | 250  |                    | 250                   | μΑ |  |
|                                    |                                                   |                | Outputs enabled, one data input at 3.4V, other inputs at $V_{CC}$ or GND; $V_{CC} = 5.5V$                                                              |             | 0.5                                   | 1.5  |                    | 1.5                   | mA |  |
| Δl <sub>CC</sub>                   | Additional supplingut pin <sup>2</sup>            | ly current per | Outputs 3-State, one data input at 3.4V, other inputs at $V_{CC}$ or GND; $V_{CC} = 5.5V$                                                              |             | 50                                    | 250  |                    | 250                   | μΑ |  |
|                                    |                                                   |                | Outputs 3-State, one enable input at 3.4V, other inputs at $V_{CC}$ or GND; $V_{CC}$ = 5.5V                                                            |             | 0.5                                   | 1.5  |                    | 1.5                   | mA |  |

- Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
   This is the increase in supply current for each input at 3.4V.
   This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V with a transition time of up to 10msec. For V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10%, a transition time of up to 100µsec is permitted.

### **AC CHARACTERISTICS**

GND = 0V;  $t_R = t_F = 2.5 \text{ns}$ ;  $C_L = 50 \text{pF}$ ,  $R_L = 500 \Omega$ 

|                                      |                                                      |           |                                                     |            | LIMITS       |                              |                                                                 |    |
|--------------------------------------|------------------------------------------------------|-----------|-----------------------------------------------------|------------|--------------|------------------------------|-----------------------------------------------------------------|----|
| SYMBOL                               | PARAMETER                                            | WAVEFORMS | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V |            |              | $T_{amb} = -4$ $V_{CC} = +5$ | T <sub>amb</sub> = -40 to +85°C<br>V <sub>CC</sub> = +5.0V ±10% |    |
|                                      |                                                      |           | Min                                                 | Тур        | Max          | Min                          | Max                                                             |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An            | 2         | 1.1<br>1.2                                          | 3.3<br>3.0 | 5.0<br>4.3   | 1.1<br>1.2                   | 5.5<br>4.8                                                      | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to PARITY                    | 1, 2      | 2.5<br>2.8                                          | 6.5<br>7.0 | 8.7<br>9.1   | 2.5<br>2.8                   | 10.1<br>10.6                                                    | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>ODD/EVEN to PARITY, ERROR       | 1, 2      | 1.7<br>1.9                                          | 5.0<br>5.0 | 6.6<br>6.6   | 1.7<br>1.9                   | 7.3<br>7.3                                                      | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Bn to ERROR                     | 1, 2      | 3.9<br>4.0                                          | 9.2<br>9.6 | 11.7<br>12.1 | 3.9<br>4.0                   | 13.8<br>14.5                                                    | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>PARITY to ERROR                 | 1, 2      | 2.7<br>3.2                                          | 6.0<br>6.4 | 7.6<br>8.0   | 2.7<br>3.2                   | 9.4<br>9.4                                                      | ns |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time <sup>1</sup> to High or Low level | 3, 4      | 1.3<br>1.9                                          | 3.8<br>4.4 | 5.6<br>7.0   | 1.3<br>1.9                   | 6.6<br>8.2                                                      | ns |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High or Low level           | 3, 4      | 2.4<br>2.7                                          | 5.1<br>5.4 | 7.0<br>7.6   | 2.4<br>2.7                   | 7.6<br>8.1                                                      | ns |

### NOTES:

# **AC WAVEFORMS**

NOTE: For all waveforms,  $V_M = 1.5V$ .



Waveform 1. Propagation Delay For Inverting Output



Waveform 3. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 2. Propagation Delay For Non-Inverting Output



Waveform 4. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

1995 Dec 11 7

These delay times reflect the 3-State recovery time only and do not include the delay through the buffers and the parity check circuitry which
affect the ERROR output. To assure *valid* information at the ERROR pin, time must be allowed for the signal to propagate through the
drivers (B to A), through the parity check circuitry (same as A to PARITY), and to the ERROR output. *Valid* data at the ERROR pin ≥ (B to A)
+ (A to PARITY).

# Octal transceiver with parity generator/checker (3-State)

74ABT657

## **TEST CIRCUIT AND WAVEFORM**



| TEST             | SWITCH |
|------------------|--------|
| t <sub>PLZ</sub> | closed |
| t <sub>PZL</sub> | closed |
| All other        | open   |

# **DEFINITIONS**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

 $C_L = Load$  capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

 $R_T = Termination resistance should be equal to <math>Z_{OUT}$  of pulse generators.

| FAMILY | INPUT PULSE REQUIREMENTS |           |                |                |                |  |  |  |
|--------|--------------------------|-----------|----------------|----------------|----------------|--|--|--|
| FAMILI | Amplitude                | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |
| 74ABT  | 3.0V                     | 1MHz      | 500ns          | 2.5ns          | 2.5ns          |  |  |  |

Input Pulse Definition

SA00012

| Octal transceiver with parity generator/checker (3-State)                                                                                                                                                                                                                          | 74ABT657                                     |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|
| DIP24: plastic dual in-line package; 24 leads (300 mil) SO24: plastic small outline package; 24 leads; body width 7.5 mm SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm | SOT222-1<br>SOT137-1<br>SOT340-1<br>SOT355-1 |  |

1995 Dec 11 9

Octal transceiver with parity generator/checker (3-State)

74ABT657

**NOTES** 

1995 Dec 11 10

# Octal transceiver with parity generator/checker (3-State)

74ABT657

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act.

© Copyright Philips Electronics North America Corporation 1995

All rights reserved. Printed in U.S.A.