## INTEGRATED CIRCUITS # DATA SHEET ## **74ABT543A** Octal latched transceiver with dual enable (3-State) Product specification Supersedes data of 1995 Apr 19 IC23 Data Handbook ## Octal latched transceiver with dual enable (3-State) **74ABT543A** #### **FEATURES** - Combines 74ABT245 and 74ABT373 type functions in one device - 8-bit octal transceiver with D-type latch - Back-to-back registers for storage - Separate controls for data flow in each direction - Output capability: +64mA/–32mA - Live insertion/extraction permitted - Power-up 3-State - Power-up reset - Latch-up protection exceeds 500mA per Jedec Std 17 - ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model ### **DESCRIPTION** The 74ABT543A high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT543A Octal Registered Transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable (LEAB, LEBA) and Output Enable (OEAB, OEBA) inputs are provided for each register to permit independent control of data transfer in either direction. The outputs are guaranteed to sink 64mA. ### **FUNCTIONAL DESCRIPTION** The 74ABT543A contains two sets of eight D-type latches, with separate control pins for each set. Using data flow from A to B as an example, when the A-to-B Enable ( $\overline{\text{EAB}}$ ) input and the A-to-B Latch Enable ( $\overline{\text{LEAB}}$ ) input are Low the A-to-B path is transparent. A subsequent Low-to-High transition of the $\overline{\text{LEAB}}$ signal puts the A data into the latches where it is stored and the B outputs no longer change with the A inputs. With $\overline{\text{EAB}}$ and $\overline{\text{OEAB}}$ both Low, the 3-State B output buffers are active and display the data present at the outputs of the A latches. Control of data flow from B to A is similar, but using the $\overline{\text{EBA}}$ , $\overline{\text{LEBA}}$ , and $\overline{\text{OEBA}}$ inputs. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT | |--------------------------------------|-------------------------------------------|-------------------------------------------------|------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50pF; V_{CC} = 5V$ | 2.9<br>3.6 | ns | | C <sub>IN</sub> | Input capacitance | $V_I = 0V \text{ or } V_{CC}$ | 4 | pF | | C <sub>I/O</sub> | I/O capacitance | Outputs disabled; $V_O = 0V$ or $V_{CC}$ | 7 | pF | | I <sub>CCZ</sub> | Total supply current | Outputs disabled; V <sub>CC</sub> =5.5V | 110 | μΑ | ### ORDERING INFORMATION | ONDERNING IN ORMATION | | | | | |-----------------------------|-------------------|-----------------------|---------------|------------| | PACKAGES | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER | | 24-Pin Plastic DIP | -40°C to +85°C | 74ABT543A N | 74ABT543A N | SOT222-1 | | 24-Pin plastic SO | -40°C to +85°C | 74ABT543A D | 74ABT543A D | SOT137-1 | | 24-Pin Plastic SSOP Type II | -40°C to +85°C | 74ABT543A DB | 74ABT543A DB | SOT340-1 | | 24-Pin Plastic TSSOP Type I | -40°C to +85°C | 74ABT543A PW | 7ABT543APW DH | SOT355-1 | ### **PIN CONFIGURATION** ### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | FUNCTION | |-----------------------------------|-----------------|--------------------------------------------------| | 14, 1 | LEAB / LEBA | A to B / B to A Latch Enable input (active-Low) | | 11, 23 | EAB / EBA | A to B / B to A Enable input (active-Low) | | 13, 2 | OEAB / OEBA | A to B / B to A Output Enable input (active-Low) | | 3, 4, 5, 6,<br>7, 8, 9, 10 | A0 – A7 | Port A, 3-State outputs | | 22, 21, 20, 19,<br>18, 17, 16, 15 | B0 – B7 | Port B, 3-State outputs | | 12 | GND | Ground (0V) | | 24 | V <sub>CC</sub> | Positive supply voltage | ## Octal latched transceiver with dual enable (3-State) ## 74ABT543A ## **LOGIC SYMBOL** ## LOGIC SYMBOL (IEEE/IEC) ## **LOGIC DIAGRAM** ## Octal latched transceiver with dual enable (3-State) 74ABT543A #### **FUNCTION TABLE** | | INP | UTS | | OUTPUTS | STATUS | |--------|----------|------------|----------|----------|------------------| | OEXX | EXX | LEXX | An or Bn | Bn or An | | | Н | Х | Х | Х | Z | Disabled | | Х | Н | Х | Х | Z | Disabled | | L<br>L | <b>↑</b> | L | h<br>I | Z<br>Z | Disabled + Latch | | L<br>L | L<br>L | $\uparrow$ | h<br>I | H<br>L | Latch + Display | | L<br>L | L<br>L | L<br>L | H<br>L | H<br>L | Transparent | | L | L | Н | Х | NC | Hold | H = High voltage level h = High voltage level one set-up time prior to the Low-to-High transition of $\overline{LEXX}$ or $\overline{EXX}$ (XX = AB or BA) L = Low voltage level I = Low voltage level one set-up time prior to the Low-to-High transition of LEXX or EXX (XX = AB or BA) X = Don't care $\uparrow$ = Low-to-High transition of $\overline{LEXX}$ or $\overline{EXX}$ (XX = AB or BA) NC= No change Z = High impedance or "off" state ## **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>** | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -18 | mA | | VI | DC input voltage <sup>3</sup> | | −1.2 to +7.0 | V | | I <sub>OK</sub> | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V | | I <sub>OUT</sub> | DC output current | output in Low state | 128 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | ### NOTES: - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. - 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIM | ITS | UNIT | |------------------|--------------------------------------|-----|-----------------|------| | | | Min | Max | | | V <sub>CC</sub> | DC supply voltage | 4.5 | 5.5 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | | V | | $V_{IL}$ | Low-level input voltage | | 0.8 | V | | I <sub>OH</sub> | High-level output current | | -32 | mA | | I <sub>OL</sub> | Low-level output current | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | ## Octal latched transceiver with dual enable (3-State) ## 74ABT543A ### DC ELECTRICAL CHARACTERISTICS | | | | | | | LIMITS | | | | |------------------------------------|------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|--------|--------------------|---------------|------| | SYMBOL | PARAM | METER | TEST CONDITIONS | Ta | <sub>mb</sub> = +25 | °C | T <sub>amb</sub> = | -40°C<br>85°C | UNIT | | | | | | Min | Тур | Max | Min | Max | | | $V_{IK}$ | Input clamp vo | ltage | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA | | -0.9 | -1.2 | | -1.2 | V | | | | | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 2.5 | 3.2 | | 2.5 | | V | | $V_{OH}$ | High-level output voltage | | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 3.0 | 3.7 | | 3.0 | | V | | | | | $V_{CC} = 4.5V$ ; $I_{OH} = -32mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 2.0 | 2.3 | | 2.0 | | V | | V <sub>OL</sub> | Low-level output voltage | | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | | 0.3 | 0.55 | | 0.55 | ٧ | | V <sub>RST</sub> | Power-up output low voltage <sup>3</sup> | | $V_{CC} = 5.5V$ ; $I_O = 1mA$ ; $VI = GND$ or $V_{CC}$ | | 0.13 | .55 | | .55 | V | | IĮ | Input leakage | Control pins | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = GND or 5.5V | | ±0.01 | ±1.0 | | ±1.0 | μΑ | | | current | Data pins | $V_{CC} = 5.5V; V_I = GND \text{ or } 5.5V$ | | ±5 | ±100 | | ±100 | μΑ | | I <sub>OFF</sub> | Power-off leakage current | | $V_{CC} = 0.0V$ ; $V_O$ or $V_I \le 4.5V$ | | ±5.0 | ±100 | | ±100 | μА | | I <sub>PU/PD</sub> | Power-up/down | | $V_{\underline{CC}}$ = 2.1V; $V_{\underline{O}}$ = 0.5V; $V_{\underline{I}}$ = GND or $V_{\underline{CC}}$ ; $V_{\underline{OE}}$ = Don't care | | ±5.0 | ±50 | | ±50 | μА | | I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output | High current | $V_{CC} = 5.5V; V_O = 2.7V; V_I = V_{IL} \text{ or } V_{IH}$ | | 5.0 | 50 | | 50 | μА | | I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output | Low current | $V_{CC} = 5.5V; V_O = 0.5V; V_I = V_{IL} \text{ or } V_{IH}$ | | -5.0 | -50 | | -50 | μА | | I <sub>CEX</sub> | Output high lea | akage current | $V_{CC}$ = 5.5V; $V_{O}$ = 5.5V; $V_{I}$ = GND or $V_{CC}$ | | 5.0 | 50 | | 50 | μА | | Io | Output current | 1 | V <sub>CC</sub> = 5.5V; V <sub>O</sub> = 2.5V | -40 | -65 | -180 | -40 | -180 | mA | | I <sub>CCH</sub> | Output current | | $V_{CC}$ = 5.5V; Outputs High, $V_I$ = GND or $V_{CC}$ | | 110 | 250 | | 250 | μА | | I <sub>CCL</sub> | Quiescent sup | ply current | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = GND or $V_{CC}$ | | 20 | 30 | | 30 | mA | | I <sub>CCZ</sub> | Quiescent supply current | | $V_{CC}$ = 5.5V; Outputs 3-State;<br>$V_{I}$ = GND or $V_{CC}$ | | 110 | 250 | | 250 | μА | | Δl <sub>CC</sub> | Additional supplingut pin <sup>2</sup> | oly current per | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND; $V_{CC}$ = 5.5V | | 0.3 | 1.5 | | 1.5 | mA | - Not more than one output should be tested at a time, and the duration of the test should not exceed one second. This is the increase in supply current for each input at 3.4V. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V, with a transition time of up to 10msec. From V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10%, a transition time of up to 100µsec is permitted. ## Octal latched transceiver with dual enable (3-State) 74ABT543A ### **AC CHARACTERISTICS** GND = 0V, $t_R$ = $t_F$ = 2.5ns, $C_L$ = 50pF, $R_L$ = 500 $\Omega$ | | | | | | LIMITS | | | | |--------------------------------------|-----------------------------------------|----------|------------|-----------------------------------------------------|------------|---------------------------------------------------|------------|----| | SYMBOL | PARAMETER | WAVEFORM | 1 | T <sub>amb</sub> = +25°(<br>V <sub>CC</sub> = +5.0\ | C | T <sub>amb</sub> =<br>+85<br>V <sub>CC</sub> = +5 | UNIT | | | | | | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn, Bn to An | 2 | 1.0<br>1.9 | 2.9<br>3.6 | 4.5<br>5.2 | 1.0<br>1.9 | 5.2<br>5.7 | ns | | t <sub>PLH</sub> | Propagation delay | 1 | 1.0 | 3.4 | 5.1 | 1.0 | 6.2 | ns | | t <sub>PHL</sub> | LEBA to An, LEAB to Bn | 2 | 2.1 | 4.3 | 6.0 | 2.1 | 6.7 | | | t <sub>PZH</sub> | Output enable time | 4 | 1.0 | 3.2 | 5.1 | 1.0 | 6.2 | ns | | t <sub>PZL</sub> | OEBA to An, OEAB to Bn | 5 | 2.0 | 4.3 | 5.9 | 2.0 | 6.6 | | | t <sub>PHZ</sub> | Output disable time | 4 | 2.0 | 4.0 | 5.7 | 2.0 | 6.2 | ns | | t <sub>PLZ</sub> | OEBA to An, OEAB to Bn | 5 | 1.0 | 3.0 | 4.6 | 1.0 | 5.0 | | | t <sub>PZH</sub> | Output enable time | 4 | 1.0 | 3.4 | 5.1 | 1.0 | 6.2 | ns | | t <sub>PZL</sub> | EBA to An, EAB to Bn | 5 | 2.0 | 4.4 | 6.1 | 2.0 | 6.8 | | | t <sub>PHZ</sub> | Output disable time | 4 | 2.0 | 3.6 | 5.4 | 2.0 | 5.9 | ns | | t <sub>PLZ</sub> | EBA to An, EAB to Bn | 5 | 1.0 | 3.0 | 4.6 | 1.0 | 5.0 | | ## **AC SETUP REQUIREMENTS** GND = 0V, $t_R = t_F = 2.5$ ns, $C_L = 50$ pF, $R_L = 500\Omega$ | | | | | | LIMITS | | |------------------------------------------|--------------------------------------|----------|--------------------|--------------------|------------------------------------------------------------------|------| | SYMBOL | PARAMETER | WAVEFORM | T <sub>amb</sub> = | = +25°C<br>= +5.0V | T <sub>amb</sub> = -40 to +85°C<br>V <sub>CC</sub> = +5.0V ±0.5V | UNIT | | | | | Min | Тур | Min | 1 | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time<br>An to LEAB, Bn to LEBA | 3 | 2.5<br>3.0 | 1.0<br>1.4 | 2.5<br>3.0 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>An to LEAB, Bn to LEBA | 3 | 0.5<br>0.5 | -0.8<br>-0.6 | 0.5<br>0.5 | ns | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time<br>An to EAB, Bn to EBA | 3 | 3.5<br>3.0 | 1.3<br>1.4 | 3.5<br>3.0 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>An to EAB, Bn to EBA | 3 | 0.5<br>0.5 | -0.8<br>-0.6 | 0.5<br>0.5 | ns | | t <sub>w</sub> (L) | Latch enable pulse width, Low | 3 | 3.5 | 1.0 | 3.5 | ns | ## **AC WAVEFORMS** $V_M = 1.5V$ , $V_{IN} = GND$ to 3.0V Waveform 1. Propagation Delay For Inverting Output Waveform 2. Propagation Delay For Non-Inverting Output ## Octal latched transceiver with dual enable (3-State) ## 74ABT543A Waveform 3. Data Setup and Hold Times And Latch Enable Pulse Width Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level ## **TEST CIRCUIT AND WAVEFORM** Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level ## Octal latched transceiver with dual enable (3-State) 74ABT543A ## DIP24: plastic dual in-line package; 24 leads (300 mil) SOT222-1 ## DIMENSIONS (millimetre dimensions are derived from the original inch dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|----------------|--------------|----------------|------|--------------------------| | mm | 4.70 | 0.38 | 3.94 | 1.63<br>1.14 | 0.56<br>0.43 | 0.36<br>0.25 | 31.9<br>31.5 | 6.73<br>6.48 | 2.54 | 7.62 | 3.51<br>3.05 | 8.13<br>7.62 | 10.03<br>7.62 | 0.25 | 2.05 | | inches | 0.185 | 0.015 | 0.155 | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240 | 0.265<br>0.255 | 0.100 | 0.300 | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081 | #### Note 1. Plastic or metal protrusions of 0.01 inches maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | |----------|-----|----------|------------|------------|------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT222-1 | | MS-001AF | | | 95-03-11 | | ## Octal latched transceiver with dual enable (3-State) 74ABT543A ## SO24: plastic small outline package; 24 leads; body width 7.5 mm SOT137-1 ## DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bр | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 2.65 | 0.30<br>0.10 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 15.6<br>15.2 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.10 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60 | 0.30<br>0.29 | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | ## Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|--------|----------|----------|------------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT137-1 | 075E05 | MS-013AD | | | | <del>-95-01-24</del><br>97-05-22 | ## Octal latched transceiver with dual enable (3-State) 74ABT543A SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm SOT340-1 ## DIMENSIONS (mm are the original dimensions) | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | bр | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Œ | v | w | У | Z <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2.0 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.20 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|----------|--------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT340-1 | | MO-150AG | | | <del>93-09-08</del><br>95-02-04 | ## Octal latched transceiver with dual enable (3-State) 74ABT543A TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm SOT355-1 ## DIMENSIONS (mm are the original dimensions) | UNIT | A<br>max. | Α1 | A <sub>2</sub> | А3 | bр | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.10 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|----------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT355-1 | | MO-153AD | | | | <del>93-06-16</del><br>95-02-04 | ## Octal latched transceiver with dual enable (3-State) 74ABT543A #### Data sheet status | Data sheet status | Product status | Definition [1] | |---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. print code Date of release: 05-96 Document order number: 9397-750-04611 Let's make things better. Philips Semiconductors