### INTEGRATED CIRCUITS # DATA SHEET # 74ABT16652 16-bit transceiver/register, non-inverting (3-State) Product data Replaces 74ABT16652/74ABTH16652 dated 1998 Feb 27 ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 #### **FEATURES** - Independent registers for A and B buses - Multiple V<sub>CC</sub> and GND pins minimize switching noise - Power-up 3-State - Power-up reset - Live insertion/extraction permitted - Multiplexed real-time and stored data - Output capability: +64 mA/-32 mA - Latch-up protection exceeds 500 mA per JEDEC Std 17 - ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model #### **DESCRIPTION** The 74ABT16652 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT16652 transceiver/register consists of two sets of bus transceiver circuits with 3-State outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes HIGH. Output Enable (nOEAB, (nOEBA) and Select (nSAB, nSBA) pins are provided for bus management. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS $T_{amb} = 25 ^{\circ}C; GND = 0 V$ | TYPICAL | UNIT | |--------------------------------------|------------------------------|---------------------------------------------------|------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay nAx to nBx | $C_L = 50 \text{ pF}; V_{CC} = 5 \text{ V}$ | 2.3<br>1.8 | ns | | C <sub>IN</sub> | Input capacitance | $V_I = 0 \text{ V or } V_{CC}$ | 4 | pF | | C <sub>I/O</sub> | I/O capacitance | V <sub>O</sub> = 0 V or V <sub>CC</sub> ; 3-State | 7 | pF | | I <sub>CCZ</sub> | Quiescent supply current | Outputs disabled; V <sub>CC</sub> = 5.5 V | 500 | μΑ | | I <sub>CCL</sub> | Quiescent supply current | Outputs low; V <sub>CC</sub> = 5.5V | 8 | mA | ### **ORDERING INFORMATION** | PACKAGES | TEMPERATURE RANGE | ORDER CODE | DWG NUMBER | | |------------------------------|-------------------|---------------|------------|--| | 56-Pin Plastic SSOP Type III | –40 °C to +85 °C | 74ABT16652DL | SOT371-1 | | | 56-Pin Plastic TSSOP Type II | −40 °C to +85 °C | 74ABT16652DGG | SOT364-1 | | ### LOGIC SYMBOL ### 16-bit transceiver/register, non-inverting (3-State) ### 74ABT16652 ### **PIN CONFIGURATION** ### LOGIC SYMBOL (IEEE/IEC) ### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------| | 2, 55, 27, 30 | 1CPAB, 1CPBA, 2CPAB, 2CPBA | Clock input A-to-B / Clock input B-to-A | | 3, 54, 26, 31 | 1SAB, 1SBA, 2SAB, 2SBA | Select input A-to-B / Select input B-to-A | | 5, 6, 8, 9, 10, 12, 13, 14<br>15, 16, 17, 19, 20, 21, 23, 24 | 1A0 – 1A7,<br>2A0 – 2A7 | Data inputs/outputs (A side) | | 52, 51, 49, 48, 47, 45, 44, 43<br>42, 41, 40, 38, 37, 36, 34, 33 | 1B0 – 1B7,<br>2B0 – 2B7 | Data inputs/outputs (B side) | | 1, 56, 28, 29 | 10EAB, 1 <u>0EBA,</u><br>20EAB, 2 <u>0EBA</u> | Output enable inputs | | 4, 11, 18, 25, 32, 39, 46, 53 | GND | Ground (0 V) | | 7, 22, 35, 50 | V <sub>CC</sub> | Positive supply voltage | 2002 Apr 03 3 ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### **LOGIC DIAGRAM** ### **FUNCTION TABLE** | | | INPU | TS | | | DATA | A I/O | OPERATING MODE | |--------|--------|-------------|------------------------|---------|---------|---------------------|---------------------|-----------------------------------------------------| | nOEAB | nOEBA | nCPAB | nCPBA | nSAB | nSBA | nAx | nBx | | | L<br>L | H | H or L<br>↑ | H or L<br>↑ | X<br>X | X<br>X | Input | Input | Isolation<br>Store A and B data | | X<br>H | H<br>H | <b>↑</b> | H or L<br>↑ | X<br>** | X<br>X | Input | Unspecified output* | Store A, Hold B<br>Store A in both registers | | L<br>L | X<br>L | H or L<br>↑ | $\uparrow \\ \uparrow$ | X<br>X | X<br>** | Unspecified output* | Input | Hold A, Store B<br>Store B in both registers | | L<br>L | L<br>L | X<br>X | X<br>H or L | X<br>X | L<br>H | Output | Input | Real time B data to A bus<br>Stored B data to A bus | | H<br>H | H<br>H | X<br>H or L | X<br>X | L<br>H | X<br>X | Input | Output | Real time A data to B bus<br>Store A data to B bus | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A data to B bus<br>Stored B data to A bus | HIGH voltage level LOW voltage level Don't care Low-to-High clock transition The data output function may be enabled or disabled by various signals at the nOEBA and nOEAB inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the clock. If both Select controls (nSAB and nSBA) are LOW, then clocks can occur simultaneously. If either Select control is HIGH, the clocks must be staggered in order to load both registers. ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 The following examples demonstrate the four fundamental bus-management functions that can be performed with the 74ABT16652. The select pins determine whether data is stored or transferred through the device in real time. The output enable pins determine the direction of the data flow. 2002 Apr 03 5 ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### ABSOLUTE MAXIMUM RATINGS1, 2 | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | −0.5 to +7.0 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -18 | mA | | VI | DC input voltage <sup>3</sup> | | −1.2 to +7.0 | V | | I <sub>OK</sub> | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or HIGH state | −0.5 to +5.5 | V | | | DC output ourrest | output in LOW state | 128 | A | | lout | DC output current | output in HIGH state | -64 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | #### NOTES - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C. - 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### **RECOMMENDED OPERATING CONDITIONS** | SYMBOL | PARAMETER | LIM | ITS | UNIT | | |------------------|--------------------------------------|-----|-----------------|------|--| | STWIBOL | FARAINETER | MIN | MAX | UNII | | | V <sub>CC</sub> | DC supply voltage | 4.5 | 5.5 | V | | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | | V <sub>IH</sub> | HIGH-level input voltage | 2.0 | - | V | | | V <sub>IL</sub> | LOW-level Input voltage | _ | 0.8 | V | | | I <sub>OH</sub> | HIGH-level output current | _ | -32 | mA | | | I <sub>OL</sub> | LOW-level output current | _ | 64 | mA | | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | ns/V | | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | | # 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### DC ELECTRICAL CHARACTERISTICS | | | | | | LIMITS | | | UNIT | |------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------|-----------------|---------------------|--------|--------------------|-----------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | T <sub>ar</sub> | <sub>nb</sub> = +25 | °C | T <sub>amb</sub> = | –40 °C<br>35 °C | | | | | | MIN | TYP | MAX | MIN | MAX | | | V <sub>IK</sub> | Input clamp voltage | $V_{CC} = 4.5 \text{ V; } I_{IK} = -18 \text{ mA}$ | | -0.9 | -1.2 | | -1.2 | V | | | | $V_{CC}$ = 4.5 V; $I_{OH}$ = -3 mA; $V_I$ = $V_{IL}$ or $V_{IH}$ | 2.5 | 2.9 | | 2.5 | | V | | V <sub>OH</sub> | HIGH-level output voltage | $V_{CC} = 5.0 \text{ V}; I_{OH} = -3 \text{ mA}; V_I = V_{IL} \text{ or } V_{IH}$ | 3.0 | 4.0 | | 3.0 | | V | | | | $V_{CC} = 4.5 \text{ V}; I_{OH} = -32 \text{ mA}; V_I = V_{IL} \text{ or } V_{IH}$ | 2.0 | 2.4 | | 2.0 | | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{CC}$ = 4.5 V; $I_{OL}$ = 64 mA; $V_I$ = $V_{IL}$ or $V_{IH}$ | | 0.35 | 0.55 | | 0.55 | V | | V <sub>RST</sub> | Power-up output low voltage <sup>3</sup> | $V_{CC}$ = 5.5 V; $I_{OL}$ = 1 mA; $V_{I}$ = GND or $V_{CC}$ | | 0.13 | 0.55 | | 0.55 | V | | t <sub>l</sub> | Input leakage current | $V_{CC} = 5.5 \text{ V}; V_I = \text{GND or } V_{CC}$ Control pins | | ±0.01 | ±1.0 | | ±1.0 | μА | | I <sub>OFF</sub> | Power-off leakage current | V <sub>CC</sub> = 0 V; V <sub>O</sub> = 4.5 V; V <sub>I</sub> = 0 V or 5.5 V | | ±1.0 | ±100 | | ±100 | μΑ | | I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>4</sup> | $V_{CC} = 2.1 \text{ V}; V_{O} = 0.0 \text{ V}; V_{I} = \text{GND or } V_{CC}$ | | ±1.0 | ±50 | | ±50 | μΑ | | I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output HIGH current | $V_{CC} = 5.5 \text{ V}; V_{O} = 5.5 \text{ V}; V_{I} = V_{IL} \text{ or } V_{IH}$ | | 1.0 | 10 | | 10 | μΑ | | I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output LOW current | $V_{CC} = 5.5 \text{ V}; V_O = 0.0 \text{ V}; V_I = V_{IL} \text{ or } V_{IH}$ | | -1.0 | -10 | | -10 | μΑ | | I <sub>CEX</sub> | Output HIGH leakage current | $V_{CC}$ = 5.5 V; $V_{O}$ = 5.5 V; $V_{I}$ = GND or $V_{CC}$ | | 5.0 | 50 | | 50 | μΑ | | I <sub>O</sub> | Output current <sup>1</sup> | $V_{CC} = 5.5 \text{ V}; V_{O} = 2.5 \text{ V}$ | -50 | -80 | -180 | -50 | -180 | mA | | I <sub>CCH</sub> | | $V_{CC}$ = 5.5 V;<br>Outputs HIGH, V <sub>I</sub> = GND or V <sub>CC</sub> | | 0.5 | 2 | | 2 | mA | | I <sub>CCL</sub> | Quiescent supply current | $V_{CC} = 5.5 \text{ V};$<br>Outputs LOW, $V_I = \text{GND or } V_{CC}$ | | 8 | 19 | | 19 | mA | | I <sub>CCZ</sub> | | $V_{CC}$ = 5.5 V;<br>Outputs 3-State; $V_I$ = GND or $V_{CC}$ | | 0.5 | 2 | | 2 | mA | | Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5 V; one input at 3.4 V, other inputs at $V_{CC}$ or GND | | 5.0 | 50 | | 50 | μΑ | - 1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second. - This is the increase in supply current for each input at 3.4 V. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V. When the part enables with V<sub>CC</sub> between 2.1 V and 4.5 V, the outputs will correctly function with respect to all input logic states. ## 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 AC CHARACTERISTICS GND = 0 V, $t_R$ = $t_F$ = 2.5 ns, $C_L$ = 50 pF, $R_L$ = 500 $\Omega$ | | | | LIMITS | | | | | | | |--------------------------------------|---------------------------------------------------|----------|----------------|----------------------------------------------------|------------|-------------------------------------------------|------------|-----|--| | SYMBOL | PARAMETER | WAVEFORM | T <sub>a</sub> | <sub>amb</sub> = +25 °<br>' <sub>CC</sub> = +5.0 ' | C<br>V | T <sub>amb</sub> = -40<br>V <sub>CC</sub> = +5. | UNIT | | | | | | | MIN | TYP | MAX | MIN | MAX | | | | f <sub>MAX</sub> | Maximum clock frequency | 1 | 125 | | | 125 | | MHz | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nCPAB to nBx or nCPBA to nAx | 1 | 1.5<br>1.5 | 3.3<br>2.8 | 4.0<br>4.1 | 1.5<br>1.5 | 4.9<br>4.7 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nBx or nBx to nAx | 2 | 1.0<br>1.0 | 2.3<br>1.8 | 3.2<br>4.1 | 1.0<br>1.0 | 3.9<br>4.6 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nSAB to nBx or nSBA to nAx | 3 | 1.0<br>1.0 | 3.4<br>2.6 | 4.3<br>4.3 | 1.0<br>1.0 | 5.0<br>5.0 | ns | | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>nOEBA to nAx | 5<br>6 | 1.0<br>1.5 | 2.5<br>2.2 | 4.1<br>4.4 | 1.0<br>1.5 | 5.0<br>5.3 | ns | | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>nOEBA to nAx | 5<br>6 | 1.5<br>1.5 | 3.6<br>2.7 | 4.4<br>3.6 | 1.5<br>1.5 | 4.9<br>4.0 | ns | | | t <sub>PZH</sub> | Output enable time<br>nOEAB to nBx | 5<br>6 | 1.0<br>1.5 | 2.9<br>3.0 | 3.6<br>3.9 | 1.0<br>1.5 | 4.2<br>4.6 | ns | | | t <sub>PHZ</sub> | Output disable time<br>nOEAB to nBx | 5<br>6 | 2.0<br>1.5 | 3.1<br>2.3 | 5.5<br>4.5 | 2.0<br>1.5 | 5.9<br>5.2 | ns | | AC SET-UP REQUIREMENTS GND = 0 V, $t_R$ = $t_F$ = 2.5 ns, $C_L$ = 50 pF, $R_L$ = 500 $\Omega$ | | | | LIMITS | | | | | | |------------------------------------------|-------------------------------------------|----------|--------------------------------------|------------------|-------------------------------------------------------|------|--|--| | SYMBOL | PARAMETER | WAVEFORM | T <sub>amb</sub> = V <sub>CC</sub> = | +25 °C<br>+5.0 V | $T_{amb}$ = -40 °C to +85 °C $V_{CC}$ = +5.0 V ±0.5 V | UNIT | | | | | | | MIN | TYP | MIN | | | | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Set-up time<br>nAx to nCPBA, nBx to nCPAB | 4 | 3.0<br>3.0 | 1.2<br>0.8 | 3.0<br>3.0 | ns | | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>nAx to nCPBA, nBx to nCPAB | 4 | 1.0<br>1.0 | -0.7<br>-1.1 | 1.0<br>1.0 | ns | | | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Pulse width, HIGH or LOW nCPAB or nCPBA | 1 | 4.3<br>4.3 | 1.0<br>1.0 | 4.3<br>4.3 | ns | | | ### **AC WAVEFORMS** $V_M = 1.5 \text{ V}, V_{IN} = \text{GND to } 3.0 \text{ V}$ Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency Waveform 2. Propagation Delay, nAx to nBx or nBx to nAx ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### **AC WAVEFORMS** (Continued) $V_{M} = 1.5 \text{ V}, V_{IN} = \text{GND to } 3.0 \text{ V}$ Waveform 3. Propagation Delay, SBA to nAx or SAB to nBx **Output Disable Time from High Level** Waveform 4. Data Set-up and Hold Times Waveform 6. 3-State Output Enable Time to Low Level and **Output Disable Time from Low Level** ### **TEST CIRCUIT AND WAVEFORMS** ### **DEFINITIONS:** $R_L$ = Load resistor; see AC CHARACTERISTICS for value. Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. $R_T =$ Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators. | FAMILY INPUT PULSE REQUIREMENTS | | | | | | | |---------------------------------|-----------|-----------|----------------|----------------|----------------|--| | PAIVILT | Amplitude | Rep. Rate | t <sub>w</sub> | t <sub>R</sub> | t <sub>F</sub> | | | 74ABT16 | 3.0V | 1MHz | 500ns | 2.5ns | 2.5ns | | SH00022 ## 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm SOT371-1 ### **DIMENSIONS (mm are the original dimensions)** | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------| | mm | 2.8 | 0.4<br>0.2 | 2.35<br>2.20 | 0.25 | 0.3<br>0.2 | 0.22<br>0.13 | 18.55<br>18.30 | 7.6<br>7.4 | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFEF | EUROPEAN | ISSUE DATE | | |----------|-----|--------|----------|------------|-----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT371-1 | | MO-118 | | | <del>-95-02-04-</del><br>99-12-27 | 2002 Apr 03 10 ## 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 ### TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm SOT364-1 #### DIMENSIONS (mm are the original dimensions). | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | z | θ | |------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|-----|------------|-----|------------|--------------|------|------|-----|------------|----------| | mm | 1.2 | 0.15<br>0.05 | 1.05<br>0.85 | 0.25 | 0.28<br>0.17 | 0.2<br>0.1 | 14.1<br>13.9 | 6.2<br>6.0 | 0.5 | 8.3<br>7.9 | 1.0 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.5<br>0.1 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1330E DATE | | | SOT364-1 | | MO-153 | | | | <del>-95-02-10-</del><br>99-12-27 | | ### 16-bit transceiver/register, non-inverting (3-State) 74ABT16652 #### Data sheet status | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions | |----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 04-02 Document order number: 9397 750 09694 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.