# Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver with LSTTL-Compatible Inputs High-Performance Silicon-Gate CMOS

The MC54/74HCT241A is identical in pinout to the LS241. This device may be used as a level converter for interfacing TTL or NMOS outputs to High–Speed CMOS inputs. The HCT241A is an octal noninverting buffer/line driver/line receiver designed to be used with 3–state memory address drivers, clock drivers, and other bus–oriented systems. The device has non–inverted outputs and two output enables. Enable A is active–low and Enable B is active–high.

The HCT241A is similar in function to the HCT244. See also HCT240.

- Output Drive Capability: 15 LSTTL Loads
- TTL/NMOS-Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 118 FETs or 29.5 Equivalent Gates



# MC54/74HCT241A J SUFFIX CERAMIC PACKAGE CASE 732–03 N SUFFIX



PLASTIC PACKAGE CASE 738–03 DW SUFFIX

SOIC PACKAGE

## CASE 751D-04

### ORDERING INFORMATION

MC54HCTXXXAJ MC74HCTXXXAN MC74HCTXXXADW Ceramic Plastic SOIC

| PIN ASSIGNMENT |    |    |                   |  |  |
|----------------|----|----|-------------------|--|--|
| ENABLE A       | 1● | 20 | □ v <sub>cc</sub> |  |  |
| A1 [           | 2  | 19 | ENABLE B          |  |  |
| YB4 [          | 3  | 18 | ] YA1             |  |  |
| A2 [           | 4  | 17 | ] B4              |  |  |
| үвз [          | 5  | 16 | ] YA2             |  |  |
| A3 [           | 6  | 15 | ] B3              |  |  |
| YB2 [          | 7  | 14 | ] YA3             |  |  |
| A4 [           | 8  | 13 | ] B2              |  |  |
| YB1 [          | 9  | 12 | ] YA4             |  |  |
| GND [          | 10 | 11 | ] B1              |  |  |
|                |    |    |                   |  |  |

| Inpu     | ts | Output |
|----------|----|--------|
| Enable A | Α  | YA     |
| L        | L  | L      |
| L        | н  | н      |
| Н        | Х  | Z      |
| Inpu     | ts | Output |
| Enable B | В  | YB     |
| Н        | L  | L      |
| н        | н  | н      |
| L        | Х  | Z      |



### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                         | Value                          | Unit |
|------------------|---------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                             | – 0.5 to + 7.0                 | V    |
| Vin              | DC Input Voltage (Referenced to GND)                                                              | – 1.5 to V <sub>CC</sub> + 1.5 | V    |
| Vout             | DC Output Voltage (Referenced to GND)                                                             | -0.5 to V <sub>CC</sub> + 0.5  | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                         | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                        | ± 35                           | mA   |
| ICC              | DC Supply Current, $V_{CC}$ and GND Pins                                                          | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†                          | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                               | – 65 to + 150                  | °C   |
| т                | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

\* Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

Ceramic DIP: - 10 mW/°C from 100° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min  | Max   | Unit |
|------------------------------------|------------------------------------------------------|------|-------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                | 4.5  | 5.5   | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0    | VCC   | V    |
| Т <sub>А</sub>                     | Operating Temperature, All Package Types             | - 55 | + 125 | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | 0    | 500   | ns   |

DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                     |            | Guaranteed Limit |            |            |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------------|------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                     | VCC<br>V   | – 55 to<br>25°C  | ≤ 85°C     | ≤ 125°C    | Unit |
| VIH             | Minimum High–Level Input<br>Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                            | 4.5<br>5.5 | 2<br>2           | 2<br>2     | 2<br>2     | V    |
| VIL             | Maximum Low–Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                            | 4.5<br>5.5 | 0.8<br>0.8       | 0.8<br>0.8 | 0 8<br>0.8 | V    |
| VOH             | Minimum High–Level Output<br>Voltage              | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br> I <sub>out</sub>   ≤ 20 μA                                                 | 4.5<br>5.5 | 4.4<br>5.4       | 4.4<br>5.4 | 4.4<br>5.4 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 6 \text{ mA}$                                                                | 4.5        | 3.98             | 3.84       | 3.7        |      |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                  | 4.5<br>5.5 | 0.1<br>0.1       | 0.1<br>0.1 | 0.1<br>0.1 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 6 \text{ mA}$                                                                | 4.5        | 0.26             | 0.33       | 0.4        |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                            | 5.5        | ± 0.1            | ± 1.0      | ± 1.0      | μΑ   |
| IOZ             | Maximum Three–State<br>Leakage Current            | Output in High–Impedance State<br>V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>V <sub>out</sub> = V <sub>CC</sub> or GND | 5.5        | ± 0.5            | ± 5.0      | ± 10       | μΑ   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                 | 5.5        | 4                | 40         | 160        | μA   |

### MC54/74HCT241A

| ΔICC | Additional Quiescent Supply<br>Current | $V_{in} = 2.4$ V, Any One Input<br>$V_{in} = V_{CC}$ or GND, Other Inputs |     | ≥ <b>-55°C</b> | 25°C to 125°C |    |
|------|----------------------------------------|---------------------------------------------------------------------------|-----|----------------|---------------|----|
|      | ouncil                                 | $I_{out} = 0 \mu A$                                                       | 5.5 | 2.9            | 2.4           | mA |

NOTES:

Information on typical parametric values along with frequency or heavy load considerations can be found in Chapter 2 of the Motorola High– Speed CMOS Data Book (DL129/D).
 Total Supply Current = I<sub>CC</sub> + ΣΔI<sub>CC</sub>.

### AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input t<sub>f</sub> = t<sub>f</sub> = 6 ns)

|                                                   |                                                                         | Guaranteed Limit |        |         |      |
|---------------------------------------------------|-------------------------------------------------------------------------|------------------|--------|---------|------|
| Symbol                                            | Parameter                                                               | – 55 to<br>25°C  | ≤ 85°C | ≤ 125°C | Unit |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Maximum Propagation Delay, A to YA or B to YB<br>(Figures 1 and 3)      | 23               | 29     | 35      | ns   |
| <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 30               | 38     | 45      | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>            | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 26               | 33     | 39      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub>            | Maximum Output Transition Time, Any Output<br>(Figures 1 and 3)         | 12               | 15     | 18      | ns   |
| C <sub>in</sub>                                   | Maximum Input Capacitance                                               | 10               | 10     | 10      | pF   |
| Cout                                              | Maximum Three–State Output Capacitance (Output in High–Impedance State) | 15               | 15     | 15      | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High– Speed CMOS Data Book (DL129/D).

|                 |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|-----------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Enabled Output)* | 55                                      | pF |

\* Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

### SWITCHING WAVEFORMS









Figure 1.



\* Includes all probe and jig capacitance





Figure 4. Test Circuit



### LOGIC DETAIL

### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

 T: http://Design=NET.com
 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



