# **Quad 2-Input Exclusive NOR Gate** ## **High-Performance Silicon-Gate CMOS** The MC74HC7266 is identical in pinout to the LS266 and the HC266. The HC7266 has standard CMOS outputs instead of open–drain outputs. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. - Output Drive Capability: 10 LSTTL Loads - · Outputs Directly Interface to CMOS, NMOS, and TTL - · Operating Voltage Range: 2 to 6 V - Low Input Current: 1 μA - · High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 56 FETs or 14 Equivalent Gates #### **LOGIC DIAGRAM** ### MC74HC7266 #### N SUFFIX PLASTIC PACKAGE CASE 646-06 #### D SUFFIX SOIC PACKAGE CASE 751A-03 #### **ORDERING INFORMATION** MC74HCXXXXN Plastic MC74HCXXXXD SOIC #### **PIN ASSIGNMENT** | A1 🛭 | 1 ● | 14 | v <sub>cc</sub> | |-------|-----|----|-----------------| | B1 [ | 2 | 13 | ] B4 | | Y1 [ | 3 | 12 | ] A4 | | Y2 [ | 4 | 11 | ] Y4 | | A2 [ | 5 | 10 | ] Y3 | | B2 [ | 6 | 9 | ] B3 | | GND [ | 7 | 8 | _ A3 | | | | | | #### **FUNCTION TABLE** | Inpu | Output | | |------|--------|---| | Α | В | Υ | | L | L | Н | | L | Н | L | | H | L | L | | Н | Н | Н | #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|----------------------------------------------------------------------------------|--------------------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | PD | Power Dissipation in Still Air Plastic DIP† SOIC Package† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | | Max | Unit | |------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | | | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | | Vcc | V | | TA | Operating Temperature, All Package Types | | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>(Figure 1) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Guaranteed Limit | | | | |-----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | v <sub>CC</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | ٧ | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | Voн | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA}$<br>$ I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA}$<br>$ I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | $V_{in} = V_{CC}$ or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | lcc | Maximum Quiescent Supply Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA | 6.0 | 2 | 20 | 40 | μΑ | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). MOTOROLA 2 <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: - 7 mW/°C from 65° to 125°C #### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50$ pF, Input $t_f = t_f = 6$ ns) | | | | Guaranteed Limit | | | | |----------------------------------------|-----------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A or B to Output Y (Figures 1 and 2) | 2.0<br>4.5<br>6.0 | 120<br>24<br>20 | 150<br>30<br>26 | 180<br>36<br>31 | ns | | tTLH,<br>tTHL | Maximum Output Transition Time, Any Output (Figures 1 and 2) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | #### NOTES: - 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). - 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|-------------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Gate)* | 33 | pF | <sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). Figure 1. Switching Waveforms \* Includes all probe and jig capacitance Figure 2. Test Circuit # LOGIC DETAIL (1/4 of Device) MOTOROLA #### **APPLICATION INFORMATION** Bi $\phi$ –L is defined as biphase–level code. Also known as Manchester Code, this technique utilizes binary phase shift keying (PSK). The Bi $\phi$ –L output shown in Figure 3 carries both data and synchronization information; therefore, separate data and clock lines are not required to transfer information. A positive–going transition in the middle of the bit interval indicates a logic zero; a negative–going transition in- dicates a logic one (see Figure 4). NRZ-L shown in Figure 3 is non-return-to-zero level code. This is simply serial data out of a shift register, such as the HC597. The Bi $\phi\text{-L}$ signal must be phase coherent (i.e., no glitches). Therefore, NRZ-L and clock transitions must be coincident. Figure 3. Biphase-Level Encoder (Manchester Encoder) Figure 4. Timing Diagram MOTOROLA #### **OUTLINE DIMENSIONS** #### **N SUFFIX** PLASTIC DIP PACKAGE CASE 646-06 **ISSUE L** #### NOTES: - LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL - DIMENSION B DOES NOT INCLUDE MOLD FLASH - ROUNDED CORNERS OPTIONAL | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|-----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.715 | 0.770 | 18.16 | 19.56 | | В | 0.240 | 0.260 | 6.10 | 6.60 | | С | 0.145 | 0.185 | 3.69 | 4.69 | | D | 0.015 | 0.021 | 0.38 | 0.53 | | F | 0.040 | 0.070 | 1.02 | 1.78 | | G | 0.100 BSC | | 2.54 BSC | | | Н | 0.052 | 0.095 | 1.32 2.41 | | | J | 0.008 | 0.015 | 0.20 | 0.38 | | K | 0.115 | 0.135 | 2.92 | 3.43 | | L | 0.300 | BSC | 7.62 BSC | | | М | 0° | 10° | 0° | 10° | | N | 0.015 | 0.039 | 0.39 | 1.01 | #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER DIMENSIONS A AND B DO NOT INCLUDE - MOLD PROTRUSION MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. MILLIMETERS INCHES 4.00 0.150 0.157 3.80 0.054 0.068 D 0.35 0.49 0.014 0.019 0.016 0.049 0.40 1.25 G 0.050 BSC 0.25 0.19 0.008 0.009 0.10 0.25 0.004 0.009 M 0° 5.80 0.25 0.50 0.010 0.019 Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 MC74HC7266/D