# 14-Stage Binary Ripple Counter with Oscillator # **High-Performance Silicon-Gate CMOS** The MC54/74HC4060 is identical in pinout to the standard CMOS MC14060B. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of 14 master–slave flip–flops and an oscillator with a frequency that is controlled either by a crystal or by an RC circuit connected externally. The output of each flip–flop feeds the next, and the frequency at each output is half that of the preceding one. The state of the counter advances on the negative–going edge of Osc In. The active–high Reset is asynchronous and disables the oscillator to allow very low power consumption during standby operation. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and may need to be gated with Osc Out 2 of the HC4060. - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2 to 6 V - Low Input Current: 1 μA - · High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 390 FETs or 97.5 Equivalent Gates #### **LOGIC DIAGRAM** ## MC54/74HC4060 | FUNCTION TABLE | | | | | | | |--------------------------|---|-----------------------|--|--|--|--| | Clock Reset Output State | | | | | | | | \ | L | No Change | | | | | | ~ | L | Advance to Next State | | | | | | Χ | Н | All Outputs are Low | | | | | #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|----------------------------------------------------------------------------------------------------|--------------------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | PD | Power Dissipation in Still Air, Plastic or Ceramic DIP† TSSOP Package† | 750<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or TSSOP Package)<br>(Ceramic DIP) | 260<br>300 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Ceramic DIP: - 10 mW/°C from 100° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |------------------------------------|------------------------------------------------------|----------------------------------------|-------------|--------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | | | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | | Vcc | V | | TA | Operating Temperature, All Package Types | | | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time V( (Figure 1) V( V( | CC = 2.0 V<br>CC = 4.5 V<br>CC = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | <sup>\*\*</sup>The oscillator is guaranteed to function at 2.5 V minimum. However, parametrics are tested at 2.0 V by driving Pin 11 with an external clock source. #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | Guaranteed Limit | | | |--------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | VIH | Minimum High–Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4 2 | V | | VIL | Maximum Low–Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | VOH | Minimum High–Level Output<br>Voltage (Q4–Q10, Q12–Q14) | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA} $ $ I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage (Q4–Q10, Q12–Q14) | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL} I_{out} \le 4.0 \text{ mA} $ $ I_{out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) (Continued) | | | | | Guaranteed Limit | | | | |-----------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | VOH | Minimum High-Level Output<br>Voltage (Osc Out 1, Osc Out 2) | $V_{in} = V_{CC} \text{ or GND}$<br>$II_{Out}I \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{in} = V_{CC} \text{ or GNDII}_{out}I \le 1.0 \text{ mA}$<br>$II_{out}I \le 1.3 \text{ mA}$ | | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage (Osc Out 1, Osc Out 2) | $V_{in} = V_{CC}$ or GND $II_{Out}I \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | ٧ | | | | $V_{in} = V_{CC} \text{ or GNDII}_{out}I \le 1.0 \text{ mA}$<br>$II_{out}I \le 1.3 \text{ mA}$ | | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | $V_{in} = V_{CC}$ or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | ICC | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 µA | 6.0 | 8 | 80 | 160 | μА | NOTE: Information on typical parametric values can be found in Chapter 4. #### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ ) | | | | Gu | Guaranteed Limit | | | |----------------------------------------|--------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 5.0<br>25<br>29 | 4.0<br>20<br>24 | 3.4<br>17<br>20 | MHz | | tPLH,<br>tPHL | Maximum Propagation Delay, Osc In to Q4* (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 530<br>106<br>91 | 665<br>133<br>114 | 795<br>159<br>135 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Osc In to Q14* (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 1600<br>320<br>272 | 2000<br>400<br>344 | 2400<br>480<br>408 | ns | | <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Any Q (Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 240<br>48<br>41 | 300<br>60<br>51 | 360<br>72<br>61 | ns | | tPLH,<br>tPHL | Maximum Propagation Delay, QN to QN + 1 (Figures 3 and 4) | 2.0<br>4.5<br>6.0 | 125<br>25<br>21 | 155<br>31<br>26 | 190<br>38<br>32 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | #### NOTES: | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 35 | pF | <sup>\*</sup> Used to determine the no-load dynamic power consumption: PD = CPD VCC2f + ICC VCC. For load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). 3 <sup>1.</sup> For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). <sup>2.</sup> Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). <sup>\*</sup> For $T_A = 25$ °C and $C_L = 50$ pF, typical propagation delay from Osc In to other Q outputs may be calculated with the following equations: $V_{CC} = 2.0 \text{ V: tp} = [205 + 107.5(N - 1)] \text{ ns}$ $V_{CC} = 4.5 \text{ V: tp} = [41 + 21.5(N - 1)] \text{ ns}$ $V_{CC} = 6.0 \text{ V: tp} = [35 + 18.3(N - 1)] \text{ ns}$ **TIMING REQUIREMENTS** (Input $t_r = t_f = 6$ ns) | | | | Gu | Guaranteed Limit | | | |---------------------------------|-------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Osc In* (Figure 2) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>W</sub> | Minimum Pulse Width, Osc In (Figure 1) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>W</sub> | Minimum Pulse Width, Reset (Figure 2) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). #### **PIN DESCRIPTIONS** #### **INPUTS** #### Osc In (Pin 11) Negative—edge triggering clock input. A high—to—low transition on this input advances the state of the counter. Osc In may be driven by an external clock source. #### Reset (Pin 12) Active—high reset. A high level applied to this input asynchronously resets the counter to its zero state (forcing all Q outputs low) and disables the oscillator. #### **OUTPUTS** ### Q4-Q10, Q12-Q14 (Pins 7, 5, 4, 6, 14, 13, 15, 1, 2, 3) Active—high outputs. Each QN output divides the oscillator frequency by $2^N$ . The user should note that Q1, Q2, Q3, and Q11 are not available as outputs. #### Osc Out 1, Osc Out 2 (Pins 10, 9) Oscillator outputs. These pins are used in conjunction with Osc In and the external components to form an oscillator. (See Figures 4 and 5). When Osc In is being driven with an external clock source, Osc Out 1 and Osc Out 2 must be left open circuited. With the crystal oscillator configuration in Figure 6, Osc Out 2 must be left open circuited. #### **SWITCHING WAVEFORMS** QN 50% VCC — GND QN +1 50% Figure 3. \* Includes all probe and jig capacitance Figure 4. Test Circuit <sup>\*</sup> Osc In driven with external clock. #### **EXPANDED LOGIC DIAGRAM** Figure 5. Oscillator Circuit Using RC Configuration 5 Figure 6. Pierce Crystal Oscillator Circuit Table 1. Crystal Oscillator Amplifier Specifications $T_A = 25$ °C (Input = Pin 11, Output = Pin 10) | Туре | | Positive Reactance (Pierce) | | |-----------------------------|---------------------------------------|-----------------------------|--| | Input Resistance, Rin | | 60 MΩ minimum | | | Output Impedance, Zout (4.5 | Output Impedance, Zout (4.5 V supply) | | | | Input Capacitance, Cin | | 5 pF typical | | | Output Capacitance, Cout | | 7 pF typical | | | Series Capacitance, Ca | | 5 pF typical | | | | 3 Vdc supply | 5.0 expected minimum | | | Open loop voltage | 4 Vdc supply | 4.0 expected minimum | | | gain with output at | 5 Vdc supply | 3.3 expected minimum | | | full swing, $\alpha$ | 6 Vdc supply | 3.1 expected minimum | | ## PIERCE CRYSTAL OSCILLATOR DESIGN Values are supplied by crystal manufacturer (parallel resonant crystal) Figure 7. Equivalent Crystal Networks NOTE: $C = C1 + C_{in}$ and $R = R1 + R_{out}$ . $C_0$ is considered as part of the load. $C_a$ and $R_f$ typically have minimal effect below 2 MHz. Values are listed in Table 1. Figure 8. Series Equivalent Crystal Load Figure 9. Parasitic Capacitances of the Amplifier #### **DESIGN PROCEDURES** The following procedure applies for oscillators operating below 2 MHz where Z is a resistor R1. Above 2 MHz, additional impedance elements should be considered: $C_{out}$ and $C_{a}$ of the amp, feedback resistor $R_{f}$ , and amplifier phase shift error from 180°. Step 1: Calculate the equivalent series circuit of the crystal at the frequency of oscillation. $$Z_{e} = \frac{-jX_{C_{0}}(R_{s} + jX_{L_{s}} - jX_{C_{s}})}{-jX_{C_{0}} + R_{s} + jX_{L_{s}} - jX_{C_{s}}} = R_{e} + jX_{e}$$ Reactance $jX_e$ should be positive, indicating that the crystal is operating as an inductive reactance at the oscillation frequency. The maximum $R_s$ for the crystal should be used in the equation. Step 2: Determine $\beta$ , the attenuation, of the feedback network. For a closed–loop gain of 2, $A_V\beta = 2, \beta = 2/A_V$ where $A_V$ is the gain of the HC4060 amplifier. Step 3: Determine the manufacturer's loading capacitance. For example: A manufacturer may specify an external load capacitance of 32 pF at the required frequency. Step 4: Determine the required Q of the system, and calculate $R_{load}$ . For example, a manufacturer specifies a crystal Q of 100,000. In–circuit Q is arbitrarily set at 20% below crystal Q or 80,000. Then $R_{load} = (2\pi f_0 L_s/Q) - R_s$ where $L_s$ and $R_s$ are crystal parameters. Step 5: Simultaneously solve, using a computer, $$\beta = \frac{X_C \bullet X_{C2}}{R \bullet R_e + X_{C2} (X_e - X_C)} \text{ (with feedback phase shift = 180°)}$$ (1) $$X_e = X_{C2} + X_C + \frac{R_e X_{C2}}{R} = X_{Cload}$$ (where the loading capacitor is an external load, not including Co) (2) $$R_{load} = \frac{RX_{C_0}X_{C2}[(X_C + X_{C2}) (X_C + X_{C_0}) - X_C(X_C + X_{C_0} + X_{C2})]}{X^2C_2(X_C + X_{C_0})^2 + R^2(X_C + X_{C_0} + X_{C2})^2}$$ (3) Here R = $R_{out}$ + R1. $R_{out}$ is amp output resistance, R1 is Z. The C corresponding to $X_C$ is given by C = C1 + $C_{in}$ . Alternately, pick a value for R1 (i.e., let R1 = $R_s$ ). Solve Equations 1 and 2 for C1 and C2. Use Equation 3 and the fact that Q = $2\pi f_0 L_s/(R_s + R_{load})$ to find in–circuit Q. If Q is not satisfactory pick another value for R1 and repeat the procedure. #### **CHOOSING R1** Power is dissipated in the effective series resistance of the crystal. The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damage or excessive shift in frequency R1 limits the drive level To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at Osc Out 2 (Pin 9). The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value it the overdriven condition exists. The user should note that the oscillator start—up time is proportional to the value of R1. #### **SELECTING Rf** The feedback resistor, $R_f$ , typically ranges up to 20 $M\Omega$ . $R_f$ determines the gain and bandwidth of the amplifier. Proper bandwidth insures oscillation at the correct frequency plus roll–off to minimize gain at undesirable frequencies, such as the first overtone. Rf must be large enough so as to not affect the phase of the feedback network in an appreciable manner. # ACKNOWLEDGEMENTS AND RECOMMENDED REFERENCES The following publications were used in preparing this data sheet and are hereby acknowledged and recommended for reading: Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp. - D. Babin, "Designing Crystal Oscillators", Machine Design, March 7, 1985. - D. Babin, "Guidelines for Crystal Oscillator Design", Machine Design, April 25, 1985. #### ALSO RECOMMENDED FOR READING: - E. Hafner, "The Piezoelectric Crystal Unit Definitions and Method of Measurement", Proc. IEEE, Vol. 57, No. 2, Feb. 1969. - D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", Electro–Technology, June, 1969. - P. J. Ottowitz, "A Guide to Crystal Selection", Electronic Design, May, 1966. #### **TIMING DIAGRAM** #### **OUTLINE DIMENSIONS** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIM F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY. | | INC | HES | MILLIN | IETERS | |-----|------------------|------------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.750 | 0.785 | 19.05 | 19.93 | | В | 0.240 | 0.295 | 6.10 | 7.49 | | С | _ | 0.200 | _ | 5.08 | | D | 0.015 0.020 0.39 | | 0.39 | 0.50 | | E | 0.050 | BSC | 1.27 BSC | | | F | 0.055 | 0.065 | 1.40 | 1.65 | | G | 0.100 | BSC | 2.54 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.125 | 0.170 | 3.18 | 4.31 | | L | 0.300 | 300 BSC 7. | | BSC | | M | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.01 | #### **N SUFFIX** PLASTIC PACKAGE CASE 648-08 ISSUE R - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INCHES | | MILLIN | IETERS | |-----|--------|---------|--------|---------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.070 | 1.02 | 1.77 | | G | 0. | 100 BSC | 2 | .54 BSC | | Н | 0. | 050 BSC | 1 | .27 BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0° | 10° | 0° | 10° | | S | 0.020 | 0.040 | 0.51 | 1.01 | #### **OUTLINE DIMENSIONS** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 0.200 0.047 0.006 0.030 0.011 0.008 0.006 0.012 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 MC54/74HC4060/D