# MusicParts.Com

## **Technical Document Distribution**

| Brand:<br>Model<br>Product:<br>Description: | Lexicon<br>224<br>Digital Re<br>Service M |              |            |             |
|---------------------------------------------|-------------------------------------------|--------------|------------|-------------|
| Musicparts Document                         | Number: 44675                             | TechTips: No | Pages: 111 | Dated: 1980 |

Hello,

Welcome to MusicParts.Com, Inc. your online resource for technical documents and service information. This PDF package may contain information, schematics, parts lists, images, engineering changes, previous versions, circuit descriptions, and many other unique features about the product you have chosen. This document was assembled from a variety of sources and is the result of our many years in the music repair business.

TECHTIPS: Unique to Musicparts documents are **TECHTIPS** located in critical areas on the schematics. They contain useful information about that area of the schematic such as common problems that we have found and recommended changes. Not all documents will have TechTips.

NOTE: Large original over-sized drawings will need to be taped together. We feel this is better than reducing them and losing fine details.

VIEWING: This document is utilizing PAGE-ON-DEMAND downloading. This will let you navigate to any page without waiting for the entire file to download.

PRINTING: For the best quality, we highly recommend that when the print dialog appears, please **make sure "SHRINK OVERSIZED PAGES " is checked**., otherwise you may cut off the edge of the page. Also please stay online while printing this document to make sure you get all the pages.

Visit us on the web at: <u>http://www.musicparts.com/</u> Email us at: <u>customerservice@musicparts.com</u>

# **MusicParts.Com**

### **Two Sheet Pasteup Guide**

11x17" paper size



It's ok to slightly cut into the black print, as documents contain an intentional extended overlaping printed area.



Only one trim cut is needed, then overlay as shown and tape.





#### UNIT WILL NOT POWER UP : FUSE REPLACMENT

If the Model 224 will not power up, first check the line cord for a good connection and the service outlet for power. Next check the power fuse above the service outlet in the mainframe. If the fuse is blown, replace with an exact replacement fuse: 3AG 3A slow blow for "100/120" Volts operation, 3AG 1.5A slow blow for "220/240" Volt operation.

#### Power Supply Fuses

The 224 contains one low voltage ac plus six separately regulated power supplies. Each supply has a fuse or fuses for circuit protection and safety. If an internal fuse blows it usually indicates the presence of a problem. If failure of any internal fuse is experienced, it is only advisable to consult with a qualified service person.

The following is a list of internal fuses and their location within the machine. Fuses should always be replaced with fuses of the correct rating to insure protection from circuit damage and fire.

|          | 10      | BE EXAMINA TABLE |      |                                                            |
|----------|---------|------------------|------|------------------------------------------------------------|
| Supply   | Quanity | Fuse Current     | Туре | Location                                                   |
| +5 Volt  | 1       | 15 AMP FAST      | 3AG  | Printed circuit Card<br>adjacent to Fan                    |
| -5 Volt  |         | 2 1/2 AMP SLO    | 3AG  | **                                                         |
| +/-12 Ve | olt 2   | 3 AMP SLO        | 3AG  | Horizontal Printed<br>Circuit Card attache<br>to heat sink |
| +/-15 00 | olt 2   | 2 AMP SLO        | 3AG  | Vertical Printed<br>Circuit Card attache<br>to heat sink   |
| løv ac   | 1       | 2 AMP SLO        | 3AG  | Printed Circuit<br>Bd. attached to<br>rear of remote conn. |

FUSE LOCATION TABLE

#### Power Supply Verification

In the event of improper operation it is essential to verify the proper operation of all power supplies as a first step in equipment repair.



FIG. 1 TOP VIEW-INTERIOR



FIG. 3 DIAGNOSTICS AND SELF-TEST

 $\frown$ 

MODEL 224

The following is a list of Test Points and voltage tolerances for each power supply. Probe with extreme caution so as to avoid damage to IC's and or supplies. The Chassis can be used for a ground return unless otherwise noted.

| SUPPLY  | LIMITS      | TEST POINT LOCATION                                                             |
|---------|-------------|---------------------------------------------------------------------------------|
| +5 V    | 4.75~5.25   | BLC/SBC BD.; U16, PIN 16: LEFT FRONT-MOST IC;<br>LEFT FRONT IC PIN              |
| -5 V    | 4.75-5.25   | D-MEM BD.; UI, PIN 1: RIGHT FRONT-MOST IC;<br>RIGHT FRONT IC PIN                |
| +12 V   | 11.4-12.6   | BLC/SBC BD.; R8 FRONT LEAD; 2.7K 1/2W RES., LEFT OF R4<br>(SEE FIG. 3 AND 5)    |
| -12 V   | 11.4-12.6   | BLC/SBC BD.; R4 FRONT LEAD; 82 OHM 1W RES., LEFT OF U15<br>(SEE FIG. 3 AND 5)   |
| +15 V   | 14.75-15.25 | ANALOG-IN BD.; "+15" TEST POINT; GND TO "                                       |
| -15 V   | 14.75-15.25 | ANALOG-IN BD.; "-15" TEST POINT; GND TO "U" TEST POINT                          |
| +7 V    | 6.3-7.7     | ANALOG-IN BD.; "+7" TEST POINT; GND TO "                                        |
| -7 V    | 6.3-7.7     | ANALOG-IN BD.; "-7" TEST POINT; GND TO "                                        |
| +7 V    | 6.3-7.7     | ANALOG-OUT BD.; "+7" TEST POINT; GND TO " $\downarrow$ " TEST POINT             |
| -7 V    | 6.3-7.7     | ANALOG-OUT BD.; "-7" TEST POINT; GND TO "                                       |
| 10 V AC | 8-12V AC    | PINS 22/23 TO PINS 24/25; REMOTE JACK, SEE FIG. 2,<br>(25 PIN CONNECTOR DETAIL) |

#### DIAGNOSTICS AND SELF TEST

The 224 contains a number of diagnostic aids to allow identification of defective modules for field repair. The primary diagnostic systems are:

- 1. Software Diagnostics
- 2. Diagnostic Indicators
- 3. Self Test

#### Diagnostic Programs (operating system V2 and later only)

Model 224 Resident Diagnostics are run whenever the machine is turned on or reset. They may also be entered by holding the "SHIFT" key and pushing the "DEPTH" button. The diagnostics make a single pass through all testable features of the machine. If the machine passes, it commences normal operation. If an error is detected, an error message is displayed.

During an error display or the panel test display all controls and buttons on the panel are inactive except the program switches. Briefly pressing "PROGRAM 1" will stop the display and go to the next diagnostic test. Pressing "PROGRAM 2" bypasses all further diagnostics and starts the regular system.

A stereo delay line program is provided which can be used for setting output levels, or as a quick test of the machine. This program is reached by pressing "PROGRAM 8" while the remote panel test is running, or by pressing "SHIFT" and "PRE-DELAY" during normal operation. The delay is about Ø.4 seconds and is not adjustable.

The diagnostics test the whole machine, including the SBC/BLC computer. To do this they must erase the program numbers and parameters stored in the four registers A through D. These registers must be reset after diagnostics.

MODEL 224

Diagnostics make the following tests:

E00 to E0F Rom checksum

- El0 to El3 Computer RAM test destroys the contents of all registers
- -- Remote panel test all leds illuminated for 2 seconds and operating system version number displayed
- E20 to E49 T&C board tests (may also implicate circuits on DMEM)
- E51 to E8F ARU board tests (T&C failures will usually cause ARU and DMEM errors too)

E91 to E93 Data Memory test (DMEM)

All the diagnostics work by comparing the actual data in some part of the machine to the data which should be there if the machine were working perfectly. The diagnostic programs display the expected data pattern (the "good" data) on the lights in the program buttons. The actual data returned by the machine are displayed on the mode-register lights. Usually an error is displayed when the two patterns do not correspond. The pattern displayed on these lights is vital to interpreting the cause of error. If errors appear you should write the error numbers and the light patterns in the order in which they occur prior to contacting Lexicon's custom service department.

Error displays may occur which do not indicate a fault in a vital part of the 224. For example, there may be a problem in the error detection circuits themselves. This is especially true if the only errors which display are T&C errors. On the ARU card, E80 would indicate a possible fault in the overload display circuit, but if no other ARU errors occur the machine may sound fine. If there are several ARU errors or a DMEM error the machine is probably faulty, even if it sounds OK. An error may be occuring in a low order bit which is not easily audible.

Errors are also possible which affect the sound of the machine without causing diagnostic messages. If you are hearing serious noise in reverberation and/or the delay line diagnostic the machine may have problems with the FPC or analog boards. These can be tested with the Self Test feature.

If the boards appear to work in self test, there may be an intermittent on one of the other boards. The diagnostics are only run through the machine once, and they may not pick up an intermittent error. Contact Lexicon for help.

Diagnostic Indicators

Timing and Control Card

The T&C card contains a single LED diagnostic indicator labeled ARUCK ERROR. If this indicator illuminates, it indicates the absence of timing signal ARUCK. This failure would indicate a failure of clock circuitry contained on the T&C card.

Data Memory Card

The D-MEM card contains two LED diagnostic indicators. The leftmost LED labeled "MS GENERATOR ERROR" monitors the period of signal MS2 with one or more of the signals, MS0 through MS7 or MC. This problem could be on either the T&C board or the D-MEM board.

The second LED is labeled "ROW SELECT ERROR". If this indicator illuminates, it indicates a failure of the memory control signals "ROW SEL", RAS/,MC and MCB.

#### Self Test Mode

Self test mode allows the 224 analog and digitizing sub-systems to be exercised without any intervention from the digital signal processing hardware. This mode digitizes analog information from the left input, and outputs the information to outputs "A" and "B", the right channel input being passed to outputs "C" and "D".

This mode of operation is a meaningful test of the Analog Input, Analog Output and FPC cards.

To activate self test mode the D-MEM, T&C and ARU cards must be loosened from their connectors. It is not necessary or desirable to remove these cards but only to free them from their edge connectors.

The SBC/BLC board has to remain in place in order to provide a clock signal to the FPC card.

Self test exercises about 95% of the Analog In and Analog Out cards circuitry and about 85% of the FPC's logic circuitry. Self test can also be used to test audio throughout performance-set operating levels in the event that a delay line program is not available.

SYSTEM TROUBLESHOOTING (To be included in future update)

RETURNING UNITS FOR REPAIR

Should the Model 224 require servicing, it may be necessary to return a module or machine to Lexicon. Bear in mind that Lexicon assumes no responsibility for units in shipment from customer to factory, whether in or out of warranty. It is important, therefore, that shipments be well packed (in the original packing cartons if applicable), properly insured and consigned to a reliable agent such as UPS or Federal Air MODEL 224

Express. Be sure to include (in the carton) a note explaining the nature of the problem, referencing any conversation with Lexicon personnel, detailing the preferred return shipment method, and indicating a date when the unit is needed again. It is also important to provide us with the name and telephone number of a person we may contact should any questions arise.

#### MODULE EXCHANGE PROGRAM

In the event that a defective module is clearly identified, Lexicon can usually provide a repair/exchange module in advance of receipt of the defective module. For warranty repairs, Lexicon will ship prepaid by UPS, UPS Blue Label or US Air Mail. If faster turn-around is needed, Lexicon can ship by Federal Air Express or other expedited air service, usually resulting in 24 hour delivery if the customer is near a major airport. In the case of an expedited shipment, however, the customer is expected to pay shipping.

In order to ship a module it is necessary to protect it from static and to provide an adequately cushioned package. Lexicon will provide a static protective bag and appropriate packing materials upon request. A nominal fee for this service will be included in the shipping and handling charges. As an alternative it is also acceptable to wrap the module in aluminum foil and to ship it in a thoroughly cushioned carton.

To remove a circuit board module first loosen the captive screws on the mainframe and remove the front panel. Locate the board, then position the thumbs under each of the nylon "extractor" flanges on either side of the board and pull outwards. The board should then be loosened and will easily slide out. To refit the board, slide it into its track and push firmly on the nylon extractors until it is well seated.

Special Instructions for SBC Boards

The module shipping procedure will be used most frequently for the module in which the programs are contained. That module is the "SBC", a board at the top of the circuit board cage. When returning an "SBC" module be sure to indicate what changes or additions to the programs are desired.

The Single Board Computer "SBC" board can be installed in either the OPTION or SBC slot; this is the only module for which this is true. Every other module must only be placed in its assigned slot.

The SBC board will have at least one ribbon cable edge connector attached to the front edge of the card. These connectors must be unplugged and held out of the way while extracting the SBC card. Do not allow any components on the SBC board to catch or be damaged by these connectors. Place the SBC board in a static protective bag or foil immediately. MODEL 224

#### 2716 Music Program ROM Replacement

Remove ROM(s) to be replaced using an IC extractor or, if not available, pry up each end using a small screw driver. Be absolutely certain that pins of removed ROM's do not get bent or damaged. Immediately place removed ROM's in conductive (black) foam to prevent electrical damage.

Before installing new ROM's identify pin one of the socket and the ROM IC. Failure to install correctly will always destroy the ROM. NOTE: Install ROM's in the following order:



Align all pins before pressing the chip into its socket. Broken pins are not covered by warranty. Refer to the attached figure for location of ROM's on the SBC/BLC computer board.

NOTE: Pin one on the 2716 ROM chip is indicated by a  $1, \bullet, \Box, \Diamond$  or similar marking. If pin one is not marked, the pin one end of the IC will have a small half circle cut out. See below. The socket will also have a similar marking to indicate pin one's location.



FIG. 4 ROM OUTLINE



All removed ROM's must be returned to Lexicon for erasure and re-use. ROM's not returned or received in damaged condition will be billed at \$150.00 each.

#### Hardware ECO for Version 1 to Version 2 Conversion

Version 2 software includes a decay optimization which adjusts parameters in the reverberation program in response to changes in input level. Without this ECO the SBC/BLC board causes the digital processor to pause for 500 nano-seconds each time a parameter is changed. This pause can be audible with a sinewave input. This ECO allows the SBC/BLC board to make changes in the reverberation program with no pause, and reduces the audibility of decay optimization on pure tones. Version 1 software will not run properly on a modified machine. Clicks will be produced when the reverberation time sliders are adjusted.

The ECO is very simple: disconnect pin 1 of IC 36 on the T&C card.

In detail:

1. Unscrew the front cover and remove the card labeled T&C.

2. Locate IC 36, a 74LS08 14-pin IC.

3. Carefully remove it from its socket, and locate pin 1. Pin 1 is identified by a small circle on the top of the IC, or by a dimple on one end. (See figure 4).

4. Bend pin 1 away from the body of the chip and reinsert the chip in its socket. Pin 1 should not be in the socket.

5. Be sure the chip has been installed in the correct orientation, with pin 1 facing the front of the board.

6. Reinstall the T&C card and the front cover.

6.6 REPLACEMENT MODULES

Replacement modules and service manual may be ordered from:

Lexicon, Inc. 60 Turner St. Waltham, MA 02154 U.S.A. Attn: Parts Dept.

Modules will be shipped FOB Waltham. Prices charged will be those in effect at the time the order is received. Lexicon may be consulted at any time for a quotation.

MODEL 224

When ordering modules give a complete description and give the following information.

- A. Module type: SBC, DMEM, T&C, ARU, FPC, AIN, AOUT
  B. Quantity desired
  C. Detailed instructions for programs desired if module is "SBC"
  D. Model 224 serial number, if available

 $\int$ DIAGNOSTICS

June 5, 1980

DIAGNOSTICS

Introduction

The music program ROM's contain diagnostic test programs which allow a reasonable test of the digital hardware in the Model 224. Although it is not always possible to have a diagnostic program point out the exact component failing it, it is reasonable to expect that a failing section or board can be isolated. Understanding the diagnostics error messages is aided if the overall 224 operation is understood. A basic understanding of the Hexidecimal numbering system is required as well as some knowledge of micro-processor terminology and components.

The following table and figure is provided to aid those not familiar with the hex system and to show how errors and cored data are displayed on the front panel.





#### ERROR DISPLAY ON CONTROL HEAD

Using the Diagnostics

224 Resident Diagnostics are run whenever the machine is turned on or RESET. They may also be entered by holding the SHIFT-key and pushing the DEPTH display push button. The diagnostics make a single pass through all testable features of the machine. If the machine passes, the regular Reverb software comes up. If an error is detected, an error message is displayed.

During an error display or the panel test display all controls and buttons on the panel are inactive except the PROGRAM buttons. Pressing PROGRAM button 1 will stop the display and go to the next diagnostic test. Pressing PROGRAM button 2 bypasses all further diagnostics and tries to start the regular system. (Actually any button besides 2 and 8 will start the next test.)

There is a delay line program, which can be used as a quick test of the machine, or for setting input-output levels. This program is reached by pressing PROGRAM button 8 while the remote panel test is running, or by pressing "SHIFT and DELAY" from the regular system.

Diagnostics make the following tests

- E00 thru E0F ROM checksum
- El0 thru El3 BLC RAM test destroys the contents of all registers

Remote panel test - all leds illuminated for 2 seconds

- E20 thru E23 Program Memory test T&C Board
- E30 thru E49 T&C ports tests

E51 thru E7F ARU REGISTER tests - ARU Board

- E80 thru E8F Multiply tests ARU Board
- E91 thru E93 Data Memory test DMEM Board

General Comment

Considerable thought has gone into the order of these tests. In general, if the diagnostics give an error, the source of the first error should be found before a lot of time is spent worrying about the others. All the diagnostics work by loading the program memory with some simple program, and testing the effects of this program on the machine. If there is any problem with program memory, or the decoding of program memory (ports), the rest of the diagnostics will generally give errors even if the sections under test are ok. Some parts of the tests are impossible to separate. The ARU register test assumes the machine can multiply by one. Likewise, the multiply tests assume that the ARU storage registers work, at least for the default address (all register address lines high).

There is another source of error which may be spread between several boards. Some of the ports used to test T&C are on DMEM, and the decoding for the 8080 bus is also on DMEM. Errors in decoding or in return of ready will make the program memory test take a very long time to complete. The error displayed will probably be E23. The long delay implicates DMEM. Most of the ports tested are physically located on DMEM. Thus they test both the T&C decoding and the bus which transfers this data to DMEM, ARU, and FPC. A short or a defective IC on any of these boards can cause the error. If these errors are seen on a field machine it might be a good idea to have the customer unplug the FPC and ARU boards to see if the error still occurs.

What if the machine does not appear to work at all? The cable to the Remote Panel should be checked first. If there are no diagnostics errors the machine will eventually run reverberation with the remote head unplugged. If the machine does this, the Remote Panel or the cable is faulty. It is however more likely that the transformer plug in the power supply has come loose, or that a power supply fuse has opened. The Self Test mode can be used to check the audio boards and indirectly the power supplies. Self test does not check the +12V or the -5V supply. See the owners manual for Power Supply test points. Failure of the machine to respond either with diagnostics or reverberation when the power supplies are good probably means that the SBC/BLC board has failed.

Detailed Description

EØØ thru EØF

Each ROM installed in the 224 is checksummed so that the sum of all the data bytes is zero. The first run diagnostic tests this, and if it finds an error it will display the codes E00 thru E0F depending on which ROM is faulty. The ROM'S are numbered with ROM #1 (U23 - BLC Board) corresponding to bit zeros ROM 2 to bit 1, etc., eg,

| $\sim \  \rangle$ | EØ1 ØØØ1                   | ROM 1 Bad         |
|-------------------|----------------------------|-------------------|
|                   | EØF 1111                   | ROMs 1,2,3,&4 Bad |
| $\searrow$        | ЕЙА — 1010                 | ROMS 2 & 4 Bad    |
| Remember          | ROM 1 - U23<br>ROM 2 - U25 |                   |

ROM 3 - U24 ROM 4 - U26

NOTE: A checksum error will not always be fatal to proper machine functioning.

E1Ø thru E13

The BLC RAM is tested with a semi-random pattern. Thus all contents are altered. The error display is ElØ to El3 depending on the address of the bad byte. 10 represents 3C00 to 3CFF, 11 represents 3D00 to 3DFF etc. The correct pattern is displayed on the PROGRAM LEDS, and the incorrect pattern is displayed on the mode-register LEDS. Any non-corresponding bits should point to the problem.

ERROR CODES

E10 = 3C00 - 3CFF E11 = 3D00 - 3DFF E12 = 3E00 - 3EFF E13 = 3F00 - 3FFF

BIT MAPPING



The test is done in two passes. The memory is loaded with the contents of ROM 1, starting from location zero. It is then complemented twice in two seperate passes. The data in RAM is then compared to the original data in ROM. Data is read from the top down. If the memory is all bad, the test will display E13. Unfortunately the test stops as soon as any error has been detected. If E13 is seen it may mean the whole memory is bad, but in this case it is doubtful that the board or the panel would work at all. This type of RAM test is sensitive to addressing errors and data errors, and will catch every fault except an intermittent error.

PANEL TEST

The panel test simply outputs data to the control head to illuminate all LED's with the exception of the 7-segment displays which will display the revision number of the resident software. The test will be bypassed if PROGRAM button 1 is pressed.

In the event that the panel goes blank after panel test, the following should be considered.

Failure of the DMEM and T&C to return ready to the BLC will cause the program memory test to take over a minute to complete - see below. If the machine still won't come up after several minutes, the protect circuitry on T&C may be holding the 8080. This condition means either that the HALT decoding circuitry on DMEM is bad, or that the protect gating on T&C is bad. There is no way to tell which without swapping boards.

E20 thru E23 Program Memory

The program memory (U3, U18, U33, U48 and associated circuits on T&C Board) is tested the same way as the BLC RAM memory. Errors are displayed as E20 to E23.

| E20 - Locations | 4000, | 4004 41FC (U49 & associated circuits) |
|-----------------|-------|---------------------------------------|
|                 |       | 4005 41FD (U33 & associated circuits) |
|                 |       | 4006 41FE (U18 & associated circuits) |
| E23 - Locations | 4003, | 4007 41FF (U3 & associated circuits)  |

Good data is on the program LED's, bad on the mode-register LEDs. An error of 23 may mean the whole memory is bad. If it is, or if a problem on DMEM prevents data from being properly loaded in to the program memory, the memory test will take a long time to complete. Such a delay implicates the BLC buss decoding ckts on DMEM or on T&C. If the machine is in the field and the customer is known to be competent, two of the memory chips can be swapped to see if the error displayed is different. There are other problems which can cause a bad program memory. The address lines may be open or shorted, or the address or data buffers may be defective. The diagnostic will detect this, but it takes a more sophisticated test to identify the source of the problem. The BLC monitor program can be used in conjuntion with an external computer to write and read a single location. If this works, the addressing is probably bad. If it does not, suspect the chip or the data buffers.

E30 to E49 General Description

Many tests are performed on the T&C through the ports. Errors are displayed: E30 to E39 input port errors, E40 to E47 output port errors. As usual the LEDs show the good and bad data. An error here must be checked against the port definition to determine the meaning. Remember the ports test checks the condition of the control bus as well as the decoding circuits. Unplugging ARU and FPC may help diagnose a problem.

E32

The 8080 bus test register is checked first. The error number is E32.

Error here means the 8080 cannot communicate with the HSP. If the error is real it is fatal both to further diagnostics and to reverberation. Shorts on T&C or DMEM may be at fault. Check to see if the error occurs with T&C unplugged. If it does, DMEM, the Back-Plane, or the SBC/BLC is at fault. If the machine appears to work in reverberation in spite of this error, the error can be ignored. U34 on DMEM (the bus test register) is faulty.

#### E43

This is followed by a test that the HSP can read and write the XREG E43. To make this test the diagnostics load the program memory with a NOP in step zero, and an instruction to read the XREG and write the XREG in step one. If the processor can not perform this function it means the XREG itself may be bad, or the decoding of the bus control It is important that these bits of the T&C card does not work. errors be fixed before further diagnostics are interpreted, since an invalid XREG transfer may give incorrect results in the halt test which follows, and further invalidate the whole next sequence of tests. This error may indicate shorts or bad chips anywhere on the DAB. If the machine is in the field ARU and FPC should be unplugged to be sure there is no bad component on them pulling down the bus. DMEM may also be at fault, but no tests work with DMEM unplugged.

E40 & E41

E40 and E41 provide tests of the halt and single step modes of the (Out Ø and Out 1, or E4Ø and E41) Both tests will give an machine. error if the data returned match, indicating the machine refuses to It is essential that the machine halt if the following halt. dignostics are to be correct. The 224 halts by continually repeating the first program step. Most of the ports tests work by loading known data into the first program step, and then looking for that data at the output of the T&C. If the machine does not halt all the further tests will be false. The machine may sound fine. The halt test works by loading an instruction in the program memory second step which transfers data from the XREG input to the XREG output. It then loads the XREG with something, and checks to see if the same thing comes out. If the machine does not halt the data will be the same. Saturation is not tested in the ports test. The multiply test will check it.

 $\bigcirc$ 

E31 and E80 on earlier machines

The ports tests may show several errors on a machine which works fine. This will be especially true on machines shipped before the diagnostics were used in checkout. Faults in any of the circuits used for diagnostics will cause non-fatal errors. The most common ones at the time of this writing ( and you will see a lot of these) are E31 with PROGRAM lights /1 and/or 8 incorrect, and E80. Both errors are due to bad 74L\$123's. E31 implicates U13 on DMEM, a one-shot used to stretch the transfer and case signals for diagnostic purposes only. E80 is non-fatal, but should be immediately fixed. It indicates the saturation (overflow) monostable does not work, and will cause the user to overdrive the machine. The new software also uses the Protect feature of the machine, for which there is no f It (is possible that machines prior to serial 2102 may diagnostic. have bad protect circuits. This will be shown by these machines making excessive clicking when the "Decay Optimization" sub-program is used after making the recommended field ECO to U36 on T&C. If this ECO causes an increase in the clicking when the reverb time controls are varied (with the new software only) protect does not work and the ECO should not be performed until the T&C can be returned for service

#### E51 to E7F: ARU RESISTER TESTS

To properly test the ARU REGISTERS you must assume the multiplier can at least multiply by one. This may not be the case. To help sort things out all addresses of the REGISTERS are tested. E50 to E5F indicates the low byte is bad, and the bad register address is given by the  $\vartheta$  to F. Thus E51 means only address one of the low byte is bad. Each address is represented by the corresponding bit, so address 2 only bad would give E52. Both one and two bad give E53 etc. If the high byte is bad the error display will be E60 to E6F, and if both bytes are bad the display is E70 to E7F. To see how this helps, assume:

- A. The multiplier is OK and the RESISTERS are bad.
  - 1. If both high and low bytes are bad the register addressing is probably not right. This should result in an error on some registers and not on others.
  - 2. If there is a bad file chip only one byte will be affected, and only part of that byte. It may affect all addresses or just one. The data on the LED's must be checked to determine which chip.
- B. The REGISTERS are OK and the multiplier is bad.
  - 1. Here all addresses of the files should give an error, but it may or may not be confined to one byte or set of bits. In any case replacing the suspect chip will not correct the error.

E80 to E8F Multiply

This tests the ability of the multiplier to work correctly. If the REGISTER test is OK you know it can at least multiply by one, and this may be a help. The multiply test is in four parts, each of which display their error separately. E81 to E83 indicate an error when the multiply coefficient is -010101. E81 indicates a low byte error, E82 a high byte error, and E83 indicates both errors. E84 to E87 indicate an error in multiplying by +010101. E88 to E8A indicate an error in the coefficient -101010, and EC to EF indicate an error with coefficient +101010. Four multiplications are made with each coefficient. The bad data and the correct data are shown as usual. If both (the high/byte and the low byte are bad, the data shown are the low byte data. E80 indicates an error in the saturation monostable The last two coefficients should set it. An error is given if it is not set. If a multiply error is displayed before this test the monostable may have cleared before it is tested, and a false error given. The monostable is only tested for the set condition. Failure to clear will result in the panel light being permanently on, which is visually obvious.

The multiply test is not complete as of this writing. It does not exercise the coefficient 110000 or the proper data to detect an error in the first set of adders. Thus a machine can pass diagnostics and still have a hard error in multiply which will raise the distortion level in reverberation mode (but not delay line mode.)

#### E91 to E92 Data Memory Test

This is similar to the old MEMTST routine, except that it makes only two passes with complementary data. Display is E91 for low byte and E92 for high byte. It also assumes the multiplier works. If both bytes are bad the test will display only 91, and this error may mean the memory is totally bad. It may also mean the multiplier or T&C is bad. The memory test is sensitive to both data errors and addressing errors, and should catch most problems. If E91 or E92 is the only error displayed and only a single light is incorrect the problem is almost always a memory chip, and the chip can be identified from the lights. If the machine is in the field the defective memory can be swapped with the lowest order memory chip (U1). This will increase the noise level of the machine by 6dB but put it back in service.

| PANEL    | LED'S -    | _ '/'                     | "2"                   | "3"          | "4"                      | "5'     | "6"           | "7"                 | "8"     |
|----------|------------|---------------------------|-----------------------|--------------|--------------------------|---------|---------------|---------------------|---------|
|          | BIT NO.    | 0                         | 1                     | 2            | 3                        | 4       | 5             | 6                   | 7       |
| CODE     | PORT       |                           |                       |              |                          |         |               |                     |         |
| E40/     | ουτ φ      |                           |                       | SINGL        | E CY                     | CLE     | MODE          |                     |         |
| E41/ 0   | ו דטפ      |                           | CONTINUOUS RUN MODE   |              |                          |         |               |                     |         |
| E42/0    | DUT 2      |                           | HALT IMMEDIATELY      |              |                          |         |               |                     |         |
|          | оиг з      | (NOT ;                    | (NOT TESTED) CONTINUE |              |                          |         |               |                     |         |
| 01       | UT 4       | (NOT TESTED)              |                       |              |                          |         |               |                     |         |
| 0        | UT 5       | (NOT<br>TEST.)            | LEAR                  | CURA         | ENTR                     | 2051T1C | DN CO         | UNTEI               | २       |
| 0        | UT 6       |                           | RITE                  |              | <u> </u>                 | l       |               |                     |         |
| 0        | ד דט       | (NOT<br>TEST.) WA         | ITE A                 | GH BY        | TE OF                    | = "x''R | E6., BL       | IS TEST             | RE6,    |
| E30/ 11  | N Ø        |                           | OFST                  | 1. V         | 1                        |         | 1             |                     |         |
| E31/ 11  | V I        | OFST 8                    | OFST9                 | OFST1Ø       | OFST II                  | OFST 12 | OFST13        | XFER                | CAS     |
| E32/ 11  | V 2        |                           | READ                  | BUS          | TEST                     | REGIS   | TER           |                     |         |
| E33/ 11  | V 3        | SAT/                      | 5ø⊕51<br>Asø          | SØ⊕SI<br>ASZ | 5ø 🕀 5/<br>/A <b>5 I</b> | сз⊕са   | <u>cı⊕c</u> ø | ऽ5⊕८4               | ZERO    |
| E34/ 11  | N CH       | WAØ                       | WAI                   | RAØ          | RAI                      | CSIGN   | RD AD         | MEM W               | RESET/  |
| E35/H    | Y S        | SDAA1                     | SDAB/                 | SDAC         | sdad/                    | WR DA   | WR XREG       | RD XRE <del>G</del> | RD RREG |
| E36/11   | <b>V</b> 6 | RE                        | EAD LO                | W BY         | TE OF                    | "X" R   | i<br>Egiste   | R<br>R              |         |
| E 37/ 11 | Ŷ 7        | R                         | EAD HI                | GH BY        | TE OF                    | "x" F   | EGIST         | ER                  |         |
| E38/ 11  | V 8        | CHI HEADROOM (NOT TESTED) |                       |              |                          |         |               |                     |         |
| E39/ 11  | v 9        | CH2 HEADROOM (NOT TESTED) |                       |              |                          |         |               |                     |         |







Introduction to Theory of Operation and System Overview

#### Theory of Operation

blocks (not The 224 is partitioned into 9 major functional including the option module). They are:

- 1. Single Board Computer SBC/BLC
- 2. Data Memory D-MEM
- 3. Timing and Control T & C
- 4. Arithmetic Unit - ARU
- 5. Floating Point Converter - FPC
- 6. 7. Audio Input - A-IN
- Audio Output A-OUT
- 8. Remote Panel
- 9 Power Supply - PS1, PS2 and PS3

SBC Single Board Computer

The single board computer (controls all functions of the front panel such as reading switches, slide pots and display of data. The SBC also contains the 224 music software which is used to control the "Digital Processor". These programs are stored in Read Only Memories, "ROM's". It is these ROM's which have to be re-programmed whenever software is updated.

An RS232 interface is also provided on the SBC board to allow automation interface as well as diagnostic procedures to be executed with no additional hardware. This interface may be set to any data rate between 9600 and 110 baud.

#### Input/Øutput Signal Paths

Input analog signals are transformer coupled, gain conditioned and filtered prior to digitization. The input digitizer sequentially converts each manalog signal into a digital representation which the FPC card transfers to the digital processor as a 16 bit offset binary word,

The FPC card is also used to process output data to the output DAC. The output DAC circuitry reconstructs the analog information which is then low pass filtered and transformer coupled to the output channels.

#### Self Test

In the event of operating difficulties it is possible to determine proper operation of the Input, Output and FPC cards by enabling self test mode. This mode is a reasonably good test of Audio

#### THEORY OF OPERATION

and FPC subsystems. Additional information about self test is obtained in Section 6 of this manual. Self test mode is enabled by loosening the D-MEM, T&C and ARU boards. When these cards are loose a control signal to the FPC card is allowed to fly high placing it in self test mode. It should be noted that the SBC card must be installed simply to provide a clock signal for the FPC board.

#### Digital Processor

The processor unit consists of three cards, D-MEM, ARU and T&C. These cards provide the basic digital processing and data storage capability to allow the 224 to synthesize reverberant sound in either stereo or monophonic formats.

#### Remote Panel

The remote panel interfaces to the main frame via a 25 conductor ribbon cable. 10 Volt AC power is sent to the control head where it is rectified, filtered and regulated to power the control head logic. All data sent to and received from the control head is sent over an 8 bit bidirectional data bus. Address data is sent over a 4 bit address bus for pot selection and digit scan. All slide pots are digitized under software control and converted into an 8 bit word for transmission to the SBC/BLC board.

#### Power Supply

The 224 Power Supply produces six regulated dc Voltages and one unregulated ac voltage to power the control head.

#### +5 and -5 Volt Supplies

The +5 and -5 Volt supplies are both derived from a single secondary winding. The +5 Volt supply consists of a ua 723 regulator, current boost transistor and a pair of high current pass transistors. The regulator is a current foldback design which will limit short circuit currents to less than 3 amps.

Over voltage protection is provided by a crowbar circuit and the entire supply is fused by a 15 amp 3AG fuse. This supply is designed to provide a continuous 10 amp - both voltage and current limit are adjustable.

The -5 Volt supply is a 7905 monolithic regulator fused at 2.5 amps. This supply is both current limited and thermally protected. It is designed to provide 250ma.

THEORY OF OPERATION

System Overview

+12 and -12 Volt Supplies

The + and - 12 Volt supplies are both derived from a single secondary fused in both legs by a pair of 2 amp slo fuses.

The +12 Volt supply is a LM317K monolithic Voltage regulator programmed by a pair of 1% resistors. This supply is both thermal and current protected - it will provide 1.25 amps.

The -12 Volt supply is derived from 7912 monolithic regulator which is thermal and current protected - it will provide 150ma.

It should be noted that the +12 Volt supply is sequenced by the -5 Volt supply so that +12 Volts can not come up until after -5 Volts is available. Should any problems occur with +12 Volts the presence of -5 Volts should also be checked.

 $\langle \rangle$ 

+15 and -15 Volt Supplies

The + and - 15 Volt supplies are a tracking design which allows the -15 Volts to track the +15 Volt supply. Both supplies are derived from a single fused secondary. The +15 Volt supply is a LM317 programmed with an adjustable resistor network.

The -15 Volt supply is a 7912 controlled by a 301 op amp which senses the +15 and -15 Volt outputs and forces the -15 Volt output to track the +15 Volts. A balance control is provided to trim the -15 Volt output. It should be noted that the +/-15 Volt supply is not ground referenced to the +/-5 and +/-12 Volt supplies unless the analog boards are installed in the 224 chassis. When measuring voltages it is essential to refer all measurements to the correct ground.

The +/-15 Volt supplies will provide 750ma and are current and thermally protected.

Mains Circuit

The mains circuit for the 224 uses a dual primary transformer with 115 and 100 Volt taps - a pair of DPDT selector switches select the operating voltage. This supply is switched on both sides of the line. A primary fuse is provided on the chassis ahead of the RFI filter unit. Fan power is maintained at 115 Volts by placing the fan across one of the 115 Volt primaries.

#### THEORY OF OPERATION

System Overview

A block diagram of Model 224 is shown in Figure 1. In this diagram, each of the boxes represents a seperate card, and except for the Front Panel cards all cards plug into an 8 slot cage and are interconnected via a motherboard. The three cards designated T&C, DMEM, and ARU comprise a dedicated 500nsec cycle time microprogrammed signal processor and will be collectively referred to as the High Speed Processor.

During normal operation signal flow begins with the 2 channels of audio. These channels are filtered, sampled, and digitized by the Audio INput card (AIN). The Floating Point Converter card (FPC) converts the floating point number (12 bit mantissa, 2 bit exponent) from the Audio Input card, to a 16 bit fixed point two's complement number and transmits it (upon request from the High Speed Processor) over the 16 bit Digitized Audio Bus (DAB) to the High Speed Processor. The High Speed Processor operates on this data and generates up to 4 independent channels of output data. This data is passed back to the Floating Point Converter card which converts it back to floating point form. The Analog OUTput Card (AOUT) reconstitutes four analog signals from the digital data stream.

The 8080 microprocessor card scans the switches and pots and drives the displays on the Front Panel. It is also responsible for loading the writable control store of the High Speed Processor and for changing various parameters in the control store as dictated by changes in Front Panel Control setting. In the case of machine malfunction, the 8080 will be responsible for exercising and diagnosing the High Speed Processor.

Lastly, an Option slot has been provided. Any card plugged into this slot can communicate to the SBC 80 using the standard multibus protocall. Possible option cards include a ROM diagnostic card and a computer interface card.

A more detailed block diagram is shown in Figure 2. Some of the major data and control paths internal to the cards ar depicted.



#### Data Memory Card

From the block diagram in Figure 1 observe that the Data Memory card contains the Data Memory, circuitry which takes care of control signal and address generation, the X Register, diagnostic ports and the 8080 port decoding circuitry.

Data Memory

The Data Memory communicates to the rest of the system via the Digitized Audio Bus. The address coming from the microinstruction is in the form of an offset relative to a Current Position in memory. This Current Position is held by the 14 bit Current Position Counter, U28, U90, and is incremented (in principle) once every sampling interval. The absolute address of a memory reference is computed by subtracting the offset from the Current Position. A true 2's complement subtraction is performed by adding the complemented 14 bit word, OFST/, to the output of the Current Position Counter and tieing the carry input of the adder (U26,27,38,39) high. A 3242, U24, is used to multiplex the resulting 14 bit address onto the 7 address lines of the 16 dynamic RAMs. The address and control lines of all the RAMs are tied together. Because the RAM outputs are capable of fanning out to ten IS-TTL loads they are tied directly to the Digitized Audio Bus without buffering.

The timing and control signals for the Data Memory are generated by gates Ull,12 and Schottky flip flops U9 and UlØ. (Sheet 2 of DMEM schematic) This circuitry has been deliberately located on this card in order to minimize the run lengths of the Schottky memory strobes. Detailed Data Memory timing is depicted in Figure 2. The following is a description of the sequence of events:

1. The Micro Instruction Register on the Timing and Control card is loaded thus updating OFST/, the Data Memory access bit MDMAC is asserted, the Refresh Enable input goes low. The 3242 therefore gates the 7 LSB's of the 14 bit address onto the 7 RAM address lines.

2. After the 7 LSB's have been allowed enough time to settle, Row Address Strobe, RAS/ drops low clocking these 7 bits into the dynamic RAMs.

3. Once address hold times have been met the Row Enable input falls thus selecting the 7 MSB's of the 14 bit address.

4. The RAM address lines are allowed to settle after which Column Address Strobe, CAS/, falls clocking in the second half of the 14 bit address. At the falling edge of CAS/ the control signal MEMW/ is sampled. If it is asserted a memory write takes place and the data on the Digitized Audio Bus must be valid.

5. RAS/ is deasserted. This has no effect what so ever
.

6. Row Select returns high. Note that the column address has been latched and need no longer remain stable.

7. CAS/ is deasserted terminating the memory cycle. Note that the RAM may take as long as 80 ns to release the Digitized Audio Bus.



Figure 2 Data Memory Timing

Because the 2117/4116 is a dynamic memory it is refereshed icroinstruction cycles which do not access Data during those Memory. The 3242, U24, contains a refresh counter which will address the RAMs whenever the input Refresh Enable is high. Nand gate Ull ensures that the refresh counter is selected when the High Speed Processor is executing a microinstruction which does not reference Data Memory or whenever the High Speed Processor is halted. During the execution of a non-memory MFMAC, referencing microinstruction, /a ∕hit⁄ in the microinstruction, will be unasserted inhibiting Flip Flop U9-5 from generating a CAS/ pulse. The resulting RAS/ only memory cycle refreshes the RAMs while / inhibiting them from any interaction with the Digitized Audio Bus, Because the refresh counter is clocked by the falling edge of MS2, the count is updated every instruction cycle just after RAS/ clocks in the Row Address.

The current Position Counter must be updated once every sampling interval. The rising edge of RESET/ from the Timing and Control card is used to clock the counter. This edge has been carefully timed so that the counter update occurs late enough for the current Data Memory access to proceed undisrupted yet early enough for the updated count to be used by the following cycle. (See Figure 2) Remember that only the 7 lower order bits of the address need settle by the falling edge of RAS/; the 7 higher order bits have until the falling edge of CAS/ 100ns later!

X Register

The X Register is the sole data path between the 8080 data bus and the High Speed Processor Digitized Audio Bus. Through this register the 8080 and the High Speed Processer may exchange data. Four octal tristate registers are used to implement the Text Register. U30 and U32 are used to transmit data from the High Speed Processor to the 8080, while U31 and U35 are used for transfers in the opposite direction.

# 8080 I/O Ports

One of eight decoders U45, U46 and U47 are used to generate the strobes effecting an 8080 J/O port operation. U45 decodes the eight output ports, 0-7, while U47 and U46 decode the ten inputs ports 0-9. Open collector NOR gate U43-1 is responsible for returning an acknowledge, XACK/ back to the 8080.

NAND gates U49-8 and U49-11 are used to implement the SCYCLE-Continuous Run Latch. If SCYCLE is high while a Reset microinstruction is executed the High Speed Processor is placed in the halt state.

#### Diagnostics

The diagnostic circuitry on the Data Memory card is

comprised of two clock error LED's and three diagnostic ports.

On page 2 of the Data Memory schematic the MS GENERATION ERROR circuit can be found. The circuit monitors the period and duration of MS2 because MS2 is the very last stage of the shift register which generates all the MS signals. Consequently confirming that MS2 is correct is a fairly good confirmation that all the MS signals are good. UIA normally counts:

(LOAD)

(LOAD)



The carry output U14-15 is low for eight clock periods and high for one clock period. Carry is compared to MS2 and any difference between the two waveforms causes flip flop U41-9 to go high triggering monostable U52-12 which lights the LED.

On page ] of the Data Memory schematic the ROW SEL ERROR circuit monitors the period and duration of the memory control signal ROW SEL. Again since ROW SEL is produced by a shift register this circuit effectively monitors RAS/ as well. The normal count sequence for U53 is :



 $QD_{\star}$  (y53-11, happens to be the complement of ROW SEL. XOR, U29-6, compares the two signals and flip flop U41-5 falls when a discrepancy is detected causing monostable U52-4 to fire lighting the LED.

Tristate drivers U35 and U36 enable the 8080 to read the OFST arriving on the Data Memory card as well as activity in the XFER CK and CAS/ control lines. Bus Test Register U34 enables the 8080 to make a very preliminary test of the external 8080 data bus.

#### Floating Point Converter Card

The Floating Point Converter card serves as an interface between the High Speed Processor and the Analog Input and Output cards. From the point of view of the High Speed Processor, the Analog I/O looks simply like another device which can be read from and written into via the Digitized Audio Bus. From the point of view of the analog cards, the Floating Point Converter card is the sole source of the timing strobes and clocks which direct the A/D and D/A conversion processes. Additionally the card is reponsible for making the Floating Point - Fixed Point translation required for the two Analog cards to communicate with the rest of the system.

Input

The section of circuitry responsible for controlling the A/D conversion, connverting the floating point number to fixed point representation, and for transmitting the data onto the Digitized Audio Bus occupies the upper half of sheet 1 of the Floating Point Converter schematic. A 256 x 4 bit PROM (U18) handles the generation of the timing signals which control the track/hold, channel select switches, gain range resister, and the successive approximation register on the Analog Input card. The PROM is driven by an /9 bit Input Cycle Counter U7, U8 which is synchronized to the microprogram execution sequence by the Reset microinstruction. Assuming that multiplexer U4 selects the "A" inputs, RESET/ coming from the Timing and Control card gets selected by U4 to synchronously clear the counter thus initiating a new conversion cycle. The Floating Point Converter Clock has been selected to be MS5 in order to ensure that the High speed Processor signals RESET/ and WR DA/ are sampled at the correct time. Figure 1 depicts the A/D cycle timing; the following is a description of the sequence of timing; the following events:

A Reset instruction is executed by the High Speed Processor causing, among many other things, the Input Cycle Counter to clear and start a new cycle. The Start Conversion input to the SAR, STCONV/, is brought high and the Conversion Clock of the SAR receives thirteen clock pulses. Just after the twelfth Conversion Clock the SAR contains valid data which is loaded into the shift register U27,U28,U38,U39. STCONV/ is brought low and the thirteenth Conversion Clock clears the data from the SAR resetting it for the following conversion.

Shift Register U27,U28,U38,U39 and counter U16 perform the floating point to fix ed point conversion. Note that LOAD, U6-9, is asserted for two clock pulses. The first clock pulse loads Input Gain Counter, U16, with the Input Gain bits IGAl IGAØ. Because a one is also loaded into QC, U16-12, which is conne cted to the S1 input of the shift register, both S1 and SC of the Shift Register will be high for the second clock pulse causing it to load the 12 bits from the SAR, When LOAD/ returns low the Input Gain Counter will count up and the shift register will shift left until QC QB QA = 000. Gain bits of 00 will result in four shifts, Øl, will result in three shifts, 10, in two shifts, and ll in one shift. By the fourth clock pulse following the falling edge of LOAD the Channel) 2 conversion will be complete. Tristate drivers U25, edge of LOAD the Channel 2 conversion will be complete. 5 U26 will enable this data on to the Digitized Audio Bus when the High Speed Processor asserts the RD AD/ line. Meanwhile CHIL (a signal derived from CH1 on the Analog Input Card) has risen causing an input channel switch. A similar conversion for Channel 1 takes place during the second half of the input conversion cycle.



Output

The section of circuitry responsible for receiving a fixed point number from the High Speed Processor, converting it to floating point, and running the D/A conversion occupies the lower half of the Floating Point Converter schematic.

The 4 bit register U40 and the 16 bit register U36,U37 comprise a double buffer which stores the output channel select code SDAA-SDAD, and the 16 bit output value, respectively. When the High Speed Processor signals an output to the D/A by asserting WRDA/, the Double Buffer is loaded and NEW DAT/, U3-6, is asserted indicating that the Double Buffer is full. At the next clock pulse gate U14-13 inspects BUSY, U14-11, from the Strobe Counter. If BUSY is high indicating that a D/A conversion is currently taking place nothing happens. If BUSY is low the 16 bit data stored in the Double Buffer is loaded into shift register U23,U24,U34,U35; the 4 bit Select Code stored in the Double Buffer is loaded into register UA1; and flag NEW DAT/, is deasserted indicating the that the information in the Double Buffer has been used. NOR Gate U14-1 ensures that this flag is not deasserted if the High Speed Processor reloads the Double Buffer just as the old information in the Double Buffer is loaded in to the registers below.

When the shift register is loaded Strobe Counter, U1,U2, and Output Gain Counter UM3, are loaded initiating an output 2) The Output Gain Counter counts up from cycle. (Figure zero and the shift register shifts left until NOR gate U14-4, detects one of two conditions: 1). The sign bit is about to be shifted out of the shift register ( that is the 2 MSB's disagree) When STOP/ falls, the fixed to floating point conversion is complete. or 2). The counter has incremented three times. The two LSB's of the Output Gain Counter are transmitted to the Gain Switchable Attenuator on the Analog Output Card as Output Gain bits OGA1, OGAØ. Meanwhile the Strobe Counter has been counting up from its initially loaded value of 2A. (Hex) After allowing enough time for the fixed to floating point conversion to complete and then enough time for the CSA and D/A on the Analog Output Card to settle, flip flop U3 pulses the muliplexer enable pin U43-15 thereby strobing the appropriate ouput line OUTA-OUTD.

Headroom

The headroom circuitry is shown on page 2 of the Floating schematic. Because the Headroom Point Converter lines transmitted by the Analog Input Card are shared by both input channels, the two seperate headrooms are demultiplexed by clocking two Headroom registers on opposite edges of the channel select signal, CH1. Peak detection is accomplished by clearing a register bit any time the corresponding headroom bit is the register, then, is the What remains in asserted. occurred since complement of the largest Headroom word which the register was initialized. The 2080 reads a Headroom



Register by strobing either HR1/ or HR2/ low enabling the tristate drivers Al2 or Bl2 onto the 8080 data bus. The rising edge of the strobe triggers a monostable which presets the corresponding Headroom register.

FPC DEBUG

A feature has been incorporated into the Floating Point Converter card which allows the analog input and output system to run in the absence of any signals from the High Speed Processor. When the ARU, DMEM, and T&C cards are removed, a wired - AND line, FPC DEBUG, floats high causing the Floating Point Converter card to substitute internally generated control signals for those nomally driving over external lines. The Input Cycle Counter becomes permanently enabled and is used to generate the various control signals needed to transmit data from input channel 1 (LEFT) to output channels A and B. and from input channel 2 (RIGHT) to output channels C and D.

Resetting of the counter occurs when a count of 99 is decoded setting the sampling interval to 50 msec. The clock signal running the card is switch to the 2.048 mHz crystal controlled o2/ from the 8080 card. The RD AD/ and WR DA/ commands are generated by decoding states 31 and 63 (decimal) from the Input Cycle Counter. Lastly the output select codes are generated from bit 5 of the Input Cycle Counter.



24May79

DOCUMENT #010-01601

## BLC / SBC BOARD

The single board computer specified is a National BLC - 11 or a Intel SBC 10/A. Both have 1k of RAM memory at 3C00 to 3FFF. Both also support four 5 volt 2716 ROM's to provide a total of 8k of ROM at 0 to 1FFF.

NOTE: For product development and test we have a number of BLC - 14's (4k of RAM) and some are equipped with 2708 ROMS. Do not ship these boards.

The following information describes how we set up and use the board - for more detailed information refer to the "BLC 80/11, 12, 14 Board Level Computer Hardware Reference Manual published by National Semiconductor.

The BLC - 11 has 3 parallel ports and one serial port. We configure the serial port to make the computer act as a RS232 data set. During debug and test we configure the "band" rate to 9600 - prior to shipping we will reset the data rate to 300 band, a rate compatable with a large number of terminals and printers.

This port is used to "down load" diagnostics and to provide expanded I/O for diagnostic procedures.

For:

 9600 Band
 Jumper
 4 - 11

 (300 Band
 Jumper
 4 - 8

We will test the 300 rate prior to shipping.

PARALLEL PORTS

 $\bigcirc$ 

We use the "A" port in MODE 2 - that is port A is bi-directional and port C provides control bits for use with port A and control the remote head. Port B is used in MODE  $\emptyset$  - and provides us 4 output bits to the Control Head.

\* See Control Head operation for a detailed description. See pg. 4 -35 Hardware Reference Manual for Port description.

The Single Board Computer "SBC" interacts with the 224 High Speed Processor "HSP" through its I/O Bus Multi-Buss.

\* See Intel AN-28 for a thorough description of this Puss.

In order to prepare a new board for 224 we have several components to insert and a few jumper changes to make.

The new boards are shipped with the jumpers in default settings - in most instances this is the correct setting for our purposes.

The following table lists all jumper settings organized in numerical order. Those settings which require changing are indicated. All settings should be verified to be on the safe side.

Baud rate setting is called out in a seperate table.

For complete understanding of jumper settings refer to the Hardware Reference Manual.

| 3 - 4          |                            |
|----------------|----------------------------|
| 13 - 14        | 67 - 58                    |
| 15 - 16        | 70 - 71 FOR 2716           |
| 19 - 20        | 73 74                      |
| 33 - 34        | 4 = 5 1200/300 BAUD        |
| 35 - 36        | (() (4 - 11) 9600 BAUD     |
| 44 - 45        | EARY PROTOTYPES<br>ONLY    |
| 46 - 47        | 41 - 43 BIDIRECTIONAL PORT |
| 48 - 49        |                            |
| Ø - 51         |                            |
| 54 - 55        |                            |
| - 57           | 37 - 38 COMMUNICATIONS     |
| - 62           | 2 - 3 R5232                |
| 3 - 64         | 27 - 28 DATA SET           |
| 8 - 89         | 29 - 3Ø                    |
| 0 - 91         |                            |
| 30 - 81        | 22 - 23                    |
| 83 - 84 BLC 11 | 25 - 26                    |
| 85 - 87 ONLY   | 65 - 66                    |
| 79 - 80        |                            |
| 82 - 83 BLC 14 |                            |
| 85 - 85 ONLY   | 4 - 11 9600 BAUD           |

BLC Jumper List For BLC - 11/14 Using 2716 ROMS in 224 Application

After setting jumpers install 7437's in positions U3 and U6. Install a jumper plug header in U4 with pins 1 - 12 and 4 - 6 jumped.

Install 2716 ROM's in U23, 24, 25 and 26. Always install left to right 23 -> 26. NOTE: That the actual order of installation for 2716 ROMs is Left slot first, then the third slot, second slot and then the fourth slot-eg. [23] [25] [24] [26] The actual ROM's, quantity and contents will be defined in the 224 Software Installation Guide. The actual ROM's installed are determined by the programs purchased by the user. After set up of the SBC it may be tested by installation into a known good 224 and running both diagnostics and actual application programs.

These tests will be added to this document as they become available. TEST PROCEDURE to be appended upon completion of TEST SOFTWARE.



7April8Ø

DOCUMENT NO. 010-01858

## THEORY OF OPERATION - AUDIO INPUT BOARD

The Audio Input Board "A-IN" gain conditions, filters and digitizers two input channels in a floating-point format. The major subsections of the board are:

A. Input Gain Conditioning and Filtering

- B. Sample & Hold and Multiplexer
- C. Gain Ranger
- D. Analog to Digital Converter (ADC)/

#### INPUT GAIN CONDITIONING

Inputs are tranformer coupled and then gain conditioned by a buffer stage with an adjustment range of 15dB. The nominal level at the output of buffer stage U1 is +13dBm (5 volts peak) at 1kHz. This amplitude will just cause limit or full scale of the floating point ADC.

Diode clamps are provided to prevent overloading the input stage of Ul.

FILTERS

The input filters are 7 pole active eliptical networks synthesized from FDNR networks. Each pole pair has a trim adjust to compensate for component tolerances. A complete adjustment procedure is described in the test procedure for the Input card.

The nominal cut-off frequency for the input filters is 8kHz to prevent out of band input frequencies from forming alias tones when sampled at 20kHz. The next stage is a shelving pre-emphasis network which provides 2.6dB of boost at 2kHz and 8.15dB at 8kHz. The last filter stage provides aperture correction to compensate the slight amount of high frequency loss introduced by the sample process.

# SAMPLE & HOLD AND MULTIPLEXER

The input sample and holds (S & H's) are designed so that when one channel is tracking, the other channel will be in the hold mode. CHLL signal is in the control signal and places U20 in the hold mode when high or at logic one this logic one will simultaneously place U21 in the track mode.



## DOCUMENT NO. 010-01858

Analog Switch U22 is controlled by an inverted and level shifted version of CH1L - HLCH1L/. This switch is arranged so that the "held" channel will be commutated to the Gain Switch amplifier (GSA) stage. Figure (1) is a complete timing diagram for this circuit.

## GAIN RANGER

Both filtered channels are sent to precision full wave rectifier circuits which give a positive output equal to the peak amplitude of their inputs. The tracked channel rectified output is routed by Analog switch Ul4 to an amplitude quantizer made up of 5 comparators biased at 5.0V, 2.24V, 1.12V, 0.56V, and 0.280 Volts. These thresholds are arranged so that 5 Volts corresponds to limit for the ADC and that each of the lower thresholds are 6dB apart and allow determination of the optimum gain to be used for the GSA. The following table of comparator outputs show how the proper gain is selected for various amplitude signals.

| SIGNAL      | U15-13<br>(5.ØV) | U15-1<br>(2.2V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   | U16-1<br>560MV | U16-2<br>280MV | GAIN<br>A | IGAl | IGA   |
|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------|-----------|------|-------|
| >5.ØV       | Ø                | ď                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Ø | Ø              | ĕ              | ødB.      | ø    | <br>Ø |
| 2.24-5.0    | Ĺ                | J to the second | Ø | ø              | Ø              | ₫dB       | Ø    | ß     |
| 1.12-2.24   | 1                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ø | Ø              | Ø              | 6dB       | ø    | 1     |
| 560mV-1.12V | 1                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1 | Ø              | Ø              | i2dB      | 1    | ų     |
| 280mV-560mV |                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 | 1              | ø              | 18dB      | ì    | i     |
| <28ømV      |                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 | 1              | 1              | 18dB      | 1    | 1     |

The above comparator outputs are decoded and latched to provide gain control signals IGA# and IGA1.

The 5 Volt and the 280MV comparator outputs are needed for headroom display purposes only while all of the additional comparators provide gain change information and headroom display. Note that the gains are arranged so that 6dB of gain is added whenever a signal falls below 45% of full scale. A signal approaching 45% of full scale would then be increased by a factor of two to about 90% of full scale so as to better take advantage of the ADC's useful dynamic range. It is probably worth calling attention to the fact that the actual technique of gain ranging used here is commonly referred to as instantaneous floating point coversion - that is, an appropriate gain is selected immediately prior to converting each sample. The gain thus follows the envelope of the converted signal. DOCUMENT NO. Ø10-01858

It can be demonstrated that good signal reconstruction can be achieved provided that the ADC is properly offset so as to deliver a zero code for  $\emptyset$  Volts input.

Cood gain match is provided by using a precision resistor network to set the gain of U23. The resistor feedback ratio is selected by Analog switch U24.

Since U24 conducts negligable current, errors due to switch resistance are negligable. U24 also provides a decode function for the gain bits HLGØ and HLG1. It can be shown that voltage offset in this stage is not important provided that it is proportional to gain.

Maximum offset due to accumulated errors should never exceed 80MV at this stage output.

ANALOG TO DIGITAL CONVERTER

The Analog to Digital Converter (ADC) is a successive approximation type. A 12 bit current output DAC is sequenced by a SAR chip U26. This device receives its start command and conversion clock (STCONV) and (CNVCLK) from the FPC card. An LM211 comparator is used to compare the DAC's output with the input signal - the output of this comparator is used as the data input to the SAR. Refer to the timing diagram for details of this circuits operation.



7April80

DOCUMENT NO. Ø10-Ø1857

# THEORY OF OPERATION - AUDIO OUTPUT BOARD

The Audio Output Board provides 4 output/channels serviced from a single time shared DAC and Gain Switch Amplifier.

The DAC U2 is updated with a 12 bit word DAØ - DA11. The DAC responds with an analog output in the range of -5 to +5 Volts. Gain control is set by two bits OGA1 and OGAØ which program analog switch U3. U3 selects one of 4 taps from a precision divider network RD2. Gain selection is either 1, 1/2, 1/4, or 1/8 +/-0.05%. U4 operates as a high input impedance follower to prevent loading of the attenuator network.

Channel selection signal OUTA, B, C or D becomes high 2.93us after DAC and Gain data becomes valid. This delay allows time for the DAC and GSA to settle prior to placing the selected output sample and hold in the sample mode. The OUT (sample) command is valid for 6.8us. During this time U6 switches the output gain conditioned DAC voltage to capacitor Cl3, 16, 17 or 20. U7 and U8 provide high impedance buffering to prevent discharge of the sample capacitors during the hold period.

The +7 and 7 Volt CMOS switch bias is provided by Zener regulators CR5 and CR6. Power-on muting function is provided by transistor Q9 which is held in cut-off for several seconds after power is applied. RI59 charges a 22uf capacitor from -7 Volts towards +7 Volts. Saturation of Q9 places a ground signal on pin 6 of U3 thus enabling it to pass signal.

Output de-emphasis is provided by stages U13 and U21. Filtering is provided by 7 pole Cauer (elliptical) filters. Adjustments to compensate component sensitivity are provided for each section. These settings should never need adjustment provided related components are not changed. Should adjustment be required the following procedure is given. The same procedure is applicable for each section.

- A. Inject 11.815 kHz at 0.5 Volt peak into R43 high side. Adjust R19 for a null at the R20, 26 node.
- B. Inject 10.24 kHz at 0.5 Volt peak into the R20, 21 node. Adjust R25 for a null at the R26, 27 node.
- C. Inject 19.12 kHz into the R26, 27 node. Adjust R31 for a null at the R32, 33 node.

DOCUMENT NO. 010-01857

The output stage consists of a level adjustment potentiometer and an op-amp stage with complementary output transistor buffers. Overall, negative feedback is provided around the stage to maintain fixed gain and provide low distortion. A loading network is also provided to maintain high frequency stability.

Each output stage drives an output transformer on the Chassis transformer card. The output transformer provides a voltage gain of about 2.5.



24May79

DOCUMENT NO. Ø10-01600

#### THEORY OF OPERATION - REMOTE CONTROL HEAD

#### INTRODUCTION

The Remote Control Head consists of two board assemblies joined by a 27 conductor flexible cable.

The display and push button board has no electronics other than 3 diodes, 8 current limiting resistors, switches and LED displays. The second board contains all the electronics, slidepots and a 25 pin I/O connector. The I/O connector contains 14 signal wires and 2 power wires - the remainder of the 25 lines are used for digital and chassis ground returns. Ground returns are placed between signal lines which could interfere with each other. This technique together with the power delivery scheme allow use of reasonably long ribbon cables with good results.

The Remote Head interfaces to the BLC/SBC board level computer through a 25 pin cable then makes a transition at the mainframe to a 50 conductor cable which in turn connects to the Jl edge connector of the SBC/BLC board.

The transition from 25 to 50 conductors is made at a small board called a Transition Board. The Transition Board is also used as a point to inject a 10 Volt RMS AC power source from a seperate secondary of the power transformer. The 10V is fused on the Transition Board to protect against cable shorts or similar fault conditions.

Table 1 lists all the cable runs and tie points between the Control Head and the SBC/BLC Computer Board.

|                                            | REMOTE HEAD WIRE LIST          | $\frown$      |
|--------------------------------------------|--------------------------------|---------------|
|                                            |                                |               |
| 25 Connectors/Panel                        | 50 Pin Cable, Xsistion         |               |
| to Mainframe Cable                         | Connector/SBC/BLC Edge Conn.   | Function Name |
|                                            |                                |               |
| 1                                          | 2                              | )) GND        |
| 2                                          | 1                              | PB3           |
| 3                                          | 3 (( <                         | PB2           |
| 4                                          | 5 (\))                         | PB1           |
| 5                                          | 7                              | PBØ           |
| 6                                          | 4, 6, 8                        | GND           |
| 7                                          | * TO CHASSIS                   | CHASSIS GND   |
| 8                                          | 20                             | GND           |
| 9                                          | 21, 29                         | PC1           |
| 10                                         | 30                             | GND           |
| 11                                         | 25<br>26<br>33                 | PCØ           |
| 12                                         | 26                             | GND           |
| 13                                         | 33                             | PA7           |
| 14                                         | 35                             | PAG           |
| 15                                         |                                | PA5           |
| 16                                         | $(39)^{\circ}$                 | PA4           |
| 17                                         |                                | PA3           |
| 18                                         | 45                             | PA2           |
| 19                                         | 41                             | PA1           |
| 2Ø<br>21                                   | 43                             | PAØ<br>GND    |
| $\begin{array}{c} 21\\ 22 \\ \end{array} $ | 24, 36, 38, 40, 42, 44, 46, 48 | AC1           |
| 22 23                                      | * TO 10 VOLT<br>SECONDARY      | AC1<br>AC1    |
| 23                                         | * TO 10 VOLT                   | AC1           |
| 25                                         | SECONDARY                      | AC2           |
|                                            | SLEONDANI                      | ncz           |
| * NOT CONNECTED TO SBC                     | C/BLC BOARD                    |               |
|                                            |                                |               |
| $\gamma($                                  |                                |               |
|                                            |                                |               |
|                                            |                                |               |
| $\sim // \sim$                             |                                |               |
|                                            |                                |               |
|                                            |                                |               |
| $\sim$                                     |                                |               |

TABLE ] REMOTE HEAD WIRE LIST

THEORY OF OPERATION

POWER SUPPLY

DISPLAY SCAN

SLIDE POT DIGITIZATION

SWITCH DATA

#### POWER SUPPLY

The power supply consists of a full wave bridge with filter and a 5 Volt 7805 regulator. The unregulated DC is used to directly supply the LED displays.

The reason for rectification at the control head is to allow transmission of power through the control head without suffering IR voltage drop in the ground returns. Voltage drop in the ground returns would degrade noise margins and add LED noise spikes to the logic signals. Figure 1 indicates the various current paths and demonstrates this concept of an isolated control head power source.



#### DISPLAY SCAN

The display section is based on a scanned display concept in which all digits share a common segment drive. All digits are common cathode and current will flow through digit segments only if the cathode for that digit is grounded. The display and data transfer section of the Remote Head were designed to use as few as possible interconnection wires. All segment data goes out on 8 lines from Port A and a 4 bit digit address goes out on Port B. Port C sends out control signals to begin display and to start data conversion. (digitize pots).

The display cycle in controlled by software and at the end of this cycle the 8 Port A lines are used to send Pot or Switch data back to the computer. The address for the switches and pots would be the same as that just used for a digit during a display cycle. The following table lists the various display and read back device addresses. The commands sequence used would be as follows:

ACTION Load Digit, Port B Load Segments, Port A Sets PC2/, ACK/ Sets PC0 (ST Conv) Clears PCØ Delay Approx. 500us Clears PC2/ Sets PC1/, Read Enable  $\bigcirc$ Delay 12us Reads Data Clears PC1 ٠ Select Next Digit Repeat Sequence

Digit select is implemented by a 74LS42 4 to 10 line decoder. The digit selects are used to control 75376 high current drivers.

The LED's are arranged into 8 digits. Digits Ø, 1 and 2 are the 3 seven segment displays while digits 3 through 7 are groupings of the various discrete LED's on the panel. Refer to the schematic for details.

The segment drive is provided by 75327 dirver arrays current limited with 150 ohm resistors. Function RDENB is used to disable segment drive when the 8 data lines are used for transmission of POT or SWITCH data.

Each time a display cycle is started, one shot U2 is fired to enable the 75326 drivers for a period of several ms. In the event that the computer hangs the one shot will time out and shut down all displays to prevent sustained high current (50ma) from being drawn by any LED. It should be noted that the LED's are run at high current for a brief period of time. Since the average duty cycle is low the LED's will not over heat.

The preceived brightness level is enchanced by the high peaks even though the average current is quite low.

#### SLIDE POT DIGITIZATION

The ADC-#817 is a complete A/D subsystem capable of scanning up to 15 inputs and converting each input amplitude representation to an 8 bit binary code. The only inputs are clock, a start convert pulse and address.

The ADC-0817 is used in a ratiometric configuration - that is the pot high terminals and chip +REF. are tied to 5 volts and the low terminals and ground (0V) are tied to the -REF. The pots are noiw presenting the complete range from REF to +REF to the ADC as a linear function of Slide Position. The ADC translates this to 00000000-111111112 codes.

The start convert pulse (STCONV) is filtered for noise rejection and presented to the start-convert and address latch inputs of the ADC. The ADC will sychronize this command to its free running input clock and begin a conversion cycle. Within ~ 64 clock cycles or 128us assuming a 500kHz clock, the 0817 completes the conversion and presents its data to tri-state outputs which are hand-wired on. Selection of the desired pot is done by an internal analog multiplexer.

This device (ADC 0817) is a cmos circuit and should be treated so as to prevent static damage.

The clock is produced by a cmos/RC free-running square wave oscillator running at a nominal 500kHz +/- 150kHz (+/-30%). The actual conversion time will range from 70-130us. Frequency should be verified during pre-test. Data from the 0817 outputs is gated onto

the PAØ-7 data bus when REDENB/ is low and the digit address is  $\emptyset$  through 5. A tri-state LS244 is used for this function. Figure 3 shows typical waveforms for the ADC- $\emptyset$ 817.

## SWITCH DATA

The switches are all N.O. push buttons arranged in 3 bank corresponding to DIGITS 6 through 8.

Germanium diodes 1N283 are used to isolate each bank or column of switches in the event that more than one button is pressed at the same time.

The banks are wired into rows assigned to the PA  $\emptyset$ -8 data lines. Pull up resistors are provided to insure proper thresholding for the 224 tri-state buffers.

A complete bank or column of switches can be read when RDENB/ is low and the bands digit line is selected.  $\triangle$ 

Any pushed button will be put on the bus as a TTL low or a logic "1" as interpreted by the SMP/BLC computer.

Refer to the schematic or Table 1 for details of button and pot assignments.



24May79

# T & C CALIBRATION PROCEDURE

- 1. Connect Channel A scope to Pin 3 of U58 (sync. on A)
- 2. Connect Channel B to Pin 2 of U59 (Clip on the end of R2, 1K, Resistor).
- 3. Adjust C32 for a loop control voltage of between 3.6 and 4.0 volts (3.8 exactly is preferred) (actual voltage depends on jitter being reduced).
- 4. Verify absence of lock up by grounding Pin 3 of U53 and then removing ground. Loop should return to proper operation immediately.
- 5. Compare Pin 1 and Pin 3 of U58 to determine jitter should be 10ns or less. MCE can also be compared to Pin 1 of U53.

24May79 DOCUMENT NO. 010-01603

## ANALOG INPUT TEST PROCEDURE

- 1. EQUIPMENT REQUIRED
  - 1. 224 Frame with FPC and Analog Output Board (an SBC Board or 2MHZ clock will also be required).
  - 2. Signal Generator KHRON-HITE MODEL 4300A or similiar.
  - 3. Scope DC 25MHz 2 channel.
  - 4. Counter
  - 5. DVM
  - 6. Cables, Dip Clips and Probes.
  - 7. Noise and THD Measuring set up HP 331.

#### PROCEDURES

- Set up mainframe with board under test (BUT) on an extender card. Power up and measure +/- 70 supplies at test points. These voltages should measure 7 volts +/- .7V or 6.3 to 7.7 volts. Test points are next to input gain pots. Next check for hot IC's or any other abnormal condition. (Smoke is abnormal)
- 2. Inject signal (use a T connector to both input channels). Set OSC to 1kHz and +12dBm output. This 1kHz @ +12dBm source will be referred to as a standard input.
- NOTE: Steps 3,5,6,10,13-18 must be performed on all boards. These steps have an \* before the step no.
- \*3. GO FOR BROKE

This procedure will allow you to test for overall card operation prior to detailed operation. If it passes this test we call it a PDGB (Pretty Damn Good Board). If it does not pass, the following procedures will narrow down the problem. In either event certain performance and calibration tests will still have to be done.

Check for audio output on channels A, B, C, and D. Adjust Input Gains Rl and R2 for an output level of +12dBm (just below limit). Outputs A and B will be from the LEFT. Input and Outputs C and D will be from the RIGHT input.

For abnormal or missing outputs try to record the symptoms for latter reference to help you narrow down problems.

### 4. TEST AND CALIBRATION

Test and Calibration - STD Input

Adjust Input Gains Rl and R2 for +/-5V swing at Ul pin 1 and pin 7. Verify a clean undistorted +/-5V signal at U6 pin 7 and Ull pin 7.

If signal at U6 and U11 pin 7 is not proper, do a stage by stage check to determine the problem before proceeding.

# \*5. FILTER CALIBRATION

This procedure can either be performed using a 3 frequency calibration oscillator or a standard oscillator with a frequency counter attached to insure accurate setting. Use an amplitude of +/-0.5V peak.

- A. Inject 11.815kHz at the input of Ul (Refer to schematic Ø6Ø-Ø1321). Monitor signal at node of R13, R15 (R4Ø, 42, channel 2). Adjust R19 (R46 for channel 2) for a null at the measurement point.
- B. Inject 10.240kHz @ 0.5V peak at R13, R15 node (R40, 42 for channel 2). Adjust R25 (R57 for channel 2) for a null at the node of R14, R21 (R41, 48 for channel 2).
- C. Inject 19.120kHz @ 0.5V peak at R14, R21 node (R41, R48 for channel 2). Adjust R31, R57 for a null at R20, R27 node (R47, R54 for channel 2).

If any nulls can't be obtained, carefully examine all component values associated with stage in question.

Place a dot of green lacquer on each calibrated pot to prevent future tampering.

\*6. FILTER BANDPASS

Input 1kHz at 0dBm to both channels. Monitor filter output at U5 pin 6 (U10 pin 6 for channel 2). Sweep the oscillator through the range of 100Hz to 10kHz, observe frequency response. Refer to Fig (1A) for a correct response. Investigate any deviations from this plot greater than 0.5dB.

# 7. COMPLETE INPUT RESPONSE

Monitor U6 pin 7 (Ull pin 7 for channel 2). Compare this response to Fig.(1B) - investigate any deviations greater than 0.5dB.

# 8. VERIFY OPERATION

Verify operations of full wave rectifier circuits and functioning of Analog switch by probing U14 pin 15. Compare to Fig. (2).


## 9. VERIFY THRESHOLD POINTS OF COMPARATORS

Verify threshold points of comparators U15 and U16 - all voltages should be ratioed within 1% and accurate to with +/-2% on an absolute basis.

The following table list's the voltage limits for this test point.

 NOMINAL
 5V 4.9 to 5.1V

 NOMINAL
 2.24V 2.20 to 2.28

 NOMINAL
 1.12V 1.10 to 1.14

 NOMINAL
 .560V 0.549 to 0.571

 NOMINAL
 .280V 0.274 to 0.285V

\*10. VERIFY HEADROOM DISPLAY - (If full 224 Chassis available)

| GENERATOR LEVEL                                  | -24 -18                        | -1? | -5 | ø     |
|--------------------------------------------------|--------------------------------|-----|----|-------|
| +12dBm                                           | x                              | x   | x  | <br>x |
| +11dBm                                           | <b>X</b> (()) <b>x</b>         | x   | х  | ø     |
| +5dBm                                            | $\mathbf{x} \smile \mathbf{x}$ | x   | Ø  | Ø     |
| -1dBm <                                          | //x x                          | ø   | ø  | ø     |
| -7dBm                                            | x Ø                            | ø   | ø  | ø     |
| -13dBm                                           | ØØ                             | ø   | ø  | ø     |
| $\begin{array}{c} X = ON \\ O = OFF \end{array}$ |                                |     |    |       |

11. GSA OPERATION

Input a 100Hz +12dBm signal to both channels. Sync. scope from generator output. Observe waveform at U23 pin 6. Gradually lower input and observe action of Gain Ranging. Compare this operation to a known good board.

# 12. ANALOG TO DIGITAL CONVERSION

Sync. scope on CHIL and observe STCONV pulse and CNVCLK signals. Compare to Fig. (3). Use a lkHz standard input and observe each SAR output at U26 in the following order 21, 20, 19, 18, 17, 16, 9, 8, 7, 6, 5, 4. Compare to Fig. (4). Check for stuck or shorted bit lines.

If operation is inproper, check U27 comparator operation.

#### \*13. OFFSET CALIBRATION

Assuming that the Input Analog Board is working correctly a single offset calibration is now required. (Mainframe +/-15V must be 15+/-100MV). Power down and carefully remove U23 connect jumper from U23 socket pin 6 (hook onto CR21 cathode) and connect the other end of the jumper to a quiet ground, C73 low side. Power up and connect one scope channel to U19 pin 1 (CHIL) and the second scope channel to U26 pin 21 (MSB). Sync. the scope on CHIL (positive going) and set scope to 5us / DIV. and 2V / DIV. on each channel. Offset (R90) should now be adjusted so that the MSB dithers between 1 and 0 with equal intensity when viewed on the scope.



Place a dot of green lacquer on R90 and power down and replace U23. The above procedure insures that the ADC responds with code 10000000000 or 01111111111 for a true 0 volt input. This will insure good gain step matching during output conversion.

#### \*14. GSA OFFSET

With both inputs terminated with 600 ohms, measure offset at pin 5 of U23. Sync. scope on CHIL and use a unity gain probe to measure offset. Max offset for channel 1 or channel 2 should be less than 80MV.

\*15. CHANNEL SEPARATION

Insert standard input into both channels. All outputs should read +12dBm out. Remove the left input 600 ohms termination and measure output C and D - output should be at least 60dB below limit or less than -48dBm. Repeat for outputs A and B while inputing to LEFT channel - terminate RIGHT input. Output should again be -48dBm or less U22 performance greatly influences channel seperation. \*16. THD AND NOISE

THD and noise at lkHz and 8kHz should be measured for both LEFT and RIGHT channels.

at +12dBm and 1kHz THD and noise should be less than .05%

at ØdBm in and 8kHz THD and noise should be less than 0.5%.

### \*17. NOISE

With inputs terminated and with a known good output card both LEFT and RIGHT channels should have an output noise reading as per the following:

|                  |           | WIDE BAND<br>20 -20kHz | AWEIGHTED |
|------------------|-----------|------------------------|-----------|
| abs              | olute     | <-58dBm                | <80dBm    |
| rel              | to +12dBm | 80db S:N               | 92db S:N  |
| *18. INPUT SENSI | TIVITY    |                        |           |

Adjust generator output for +8dBm. Advance input gain adjust pot until limit is reached - the gain pot should be close to its full clockwise rotation. Next set generator for +18dBm and rotate input gain pot CCW until the unit just comes out of limit. This should be close to full CCW rotation.

Design tolerances allow most machines to operate with a +7dBm to +22dBm input range - however the spec is +8 to +18dBm.

### 24May79

Document #010-01604

## ANALOG OUTPUT TEST PROCEDURE

### 1. EQUIPMENT REQUIRED

- 1. Known good 224 Mainframe with SBC, FPC and Analog Input Cards.
- 2. Scope
- 3. Test Oscillator KHRON-HITE 4300 or similar. \* Three frequency Oscillator for filter calibration is optional
- 4. THD and Noise measuring test set HP 331 or similar.
- 5. Frequency Counter
- 5. Noise Meter
- 7. Extender Card
- 8. 600 ohm load

#### PROCEDURE

Install board on extender card and power up 224 in self-test mode. Check for overheating components or any other signs of abnormal behavior.

- 1. Test (measure) +/-7V supplies correct range would be 6.3 to 7.7 volts.
- 2. Set generator for +12dBm @ 1kHz (standard input). Check each output channel for output audio.
- 3. Verify that each output can deliver +8 to 18dBm output into a 600 ohm load after performing this test on each output set each output gain for +12dBm exactly.
- NOTE: Each output stage has a test point on the high side of it's attenuator pot. These test points should give +5 volts output at 100Hz when the input ADC is just at the "limit" point. Limit can easily be seen when the waveforms begin to flat-top. This action is very obvious even for higher frequency signals if the sample and hold outputs are examined (U7 and U8 pins 1 and 7).

# 4. CALIBRATE FILTERS

Each of the four output filters have 3 null adjustments to compensate component sensitivity. The procedure outlined below for channel "A" should be done for all four channels.

A. Inject 11.815kHz at 0.5V peak at R43 high side. Adjust R19 for a null at the R26, R276 node.

B. Inject 10.24kHz @ .5V peak into the R20, R21 node and adjust R25 for a null at the R26, R27 node.

C. Inject J9.12kHz into the R26, R27 node and adjust R31

If nulls can't be obtained, carefully examine all component values of the stage in question.

- D. Repeat for channels B, C, and D. Refer to schematic for corresponding test points
- 5. OUTPUT FREQUENCY RESPONSE

Verify system frequency response for each channel against Fig. 1

6. THD, NOISE AND OFFSET ADJUST

THD and Noise to be measured at 1kHz and 8.0kHz.

| +12dBm IN | lkHz | < .05% max |
|-----------|------|------------|
| ødBm IN   | 8kHz | <.58 max   |
|           |      |            |

7. CHANNEL SEPARATION

Remove LEFT channel input and terminate input. Provide STD input to RIGHT channel. Residual signal measured in channel A and B should be 60dB below +12dBm or -48dBm max.

Remove RIGHT channel input and terminate. Restore input to LEFT channel. Again residual in channel C and D should be less than -48dBm.

## 8. POWER OR DELAY

Check operation of power on delay circuit (Q9). Audio output should enable within 2 to 3 seconds of power up.



Figure 1.1 Model 224 Block Diagram



. . .































ł

















t (SHEBL) ADV SOW / > (SHEBL) ADV SOW / > 10 19 146 12 20500 0. 30 8 2 11 ALRZ A 0 15 YE YI 1 ADR 3 2 73 ALR5 3 c YE 12 12 (1) 7 (1) 7 (1) MLS/38 YS 71 014 74 4007 70 6 ٢S 0, ALR & 4 9 Æ 02 B 16 7 Ur1 £ 13 62A 7420 47 400 1 Dr 6 11 241504 ADR BUS 15 12 4 CA COLOC õ LD U.87 cy 15 10 1ē ET. er 745161 7 EP BCDCKC , 3 1 5 6 2 1 5 ξra Z in ANI-AS) OSC > R'S WV -0-51 -0-29 A2.50 D A2.52 D RLS P1.9 0.58 -0-3x ž - 21 201.10 120 L c.7.c.10, C.89 L51 ØI I C7 (29 (56 ] C/6, C4, C4, CAR CA 2-0 í, E 22 AL 4 . . #1 -21 { - 10 T OPRY õ.o~ -Vero Q1-3 Q1-4 D1-5 0 \*\* <u> "</u> A-6 A-91 DI-82 rer a ...... -. S 28 18 12-44 123 26 387 19 242 26 387 19 242 243 26 242 48 26 248 252-282 262 283 <u>---</u>---متو: من CIS, CAS 660 21.85 22 4 44.1 47-2 4-1 47-12 47-12 47-12 47-12 47-12 47-12 47-12 120%. 18 TI INT Y 13 ľ, त्य 578 24 Q 6. ----**FTS** <u>-16</u> d.\*\* AXC. 10 TIRE A. 72 ů ď 22 14 0 ~21 Γ Æ PSARS R I AL Q-24 BUL & CALOR 11 8451 15 ξō ULL RUS ROD ₽₽ ç 1 **C9** 4.3 3 CANSSIS 640 .734 đ ở 0-R.D ----cor 27 a ue1 19 21 ø, **0**" s TTC 1. COL. TO CAR OR DAW TOMMAR ADT JS A **4** 1 £1 A A8 3 N. -0 03 11 TET Ł 4 FC4 9 CLK -Ô 44 \* 18.5 πc *0*5 1640 aio .13.15 c. 06 007 87 (2011-A2) 2011/ > (211-A2) 62 > Ň 1007 21 1 (sur AS) ATSAT > (SHADE) ADAY > t 7 5 8 6 1 LOGIC PROCESSOR

ð

5

7

8











# Model 224 Backplane Signals

Connector P1



Model 224 Backplane Signals

Connector P2

.

| ł | SBC80             | DMem             | T&C           | AR'              | u FP                                  | 1  | IN AC | TUC<br>I     |
|---|-------------------|------------------|---------------|------------------|---------------------------------------|----|-------|--------------|
|   |                   | DPORT<br>M52     | 3/            | _ <del>×</del>   |                                       |    |       |              |
| _ |                   | MC<br>DPORT      |               |                  |                                       |    |       | DA           |
|   |                   | DPORT 4          | 5/            | <del>*</del>     |                                       |    |       | DA           |
|   |                   | MEMAC            | I             | - <u>×</u>       |                                       |    |       | DA           |
|   |                   | WR X8            | 16/           | -×               |                                       |    |       | D.           |
|   |                   | OFST Ø           | 1             |                  |                                       |    |       |              |
|   |                   | OFST 2<br>OFST 3 | /             |                  |                                       |    |       | DA           |
|   |                   | OFST 4           | / <b>I</b>    |                  |                                       |    |       | DA           |
|   |                   | OFST 5<br>OFST 6 | ( <b>)</b>    | <del>X</del>     |                                       |    |       | DA           |
|   |                   | OFST 7           |               | <del>`````</del> |                                       |    |       | DA           |
|   |                   | DEST 9           | /             |                  |                                       |    |       | DA           |
|   |                   | <u> </u>         | /             |                  |                                       | )/ |       |              |
|   |                   | DF57 (3          | . (           |                  |                                       |    |       | <i>D</i> A/  |
|   |                   | HALT/.           |               | -×               |                                       |    |       | PA           |
|   |                   | MEHW/<br>RD XRE  | GI CONTRACTOR | - <del>3</del>   |                                       |    |       | 106          |
|   | Ø2/               | X XFER C         | ٨             |                  |                                       |    |       | OG           |
|   |                   |                  |               |                  |                                       |    | OUTA  | 土            |
|   | ¥×_               | MS1              |               | /                | $2 \rightarrow -$                     |    | 0155  | +            |
|   | ×                 |                  |               | (                | <u> </u>                              |    | PUTC  | Ŧ            |
|   | ¥-                |                  |               |                  |                                       |    |       | 1            |
|   |                   |                  |               | $\rightarrow$    | $\smile$                              |    |       | $\pm$        |
|   | ^                 |                  |               |                  |                                       |    |       | +            |
|   | *                 |                  |               | AT               |                                       |    |       | $\mp$        |
|   | ×                 |                  | /D            | NB WSTB          |                                       |    |       | 上            |
|   |                   |                  |               |                  |                                       |    |       | $\pm$        |
|   |                   |                  |               | WAG              |                                       |    |       | $\mathbf{F}$ |
|   | ×                 |                  |               | Ap/              |                                       |    |       | 十            |
| _ | ×                 |                  |               | MI<br>SIGN /     |                                       |    |       | $\pm$        |
|   | <u> </u>          |                  | 7             | ERO/<br>D RIEG / |                                       |    |       | +-           |
|   |                   |                  |               | 51<br>Mađ        |                                       |    |       | $\mathbf{T}$ |
|   | ¥                 | ^,               |               | ARU CK           | · · · · · · · · · · · · · · · · · · · |    |       | 十            |
|   | <u>t</u> <u>t</u> | ·                |               |                  |                                       |    |       | 土            |
|   |                   |                  | $\rightarrow$ |                  |                                       | -  |       | +            |
|   | ¥*                |                  | <del>)}</del> |                  |                                       |    |       | 干            |
|   | ×                 |                  | 2             |                  |                                       |    |       | 十            |
|   | T                 |                  |               |                  | i                                     |    | -     |              |

.

•





,







