# Радио Уређај RU-20 (Collins PRC-515) Техничко Упутство

(за штампање на А4 формату)

### Yugoslav RU-20 (Collins PRC-515) Radio Set Instruction Book

(for printing on 8.5x11 in. letter size format)

523-0769144-001211 1 July 1978

•

# Rockwell International

٠

instruction book

# COLLINS AN/PRC-515 RADIO SET

Collins Telecommunications Products Division Electronic Systems Group Rockwell International Cedar Rapids, Iowa 52406

Printed in the United States of America

#### TABLE OF CONTENTS

٠

| Sect | ion         |                                                 | Page |
|------|-------------|-------------------------------------------------|------|
|      | INTRODUCT   | 'ION                                            |      |
| I    | DESCRIPTIO  | N                                               |      |
|      | 1.1         | Purpose                                         | 1-1  |
|      | 1.2         | Equipment Supplied                              | 1-1  |
|      | 1.3         | Accessory Equipment                             | 1-1  |
|      | 1.4         | Equipment Specifications                        | 1-5  |
|      | 1.5         | Equipment Description                           | 1-6  |
|      | 1.5.1       | Receiver-Transmitter Group OR-5007/URC          | 1-6  |
|      | 1.5.2       | Storage Battery BB-706/U                        | 1-6  |
|      | 1.5.3       | Radio Set Harness MT-5167/PRC-515               | 1-6  |
|      | 1.5.4       | Antenna AS-5093/PRC-515                         | 1-6  |
|      | 1.5.5       | Handset H-5017/GR                               | 1-6  |
|      | 1.5.6       | Headset-Microphone II-5016/PRC-515              | 1-6  |
|      | 1.5.7       | Electrical Power Cable Assembly CX-5229/PRC-515 | 1-6  |
|      | 1.5.8       | Battery Charger PP-5267/U                       | 1-6  |
|      | 1.5.9       | Direct Current Generator G-5002/PRC-515         | 1-6  |
|      | 1.5.10      | Telegraph Key KY-5033/PRC-515                   | 1-7  |
|      | 1.5.11      | Antenna AS 5094/PRC-515                         | 1-7  |
|      | 1.5.12      | Antenna Counterpoise AS-5095/PRC-515            | 1-7  |
|      | 1.6         | Operating Configurations and Options            | 1-7  |
|      | 1.6.1       | Standard Configuration                          | 1-7  |
|      | 1.6.2       | Spare Battery Option                            | 1-7  |
|      | 1.6.3       | Generator Option                                | 1-7  |
|      | 1.6.4       | Cold Weather Configuration                      | 1-7  |
|      | 1.6.5       | Antenna Options                                 | 1-8  |
|      | 1.7         | Principles of Operation                         | 1-8  |
|      | 1.7.1       | Receive Functional Theory                       | 1-8  |
|      | 1.7.2       | Transmit Functional Theory                      | 1-8  |
|      | 1.7.3       | Tuning Functional Theory                        | 1-11 |
|      | 1.7.4       | Receiver-Transmitter Group OR-5007/URC          |      |
|      |             | Detailed Theory                                 | 1-11 |
|      | 1.7.4.1     | Receiver Transmitter Control A2, C-5310/URC     | 1-11 |
|      | 1.7.4.2     | Radio Receiver-Transmitter A1, RT-5047/URC      | 1-12 |
|      | 1.7.4.2.1   | Receiver Theory                                 | 1-12 |
|      | 1.7.4.2.1.1 | Broadband Amplifier A1A3                        | 1-12 |
|      | 1.7.4.2.1.2 | Mixer A1A2                                      | 1-15 |
|      | 1.7.4.2.1.3 | ΙΓ/ΛΓΛΙΑ5ΑΙ                                     | 1-16 |
|      | a           | AM Receive                                      | 1-16 |
|      | b           | USB Receive                                     | 1-17 |
|      | 1.7.4.2.2   | Transmitter Theory                              | 1-18 |
|      | 1.7.4.2.2.1 | $Logic/T_X \wedge 1 \wedge 5 \wedge 2$          | 1-18 |
|      | 1.7.4.2.2.2 | IΓ/ΛΓ Λ1Λ5Λ1                                    | 1-18 |
|      | a           | Sidetone and Low Voltage Input                  | 1-20 |
|      | ხ           | ALC                                             | 1-27 |

i

#### Section

| 1.7.4.2.2.3      | Mixer A1A2                                             | 1-25         |
|------------------|--------------------------------------------------------|--------------|
| 1.7.4.2.2.4      | Broadband Amplifier A1A3                               | 1-26         |
| 1.7.4.2.2.5      | Frequency Synthesizer A1A6                             | 1-26         |
| · a              | Frequency Standard A1A6A1A1                            | 1-29         |
| Ն                | Fixed Frequency Divider A1A6A1A2                       | 1-29         |
| с                | Lf Phase-Lock Loop A1A6A1A3                            | 1-30         |
| d                | Frequency Converter A1A6A1A4                           | 1-30         |
| С                | HF Phase-Lock Loop A1A6A2A3,                           |              |
|                  | Variable Frequency Divider A1A6A2A2, and               |              |
|                  | Voltage Regulator A1A6A2A1                             | 1-31         |
| 1.7.4.2.2.6      | Power Supply A1A4                                      | 1-33         |
| 1.7.4.2.2.7      | Receiver-Transmitter Chassis A1A1                      | 1 - 34       |
| 1.7.4.3          | Amplifier Coupler A3, AM-5280/URC                      | 1 - 34       |
| 1.7.4.3.1        | Tranismit Theory                                       | 1-34         |
| 1.7.4.3.1.1      | Power Amplifier A3A4                                   | 1-34         |
| 1.7.4.3.1.2      | Bandswitch A3A5                                        | 1-36         |
| 1.7.4.3.1.3      | Discriminator A3A6                                     | 1-36         |
| a                | Loading Discriminator, Part of A3A6A1 and A3A6A2       | 1-36         |
| h                | Phasing Discriminator, A3A6A3 and part of A3A6A1       | 1 - 38       |
| e                | Forward Power Discriminator, Part of A3A6A1 and A3A6A2 | 1 - 39       |
| d                | Reflected Power Discriminator, Part of A3A6AH and      |              |
|                  | Λ 3Λ 6Λ 2                                              | 1-40         |
| C                | ALC Detector                                           | 1-41         |
| 1.7.4.3.1.4      | Rf Tuning Network                                      | 1-41         |
| a                | Autotransformer A3A9                                   | 1-41         |
| b                | Tuning Capacitor A3A7                                  | 1-42         |
| 0                | Tuning Coil A3A8                                       | 1-46         |
| 1.7.4.3.1.5      | Control Logic A3A2                                     | 1-46         |
| 81<br>1.         | Frequency Decoding                                     | 1-46         |
| b.               | Tune Logie                                             | 1-48         |
| 1                | Bandswitch Step                                        | 1-50<br>1-50 |
|                  | Standby Step                                           | 1-53         |
| 3                |                                                        | 1-53         |
| 4                | Operate Step                                           | 1-53         |
| c                | Fault Logie                                            | 1-55         |
| 1.7.4.3.1.6      |                                                        | 1-56         |
| 1.1.4.5.1.0<br>a | Tuning Coil/Capacitor Run Control                      | 1-56         |
| b                | Phasing Sense                                          | 1-56         |
| C                | Vswr and Forward Power                                 | 1-56         |
| d                | ALC and Sidetone                                       | 1-57         |
| 1.7.4.3.2        | Receive Theory                                         | 1-58         |
| 1.7.4.4          | De Power Distribution                                  | 1-58         |
| 1.7.5            | Direct Current Generator G-5002/PRC-515                | -            |
| · · · ·          | Detailed Theory                                        | 1-60         |
|                  |                                                        | -            |

#### Section

| II | MAINTENA | ANCE                                               | 2-1   |
|----|----------|----------------------------------------------------|-------|
|    | 2.1      | General                                            | 2-1   |
|    | 2.2      | Second-Line Maintenance                            | 2-1   |
|    | 2.2.1    | Preventive Maintenance                             | 2-1   |
| •  | 2.2.2    | Inspection                                         | 2-1   |
|    | 2.2.3    | Cleaning                                           | 2-3   |
|    | 2.2.4    | Test Equipment Requirements                        | 2-4   |
|    | 2.2.5    | Receiver-Transmitter Group Minimum                 |       |
|    | 21210    | Performance Test                                   | 2-5   |
|    | 2.2.6    | Receiver Transmitter A1, Testing/Troubleshooting   | 2-25  |
|    | 2.2.6.1  | Test Equipment Required                            | 2-25  |
|    | 2.2.6.2  | Testing/Troubleshooting                            | 2-25  |
|    | 2.2.7    | Amplifier-Coupler A3, Testing/Troubleshooting      | 2-47  |
|    | 2.2.7.1  | Test Equipment Required                            | 2-47  |
|    | 2.2.7.2  | Testing/Troubleshooting                            | 2-47  |
|    | 2.2.8    | Generator Minimum Performance Test                 | 2-62  |
|    | 2.3      | Third-Line Maintenance                             | 2-67  |
|    | 2.3.1    | General                                            | 2-67  |
|    | 2.3.2    | Test Equipment Requirements                        | 2-67  |
|    | 2.3.3    | Power Supply A2A4, Testing/Troubleshooting         | 2-67  |
|    | 2.3.4    | Bandband Amplifier A1A3,                           | - ••• |
|    |          | Testing/Troubleshooling                            | 2-77  |
|    | 2.3.5    | Discriminator A3A6, Testing/Troubleshooting        | 2-85  |
|    | 2.3.6    | Tuning Capacitor A3A7, Testing/Troubleshooting     | 2-95  |
|    | 2.3.7    | Tuning Coll A3A8. Testing/Troubleshooting          | 2-107 |
|    | 2.3.8    | Autotransformer A3A9, Testing/Troubleshooting      | 2-116 |
|    | 2.3.9    | Control Logie A3A2, Testing/Troubleshooting        | 2-123 |
|    | 2.3.10   | Servo Amplifier A3A1. Testing/Troubleshooting      | 2-133 |
|    | 2.3.11   | If/Af A1A5A1, Testing/Troubleshooting              | 2-153 |
|    | 2.3.12   | Bandswitch A3A5. Testing/Troubleshooting           | 2-171 |
|    | 2.3.13   | Power Amplifier A3A4, Testing/Troubleshooting      | 2-177 |
|    | 2.3.14   | Control A2, Testing/Troubleshooting                | 2-185 |
|    | 2.3.15   | Frequency Synthesizer A1A6,                        | ~ 100 |
|    |          | Testing/Troubleshooting                            | 2-191 |
|    | 2.3.16   | Mixer A1A2. Testing/Troubleshooting                | 2-199 |
|    | 2.3.17   | $Logie/T_X \wedge 1A5A2$ . Testing/Troubleshooting | 2-209 |
|    | 2.3.18   | Receiver Transmitter Chassis A1A1,                 | 4 405 |
|    |          | Troubleshooting                                    | 2-225 |
|    | 2.3.19   | Amplifier Coupler Chassis A3A3, Troubleshooting    | 2-229 |
|    | 2.4      | Receiver Transmitter Group Disassembly             | 2-232 |
|    | 2.4.1    | Disconnection of Major Units                       | 2-232 |
|    | 2.4.1.1  | Receiver Transmitter A1/Amplifier-Coupler          |       |
|    |          | A3 Disconnection                                   | 2-232 |
|    | 2.4.1.2  | Control A2 Removal                                 | 2-232 |
|    | 2.4.2    | Amplifier Coupler A3 Disassembly                   | 2-232 |
|    | 2.4.2.1  | Power Amplifier A3A4 Removal                       | 2-232 |
|    |          | — ····································             |       |

•

#### Section

٠

| -         |                                         |                |
|-----------|-----------------------------------------|----------------|
| 2.4.2.2   | Power Amplifier A3A4 Disassembly        | 2-234          |
| 2.4.2.2.1 | Bias/Control A3A4A2 Removal             | 2-234          |
| 2.4.2.2.2 | Rf Subassembly A3A4A1 Removal           | 2-234          |
| 2.4.2.3   | Amplifier Coupler Cover Removal         | 2-234          |
| 2.4.2.3.1 | Removal for Access to Electromechanical |                |
|           |                                         | 2-234          |
| 2.4.2.3.2 | Removal for Access to Circuit Boards    | 2-234          |
| 2.4.2.4   | Bandswitch A3A5 Removal                 | 2-234          |
| 2.4.2.5   | Autotransformer A3A9 Removal            | 2-237          |
| 2.4.2.6   | Discriminator A3A6 Removal              | 2-237          |
| 2.4.2.7   | Tuning Capacitor A3A7 Removal           | 2-237          |
| 2.4.2.8   | Tuning Capachor NoNe Renoval            | 2-237          |
|           | Tuning Colt A3A8 Removal                | 2-237<br>2-237 |
| 2.4.2.9   | Filter A3A3A1 Removal                   |                |
| 2.4.2.10  | Fuse A3A3A1F1 Removal                   | 2-238          |
| 2.4.2.11  | Control Logic A3A2 Removal              | 2-238          |
| 2.4.2.12  | Servo Amplifier A3A1 Removal            | 2-238          |
| 2.4.3     | Receiver-Transmitter A1 Disassembly     | 2-238          |
| 2.4.3.1   | Dust Cover Removal                      | 2-238          |
| 2.4.3.2   | Logie/Tx A1A5A2 Removal                 | 2-240          |
| 2.4.3.3   | If/Af A1A5A1 Removal                    | 2-240          |
| 2.4.3.4   | Mixer A1A2 Removal                      | 2-240          |
| 2.4.3.5   | Broadband Amplifier A1A3 Removal        | 2-240          |
| 2.4.3.6   | Power Supply A1A4 Removal               | 2-240          |
| 2.4.3.7   | Frequency Synthesizer A1A6 Removal      | 2-240          |
| 2.5       | Generator Disassembly                   | 2-240          |
| 2.5.1     | Cover Removal                           | 2-240          |
| 2.5.2     | Subassembly A1 Removal                  | 2-242          |
| 2.5.3     | Generator Removal                       | 2-242          |
| 2.6       | Receiver-Transmitter Group Reassembly   | 2-242          |
| 2.6.1     | Receiver-Transmitter A1 Reassembly      | 2-242          |
| 2.6.1.1   | Power Supply A1A4 Replacement           | 2-242          |
| 2.6.1.2   | Frequency Synthesizer A1A6 Replacement  | 2-242          |
| 2.6.1.3   | Mixer A1A2 Replacement                  | 2-242<br>2-242 |
|           |                                         |                |
| 2.6.1.4   | Brondband Amplifier A1A3 Replacement    | 2-242          |
| 2.6.1.5   | If/Af A1A5A1 Replacement                | 2-243          |
| 2.6.1.6   | Logie/Tx A1A5A2 Replacement             | 2-243          |
| 2.6.1.7   | Dust Cover Replacement                  | 2-243          |
| 2.6.2     | Amplifier Coupler A3 Reassembly         | 2-243          |
| 2.6.2.1   | Power Amplifier A3A4 Reassembly         | 2-243          |
| 2.6.2.1.1 | Rf Subassembly A3A4A1 Replacement       | 2-243          |
| 2.6.2.1.2 | Bias/Control A3A4A2 Replacement         | 2-243          |
| 2.6.2.1.3 | Power Amplifier A3A4 Replacement        | 2-244          |
| 2.6.2.1.4 | Servo Amplifier A3A1 Replacement        | 2-244          |
| 2.6.2.1.5 | Control Logic A3A2 Replacement          | 2-244          |
| 2.6.2.1.6 | Tuning Coil A3A8 Replacement            | 2-244          |
| 2.6.2.1.7 | Tuning Capacitor A3A7 Replacement       | 2-244          |
| 2.6.2.1.8 | Discriminator A3A6 Replacement          | 2-244          |

•

| Sec | tion |
|-----|------|
|-----|------|

|   | 2.6.2.1.9  | Autotransformer A3A9 Replacement                 | 2-245 |
|---|------------|--------------------------------------------------|-------|
|   | 2.6.2.1.10 | Bandswitch A3A5 Replacement                      | 2-245 |
|   | 2.6.2.1.11 | Amplifier Coupler Cover Replacement              | 2-246 |
|   | 2.6.3      | Reassembly of Major Units                        | 2-246 |
|   |            | Control A2 Replacement                           | 2-246 |
| • | 2.6.3.1    | Receiver-Transmitter A1/Amplifier-Coupler        | 2 290 |
|   | 2.6.3.2    |                                                  | 0.040 |
|   |            | A3 Reconnection                                  | 2-246 |
|   | 2.7        | Generator Reassembly                             | 2-246 |
|   | 2.7.1      | General                                          | 2-246 |
|   | 2.7.2      | Cover Replacement                                | 2-246 |
|   | 2.8        | Receiver Transmitter Group Alignment/            |       |
|   |            | Adjustment                                       | 2-247 |
|   | 2.8.1      | General                                          | 2-247 |
|   | 2.8.2      | Receiver Transmitter A1                          | 2-247 |
|   | 2.8.3      | Amplifier Coupler A3                             | 2-247 |
|   | 2.9        | Repair of Solid-State Devices and Circuit Boards | 2-250 |
| ш | PARTS LIST |                                                  |       |
|   | 3.1        | Parts List Introduction                          | 3-1   |
|   | 3.1.1      | General                                          | 3-1   |
|   | 3.1.2      | Explanation of Group Assembly                    |       |
|   |            | Parts Ligt Columns                               | - 2-1 |

| 3.4   | Reference Designation Index            | 3-212 |
|-------|----------------------------------------|-------|
| 3.3   | Numerical Index                        | 3-182 |
| 3.2   | Group Assembly Parts List              | 3-10  |
| 3.1.8 | Configuration Identifiers              | 3-9   |
| 3.1.7 | Reference Designation Prefixes         | 3-8   |
| 3.1.6 | Manufacturer's Codes, Name and Address | 3-2   |
| 3.1.5 | How to Use This Parts List             | 3-1   |
|       | Index Columns                          | 3-1   |
| 3.1.4 | Explanation of Reference Designation   |       |
| 3.1.3 | Explanation of Numerical Index Columns | 3-1   |
|       | Parts List Columns                     |       |
|       |                                        |       |

### IV SCHEMATICS

| 4.1 | General | 4-1 |
|-----|---------|-----|
|     |         |     |

(Missing page)

٠

(Missing page)

٠

•••

#### LIST OF ILLUSTRATIONS (Continued)

.

#### Title

| Figure       | Title                                                  | Page  |
|--------------|--------------------------------------------------------|-------|
| 3-17         | Chassis Part of A1A1                                   | 3-100 |
| 3-18         | Amplifier Coupler AM 5280/URC A3 (3 Sheets)            | 3-103 |
| 3-19         | Control Logic A3A2 (2 Sheets)                          | 3-110 |
| 3-20         | Servo Amplifier A3A1 (4 Sheets)                        | 3-117 |
| <b>3-2</b> 1 | Bias/Control A3A4A2                                    | 3-127 |
| 3-22         | Rf Circuit Card. Part of A3A4A1                        | 3-129 |
| 3-23         | Bandswitch A3A5 (2 Sheets)                             | 3-132 |
| 3-24         | Filter No. 1 A3A5A2                                    | 3-136 |
| 3-25         | Filter No. 2 A3A5A3                                    | 3-139 |
| 3-26         | Tuning Coil A3A8 (2 Sheets)                            | 3-142 |
| 3-27         | Discriminator A3A6                                     | 3-146 |
| 3-28         | Loading Board A3A6A2                                   | 3-149 |
| 3-29         | Phasing Board A3A6A3                                   | 3-151 |
| 3-30         | Tuning Capacitor A3A7                                  | 3-152 |
| 3-31         | Autotransformer A3A9                                   | 3-155 |
| 3-32         | Overvoltage Detector A3A3A2                            | 3-158 |
| 3-33         | Filter A3A3A1                                          | 3-160 |
| 3-34         | Receiver-Transmitter Control C 5310/URC A2             | 3-162 |
| 3-35         | Radio Set Harness MT 5167/PRC 515                      | 3-166 |
| 3-36         | Electrical Power Cable Assembly CX-5229/PRC-515        | 3-169 |
| 3-37         | Storage Battery BB 706/0                               | 3-170 |
| 3-38         | Antenna AS 5093/PRC 515                                | 3-172 |
| 3-39         | Telegraph Key KY 5033/PRC 515                          | 3-174 |
| 3-40         | Direct Current Generator G-5002/PRC-515                | 3-176 |
| 3-41         | Component Assembly                                     | 3-179 |
| 4-1          | Chassis A1A1. Schematic Diagram                        | 4-3   |
| 4-2          | Mixer A1A2, Schematic Diagram                          | 4-5   |
| 4-3          | Broadband Amplifier A1A3, Schematic Diagram            | 4-7   |
| 4-4          | Power Supply A1A4, Schematic Diagram                   | 49    |
| 4~5          | If/Af AIA5A1. Schematic Diagram (2 Sheets)             | 4-11  |
| 4-6          | Logic/Tx A1A5A2, Schematic Diagram                     | 4-15  |
| 4-7          | Frequency Standard A1A6A1A1, Schematic Diagram         | 417   |
| 4-8          | Fixed Frequency Divider A1A6A1A2, Schematic Diagram    | 4-19  |
| 4-9          | Lf Phase-Lock Loop A1A6A1A3, Schematic Diagram         | 4-21  |
| 4-10         | Frequency Converter A1A6A1A4, Schematic Diagram        | 4-23  |
| 4-11         | Voltage Regulator A1A6A2A1, Schematic Diagram          | 4-25  |
| 4-12         | Variable Frequency Divider A1A6A2A2, Schematic Diagram | 4-27  |
| 4-13         | IIf Phase Lock Loop A1A6A2A3, Schematic Diagram        | 4-29  |
| 4-14         | Receiver-Transmitter Control A2, C-5310/URC, Schematic |       |
|              | Diagram                                                | 4-31  |
| 4-15         | Amplifier Coupler A3, AM 5280/URC, Schematic Diagram   | 4-33  |
| 4-16         | Servo Amplifier A3A1, Schematic Diagram (2 Sheets)     | 4-35  |
| 4-17         | Control Logic A3A2, Schematic Diagram (3 Sheets)       | 4-39  |
| 4-18         | RFSubassembly A3A4A1, Schematic Diagram                | 4-45  |
| 4-19         | Bias/Control A3A4A2, Schematic Diagram                 | 4-47  |
| 4-20         | Bandswitch A3A5, Schematic Diagram                     | 4-49  |

٠

#### LIST OF ILLUSTRATIONS

•

#### Title Page Figure Discriminator A3A6, Schematic Diagram ..... 4-51 4-21 Tuning Capacitor A3A7, Schematic Diagram ..... 4-53 4-22 Tuning Coil A3A8, Schematic Diagram ..... 4-55 4-23 Autotransformer A3A9, Schematic Diagram ..... 4-57 4-24 Handset II-5017/PRC-515. Schematic Diagram ..... 4-59 4-25 Headset-Microphone II 5016/PRC-515, Schematic Diagram ..... 4-61 4-26 Electrical Power Cable Assembly CX-5229/PRC-515, 4-27 4-63 Schematic Diagram Direct Current Generator G-5002/PRC-515, Schematic 4-28 Diagram ..... 4-65

.

.

#### LIST OF TABLES

•

| Table        |                                                            | Page  |
|--------------|------------------------------------------------------------|-------|
| 1-1          | Equipment Supplied                                         | 1-4   |
| 1-2          | Accessory Equipment                                        | 1-4   |
| 1-3          | Frequency Bands                                            | 1-48  |
| 2-1          | Receiver-Transmitter Group Second-Line Replaceable Items   | 2-2   |
| 2-2          | Receiver-Transmitter Group Second-Line Maintenance Test    |       |
| •            | Equipment Required                                         | 2-4   |
| 2-3          | Generator, Second-Line Maintenance Test Equipment Required | 2-6   |
| 2-4          | Receiver-Transmitter Group Minimum Performance Test        | 2-7   |
| 2-5          | Receiver-Transmitter A1, Testing/Troubleshooting           | 2-26  |
| 2-6          | Amplifier-Coupler A3, Testing/Troubleshooting              | 2-48  |
| 2-7          | Generator Second-Line Replaceable Items                    | 2-62  |
| 2-8          | Generator Minimum Performance Test                         | 2-63  |
| 2-9          | Third-Line Maintenance Test Equipment Required             | 2-68  |
| 2-10         | Power Supply A1A4, Testing/Troubleshooting                 | 2-70  |
| 2-11         | Broadband Amplifier A1A3, Testing/Troubleshooting          | 2-78  |
| 2-12         | Discriminator A3A6. Testing/Troubleshooting                | 2-86  |
| 2-13         | Tuning Capacitor A3A7. Testing/Troubleshooting             | 2-96  |
| 2-14         | Tuning Coil A3A8, Testing/Troubleshooting                  | 2-108 |
| 2-15         | Autotransformer A3A9, Testing/Troubleshooting              | 2-117 |
| 2-16         | Control Logic A3A2, Testing/Troubleshooting                | 2-126 |
| 2-17         | Servo Amplifier A3A1. Testing/Troubleshooting              | 2-136 |
| 2-18         | If /Af A1A5A1, Testing/Troubleshooting                     | 2-156 |
| 2-19         | Bandswitch A3A5, Testing/Troubleshooting                   | 2-174 |
| <b>2-</b> 20 | Power Amplifier A3A4. Testing/Troubleshooting              | 2-181 |
| 2-21         | Control A2, Testing/Troubleshooting                        | 2-188 |
| 2-22         | Frequency Synthesizer A1A6, Testing/Troubleshooting        | 2-194 |
| 2-23         | Mixer A1A2, Testing/Troubleshooting                        | 2-202 |
| 2-24         | Logic/Tx A1A5A2, Testing/Troubleshooting                   | 2-214 |
| 2-25         | Receiver-Transmitter Chassis A1A1, Continuity              | 2-226 |
| 2-26         | Amplifier Coupler Chassis A3A3, Continuity                 | 2-230 |
|              |                                                            |       |

٠

#### INTRODUCTION

This manual contains second and third line maintenance instructions for Radio Set AN/PRC-515. It includes a description of the equipment, maintenance procedures, illustrated parts list, and schematics. Throughout the manual, common names are used for nonmenclatured items of Radio Set AN/PRC-515 and several nomenclatured accessory items. The common names are:

| COMMON NAME                |
|----------------------------|
| receiver-transmitter group |
| receiver-transmitter       |
| control                    |
| amplifier-coupler          |
| battery                    |
| pack frame                 |
| whip antenna               |
| handset                    |
| headset                    |
| battery cable              |
| battery charger            |
| generator                  |
| telegraph key              |
| dipole antenna             |
| antenna counterpoise       |
| elude:                     |
|                            |
|                            |

Radio Test Set AN/PRM-501

٠

Radio Test Set AN/PRM-502

Battery Charger PP-5267/U Maintenance Manual

#### SECTION I

#### DESCRIPTION

### 1.1 PURPOSE

Radio Set AN/PRC-515 (figure 1-1) is a backpack, single-sideband, high-frequency receivertransmitter that provides tactical voice and CW communications in the 2,0000- to 29,9999-MHz frequency range with a channel spacing of 100 Hz.

1.2 EQUIPMENT SUPPLIED

Equipment supplied as part of Radio Set AN/PRC-515, is shown in figure 1-2, and is listed in table 1-1.

1.3 ACCESSORY EQUIPMENT

Accessory equipment available for use with Radio Set AN/PRC-515 is shown in figure 1-3 and is listed in table 1-2.



Figure 1-1. Radio Set AN/PRC-515



- 1. RECEIVER-TRANSMITTER CONTROL C-5310/URC
- 2. RADIO RECEIVER-TRANSMITTER RT-5047/URC
- 3. AMPLIFIER-COUPLER AM-5280/URC
- 4. RADIO SET HAHNESS MT-5167/PRC-515
- 5. STORAGE BATTERY BB-706/U
- 6. ANTENNA AS 5093/PRC-515
- 7. HEADSET-MICROPHONE H-5016/PRC-515
- 8. HANDSET H-5017/GR
- 9. FLFCTRICAL POWER CABLE ASSEMBLY CX-5229 /PRC-515

TPA-0297-017

Figure 1-2. Equipment Supplied



- 1. BATTERY CHARGER PP-5267/U
- 2. DIRECT CURRENT GENERATOR G-5002/PRC-515
- 3. TELEGRAPH KEY KY-5033/PRC-515
- 4. ANTENNA AS-5094/PRC-515
- 5. ANTENNA COUNTERPOISE AS 5095/PHC-515

TPA-0298-017



| QTY | NOMENCLATURE                                                             | COLLINS<br>PART<br>NUMBER |
|-----|--------------------------------------------------------------------------|---------------------------|
| *1  | Radio Receiver-Transmitter RT-5047/URC                                   | 622-2148-002              |
| *1  | Receiver-Transmitter Control C-5310/URC                                  | 622-2553-003              |
| *1  | Amplifier-Coupler AM-5280/URC                                            | 622-2149-001              |
| 2   | Storage Battery BB-706/U                                                 | 629-5703-001              |
| 1   | Radio Set Harness MT-5167/PRC-515                                        | 629-3425-002              |
| 1   | Antenna AS-5093/PRC-515                                                  | 629-5702-001              |
| 1   | Handset II-5017/GR                                                       | 637-1952-001              |
| 1   | Headset-Microphone 11-5016/PRC-515                                       | 635-5148-001              |
| 1   | Electrical Power Cable Assembly CX-5229/PRC-515                          | 629-3428-001              |
|     | items make up Receiver-Transmitter Group OR-5007/URC (<br>622-1407-002). | Collins part              |

Table 1-1. Equipment Supplied

| NOMENCLATURE                            | COLIINS<br>PART<br>NUMBER |
|-----------------------------------------|---------------------------|
| Battery Charger PP-5267/U               | 629-3416-003              |
| Direct Current Generator G-5002/PRC-515 | 629-3415-001              |
| Telegraph Key KY-5033/PRC-515           | 637-1949-001              |
| Antenna AS-5094/PRC-515                 | 622-3073-001              |
| Antenna Counterpoise AS-5095/PRC-515    | 629-5896-001              |

Table 1-2. Accessory Equipment

•

## 14 EQUIPMENT SPECIFICATIONS

٠

| frequency range      | 2 to 29,9999 MIIz in 0,1-kIIz increments.                                                                                                           |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Nodes                | Upper sideband (USB), amplitude modulation equivalent ( $\Lambda$ M), and continuous wave (CW).                                                     |
| power output         | 20 watts (high power) or 2 watts (low power) nomi-<br>nal peak envelope or average power into 50 ohms<br>with 1.3:1 vswr.                           |
| puty cycle           | Continuous for 12-hour period at 1:9 transmit<br>voice/rcceive ratio using one Storage Battery<br>BB-706/U                                          |
| Tuning time          | 4 seconds nominal and 7 seconds maximum (after frequency selection is made).                                                                        |
| Receiver sensitivity |                                                                                                                                                     |
| USB                  | -113 dB mW, 50-ohm rf input for a signal + noise/noise ratio of not less than 10 dB.                                                                |
| AM                   | -102 dB mW, 30% modulated, 50-ohm rf input<br>for a signal + noise/noise ratio of not less than<br>10 dB.                                           |
| Audio input          | -56 to -26 dB mW into 600 ohms to develop rated rf output.                                                                                          |
| Audio output         | 10 mW into 600 ohms, adjustable with volume - control.                                                                                              |
| Primary power        | 22 to 30 V dc (25.2 V dc nominal), 60 watts nomi-<br>nal on transmit CW and 1.5 watts nominal on<br>receive (provided by Storage Battery BB-706/U). |
| Total weight         | 12.7 kg (28 lb).                                                                                                                                    |
| Temperature range    |                                                                                                                                                     |
| Operating            | -54 to +65°C (-65.2 to +149°F).                                                                                                                     |
| Storage              | -60 to +75°C (-76 to +167°F).                                                                                                                       |
| Operating altitude   | 3,048 metres (10,000 feet).                                                                                                                         |
| Operating humidity   | 95 percent relative humidity.                                                                                                                       |

#### 1.5 EQUIPMENT DESCRIPTION

#### 1.5.1 Receiver-Transmitter Group OR-5007/URC

Receiver-Transmitter Group OR-5007/URC is a compact lightweight receiver-transmitter consisting of three units: Radio Receiver-Transmitter RT-5047/URC, Receiver-Transmitter Control C-5310/URC, and Amplifier-Coupler AM-5280/URC. When mechanically latched together, these units are electrically connected through mating connectors. All operating controls are located under a hinged cover on the control.

#### 1.5.2 Storage Battery BB-706/U

Storage Battery BB-706/U is a rechargeable nickel-cadmium 1.8-Ah battery that latches beneath the receiver-transmitter group. It supplies de power for 12 hours of operation at a 1:9 transmit voice/receive duty cycle.

#### 1.5.3 Radio Set Harness MT-5167/PRC-515

Radio Set Harness MT-5167/PRC-515 is a lightweight, rugged pack frame with adjustable straps. It can hold, simultaneously, a receiver-transmitter group, a battery, and either a Direct Current Generator G-5002/PRC-515 or a spare battery. The field pack, part of the pack frame, has compartments to store all the accessory items except the battery charger.

1.5.4 Antenna AS-5093/PRC-515

Antenna AS-5093/PRC-515 is a 2.4-metre (8-foot) whip antenna that can be easily folded for storage. It has a shock absorbing mount and detent positioning device capable of  $\pm 90^{\circ}$  front-to-back movement in  $45^{\circ}$  increments.

#### 1.5.5 Handset H-5017/GR

Handset H-5017/GR has an earpiece, a microphone, a push-to-talk (ptt) switch, and connects to the control by means of a coiled cord.

1.5.6 Headset-Microphone II-5016/PRC-515

Headset-Microphone II-5016/PRC-515 has two earpieces, a boom microphone, a ptt switch, a headband, and connects to the control by means of a coiled cord.

1.5.7 Electrical Power Cable Assembly CX-5229/PRC-515

The CX-5229/PRC-515 is a 1.5-metre (5-foot) cable and a canvas bag with an adjustable shoulder strap. It allows the battery to be carried under the operator's outer clothing during very cold weather.

1.5.8 Battery Charger PP-5267/U

Battery Charger PP-5267/U is a portable battery charger that will discharge and charge six batteries simultaneously. It operates from either 28-V dc or 110-V ac power source.

1.5.9 Direct Current Generator G-5002/PRC-515

Direct Current Generator G-5002/PRC-515 is a hand-operated generator that can be latched between the receiver-transmitter group and the battery to extend operating time indefinitely.

marging rates are indicated by lamps; green for normal operation and red for high forging rate.

1.5.10 Telegraph Key KY-5033/PRC-515

**Telegraph Key KY-5033/PRC-515** is adjustable in tension and gap and connects to the control by means of a 0.9-metre (3-foot) flexible cord and connector. The telegraph key can be attached to the operator's thigh with a strap.

1.5.11 Antenna AS-5094/PRC-515

Antenna AS-5094/PRC-515 is a dipole antenna that consists of two 35.67-metre (117-foot) braided wires, wrapped on individual plastic bobbins, and allows long-range communications. Each wire has a 30.48-metre (100-foot) throwing line attached. The two wires are connected to a center junction, which is connected to the receiver-transmitter with a 15.25metre (50-foot) coaxial feeder line.

#### 1.5.12 Antenna Counterpoise AS-5095/PRC-515

The AS-5095/PRC-515 provides a ground plane in low electrical conductivity areas. It consists of four 10-metre (32, 8-foot) braided wires and a 1.8-metre (0-foot) feeder cable connected to a center junction. The wires and feeder cable are wrapped on a plastic bobbin for storage.

#### **1.6 OPERATING CONFIGURATIONS AND OPTIONS**

#### 1.6.1 Standard Configuration

The standard configuration consists of the receiver-transmitter group and the battery installed in the pack frame. The whip antenna is connected to the antenna connector on the amplifier-coupler, and the handset or the headset is connected to one of the audio connectors on the control. For CW operation, the telegraph key is connected to one of the audio connectors. This configuration is used for missions of up to 12 hours operating time and communications distances up to 25 kilometres (15.5 miles).

#### **1.6.2** Spare Battery Option

When missions of up to 24 hours operating time are required, a spare battery is latched to the bottom of the operational battery. The spare battery is not electrically connected to the system. When the operating battery is discharged, it is interchanged with the spare.

#### **1.6.3** Generator Option

For cases of isolated or extended missions, a generator can be used to maintain battery oharge. The generator connects between the receiver-transmitter group and the battery. A clip on the pack frame secures the generator crank.

#### **1.6.4** Cold Weather Configuration

During cold weather of 0°C (132°F) and colder, the battery must be kept warm to obtain sufficient mission time. The battery cable allows the battery to be removed from the receivertransmitter group and to be carried in a battery bag under the operator's outer clothing.

#### 1.6.5 A.ntenna Options

In dry or rocky terrain of low electrical conductivity, the antenna counterpoise provides a ground plane for the whip antenna. The four braided wires of the antenna counterpoise are laid out on the ground, and the feedline connector is plugged into the coaxial BNC connector on the maplifier-coupler.

For extended communications ranges, the whip antenna is replaced with the dipole antenna. The dipole antenna can be erected using available structures such as buildings or trees. Each end of the dipole terminates in a bobbin that allows adjustment of the length. Marking on the braided wire facilitates selection of the proper length for the desired operating frequency. The antenna feedline is plugged into the coaxial BNC connector on the amplifier-coupler.

#### 1.7 PRINCIPLES OF OPERATION

Figure 1-4 is a block diagram of Radio Set AN/PRC-515, including optional accessory item: and figure 1-5 is a block diagram of the receiver-transmitter group.

#### 1.7.1 Receive Functional Theory

The receiver-transmitter group is in the receive mode whenever the push-to-talk (ptt) or CW key line is open. In the receive mode, the receive-transmit relays in power amplifier A3A4 and ibroadband amplifier A1A3 bypass these amplifiers and connect the antenna rf signal to mixer A1A2 where it is converted to a 5-MIIz if signal.

Mixer AIA2 consists of two mixer circuits and a 115-MHz filter. The first mixer circuit mixes the rf signal with a variable injection signal (117 to 145 MHz) from frequency synthesizer 21A6. The variable injection frequency is controlled by frequency selectors on the control. The output of the first mixer is passed through a 115-MHz bandpass filter to the second mixer. In the second mixer the 115-MHz if signal is mixed with a 110-MHz injection signal to produce a 5-MHz if signal. The 5-MHz if signal is fed to if/af amplifier A1A5 where it is converted to an audio signal.

If/af amplitier A1A5 performs USB or AN detection depending on the position of the MODE selector on the control. The detection circuits receive a 5-MHz injection signal from frequency synthesizer A1A6. The volume control on the control sets the audio input level of A1A5. The receive audio A1A5 is coupled through a filter in the control and is parallel con nected to the two audio connectors on the control.

#### 1.7.2 Transmit Functional Theory

The receiver-transmitter group is in the transmit mode whenever the plt or CW key line is closed. During CW operation, a delay circuit in A1A5 maintains the transmit mode during normal CW key open periods (1 second maximum).

On voice operation, the transmit audio signal is passed through a filter in the control to if/ af amplifier A1A5 in the radio receiver-transmitter. In A1A5, the voice signal is amplified and applied to a balanced modulator. The balanced modulator uses a 5-MHz injection signal from frequency synthesizer A1A6 to produce a 5-MHz double-sideband signal, which is passed through a SSB filter to produce a single-sideband (SSB) signal. In AM, the 5-MHz carrier is meinserted after the SSB filter to produce an equivalent AM signal consisting of the SSB signal and a 5-MHz carrier.



BROKEN LINES INDICATE OPTIONAL ACCESSORY ITEMS.

TP5-2539-019

Figure 1-4. Radio Set AN/PRC-515, Block Diagram



TPA-0108-014

Figure 1-5. Receiver-Transmitter Group or OR -5007/URC, Block Diagram

On CW operation, the CW key line is filtered in the control and applied to if/af amplifier A1A5 in the radio receiver-transmitter. A CW keying circuit in A1A5 applies a keyed 2-kB signal to the input of the balanced modulator. The 2-kHz signal is obtained from frequency synthesizer A1A6.

Mixer AIA2 converts the 5-MHz voice or CW if signal to an rf signal of the desired frequer Mixer AIA2 consists of two mixers and a 115-MHz bandpass filter. In the first mixer circuit, the 5-MHz if signal is mixed with a 110-MHz injection signal from frequency synthesizer AIA6. The output of this mixer is fed through a 115-MHz bandpass filter to the second mixer. In the second mixer, the 115-MHz if signal is mixed with a variable injection frequency (117 to 145 MHz) from frequency synthesizer AIA6 to produce the desired rf signal frequency. The variable injection frequency is controlled by frequency selectors on the control.

1-10

The output of mixer A1A2 is amplified to approximately 250 mW by broadband amplifier A1A3 and applied to power amplifier A3A4. Power amplifier A3A4 amplifies the output to swatts or 20 watts depending upon the setting of the POWER/PUISSANCE switch on the control. The output of power amplifier A3A4 is fed through bandswitch A3A5, discriminator A3A6, tuning capacitor A3A7, tuning coil A3A8, and autotransformer A3A9 to the antenna. when connected, the whip antenna is used. When the whip antenna is disconnected, a switch in the amplifier-coupler selects the dipole antenna.

#### 1.7.3 Tuning Functional Theory

whenever power is turned on or a new frequency is selected, the control applies a rechannel pulse to if/af amplifier A1A5. If/af amplifier A1A5 processes the rechannel pulse and applies it to frequency synthesizer A1A6 and control logic A3A2. Frequency synthesizer A1A6 generates a new variable injection frequency based on binary coded decimal (bcd) information received from the frequency selectors on the control. Control logic A3A2 also receives bcd frequency information from the selector switches and provides band-switching information to bandswitch A3A5. During synthesizer frequency changing and band switching, the transmit circuit is disabled. When hand switching is complete, control logic A3A2 advances to a standby condition. In this condition, frequency synthesizer A1A6 and bandswitch A3A5 are tuned to the new frequency, but tuning capacitor A3A7 and tuning coil A3A8 are tuned to the old frequency. The receive circuits are operational, but the transmit circuits are disabled.

Final tuning is initiated by momentarily pressing the ptt switch or the CW key. Control logic A3A2 now advances to the tune state and (1) a 2-kHz audio tone is applied to the operator's headset; (2) a transmit signal at the selected frequency is supplied to the amplifier-coupler for tuning; (3) the transmitter is keyed; and (1) tuning capacitor A3A7 and tuning coil A3A8 are servo tuned to the new frequency using the output of discriminator A3A6. When vswr remains below approximately 1.3:1 for 300 milliseconds, control logic A3A2 advances to the operate state and the transmitter is unkeyed. Tuning is now complete.

During transmit operation, the vswr is continuously monitored and if it goes above 1.3:1 for more than 2 seconds, a retune cycle is initiated. In retune, the servo amplifiers are enabled and the servo motors are driven by discriminator phasing and loading inputs, derived from the transmitter voice envelope, until the vswr is below 1.3:1 for more than 300 milliseconds.

Transmit operation is checked by a tune incomplete monitor circuit in control logic A3A2. A fault condition occurs if (1) the tune or retune cycle is not completed or (2) the rf voltage at the junction of the tuning coil and tuning capacitor exceeds 850 volts peak. When a fault condition occurs, tuning stops, the transmit circuit is disabled, and an interrupted 2-kHz tone (beeping) is applied to the operator's headset. A tune incomplete condition is reset by rechanneling the frequency selectors on the control.

1.7.4 Receiver-Transmitter Group OR-5007/URC Detailed Theory

#### 1.7.4.1 Receiver-Transmitter Control A2, C-5310/URC

Refer to figure 4-14, schematics section of this manual. When Receiver-Transmitter Control C-5310/URC (control) is mechanically latched to Radio Receiver-Transmitter RT-5047/URC (receiver-transmitter), connector A2P1 is mated with A1A1J1 (as shown on figure 4-1, schematics section). Connectors J1 and J2 of A2 are connected in parallel to simultaneously accommodate any two of three audio I/O devices: Handset II-5017/GR, Ileadset-Microphone II-5016/PRC-515, and Telegraph Key KY-5033/PRC-515. The signals of the audio I/O device(s), CW KEY, PTT, RCV/XMT AUDIO, are filtered by the LC filter

1-11

network connected to each of the signal lines. The control provides OFF control for the receiver-transmitter group through mechanical linkage of a switch contact to the wiper arm of potentiometer A2R1. When A2R1 is rotated to the maximum counterclockwise (ccw) position, detent occurs (switch contact opens) and the +25. 2-V dc (SW) voltage is removed from A2P1-36 and -49. Rotating A2R1 clockwise (cw) from the detent, closes the switch and applies +25, 2 V de from A2P1-24 and -30 to A2P1-36 and -49. Further rotation of A2R1 toward maximum cw increases the audio gain (AF GAIN IIIGH) of the af amplifier stage of the receiver-transmitter. Rotating A2R1 ccw decreases af gain. When +25.2 V dc is switched to A2P1-36 and -49, the voltage is also applied to the lamp circuits of frequency selector switches A2S1 through A2S6. The switches are then illuminated when lamp test switch A2S7 is depressed and ground is applied. This illuminates switches A2S1 through A2S6 when the operator needs light to read the frequency or wants to make a lamp check. Frequency selection is made by actuating the appropriate switches until the desired frequency is read in the window adjacent to each switch. The frequency switches provide binary coded decimal (bcd) signals, representing the selected frequency, to which the receivertransmitter and Amplificr-Coupler AM-5280/URC (amplifier-coupler) automatically tune. Operating modes, USB or AM, are selected by switch A2S8. An open circuit at A2P1-23 selects the AM (USB) function, whereas, a ground at A2P1-23 selects AM. Operating power level, HI PWR or LO PWR, is selected by switch A2S9. A ground at A2P1-27 places the radio in LOW POWER (2 watts) operation. An open at A2P1-27 selects LOW POWER (22 watts) operation. A rechannel signal (ground) is applied to A2P1-38 (RCP) whenever one or more of switches A2S1 through A2S6 are actuated.

#### 1.7.4.2 Radio Receiver-Transmitter A1, RT-5047/URC

Refer to figure 1-6. The radio receiver-transmitter performs frequency translation and amplification of af to rf (transmit function) and rf to af (receive function) with five subassemblies: if/af amplifier (A1A5), mixer (A1A2), broadband amplifier (A1A3), frequency synthesizer (A1A6), and power supply (A1A4). If/af amplifier A1A5 provides af/if amplification, modulation/demodulation, if selectivity, and logic processing of control functions. Mixer A1A2 provides up and down conversion for the received or transmitted signals. Broadband amplifier A1A3 amplifies the transmit rf to approximately 250 mW to drive the power amplifier circuits of amplifier-coupler A3. Frequency synthesizer A1A6 generates and supplies injection frequencies to the mixer for up and down conversion, and carrier injection frequency and tone frequency to the if/af amplifier. Power supply A1A4 converts +25.2 volts de (SW) into regulated +13-volt and -5.2-volt de outputs for distribution to the other subassemblies.

#### 1.7.4.2,1 Receiver Theory

Refer to figure 4-14, schematics section. At control A2 the operator selects either the USB or AM mode and the operating frequency. When A2 is turned on, tuning is complete, the radio is unkeyed, and receive operation of Radio Set AN/PRC-515 is in effect.

#### 1.7.4.2.1.1 Broadband Amplifier A1A3

Refer to figure 1-7 in this section and figure 4-3 of the schematic section. The received signal is coupled from amplificr-coupler A3 through chassis A1A1 to connector A1A1J3/A1A1P1-12 and on to relay  $\Lambda 1\Lambda 3K1-\Lambda 2$ . With the radio unkeyed, relay A1A3K1 is deenergized and relay contacts  $\Lambda 2/\Lambda 3$  and B2/B3 are closed. This routes the received rf from P1-12 through the limiter and LC filter network to A1A1J3/A1A3P1-2.



TP5-0171-014

Figure 1-6. Radio Receiver-Transmitter RT-5047/URC, Block Diagram

1-13/1-14 (Blank)





```
TPA-0134-013
```



#### 1.7.4.2.1.2 Mixer A1A2

Refer to figure 1-8 of this section and figures 4-1 and 4-2 of the schematic section. The receive rf (AM or USB) is routed by chassis wiring from broadband amplifier A1A3 to A1A1J2/A1A2P1-14. The control inputs supplied to A1A2 are XMT and RCV logic, and the AGC/ALC DRIVE from A1A5. During receive mode, RCV (XMT) logic at A1A2P1-5 is high and the XMT (RCV) logic at A1A2P1-6 is low. The RCV logic is applied to injection amplifier transistors Q9 and Q13, which in turn switches on diodes CR2, CR3, CR6, and CR8. The fixed and variable injection frequencies are now applied to the receive up conversion mixer Q1 and Q2 and the receive down conversion mixer Q11 and Q12. The XMT logic switches Q10 and Q14 are off, which disables both transmit mixers.

The receive rf (2-29, 9999 MHz) from P1-14 passes through the low-pass LC filter, witching diode CR2, transformer T1, and on to the gates of the up conversion mixer FET's Q1 and Q2. FET's Q3 and Q4 neutralize the gate-to-drain capacity of Q1 and Q2. The receive rf is mixed with the variable injection frequency (117-144, 9999 MHz) to obtain 115-MHz if, which is applied to the 115-MHz filter through diode CR3. The 115-MHz if out of the filter passes through diode CR6 and transformer T5 to the bases of down conversion mixer transistors Q11 and Q12. The 115-MHz if is mixed with fixed injection (110-MHz) to Produce a 5-MHz if. The 5-MHz if (with upper and lower sidebands reversed) is coupled by transformer T6 through diode CR8 to P1-2 (IF OUT).

AIA3



TPA-0133-01

Figure 1-8. Mixer (Receive or Transmit), Simplified Schematic Diagram

When the receive rf input signals are below AGC threshold, the electron flow is through i ductors L3 and L16, bypassing diodes CR1 and CR7. As the rf input signal increases, the AGC/ALC DRIVE voltage at P1-9 decreases, permitting conduction by diodes CR1 and Ch As the current of diodes CR1 and CR7 increases, the rf and if signals are shunted to ground, reducing the signal gain.

#### 1.7.4.2.1.3 If/Af A1A5A1

a. AM Receive. Refer to figure 1-9 of this section and figures 4-1 and 4-5 of the schematic section. The IF IN signal is applied from A1A2P1/A1A1J2-2 to A1A1J5/A1A5A1P1-2. When in AM mode, the 5-Milz if signal is coupled from A1A5A1P1-2 (IF IN), to the base of amplifier switch transistor Q2. With the radio in AM mode, RCV·AM logic (ground) at P2-30 is applied to the base of transistor Q2, biasing it e and allowing the AM receive if to be applied to filter AM filter FL1 and then on to a plifier switch transistor Q19, which is also biased on by +5.2-volt logic (RCV·AM) P2-13. Transistors Q1 and Q20 are biased off during AM mode.

The receive if output of transistor Q19 passes through if amplifier transistors Q21 through Q24 on to  $\Lambda$ (C/AM audio detector transistor Q25. The detected af output o transistor Q25 is applied to the input of AM switch U3B and to the AGC hang circuit transistors Q29 through Q32. As the collector current of transistor Q32 increases transistor Q8 of the  $\Lambda$ LC/AGC DRIVE circuit, the output voltage of transistor Q6 d creases. This decrease in voltage to inductors 1.1, 1.2, and 1.3 permits diodes CR<sup>2</sup> CR7, and CR8 to conduct, which maintains the gain of transistors Q19, Q21, and Q



Figure 1-9. If/Af (A1A5A1) Receive, Functional Block Diagram

proportionate to the received signal level. The devoltage output of transistor Q6 is also supplied to A1A2 from P1-13 (AGC DRIVE).

The presence of RCV-AM logic at the control element of switch U3B switches the AM receive audio to the output element of the switch. This audio is then coupled by capacitor C55 to the first audio amplifier U2A. The output of audio amplifier U2A is applied to R134, and to P1-40 (AF GAIN HIGH), which connects to variable resistor R1 (af gain) of control A2. The audio level at the input to audio mute gate, switch U3A, is controlled by A2R1 and voice/data gate, switch U3D. Switch U3A is gated by RCV MUTE logic. With the radio in normal receive operation, no tuning occurring, the RCV MUTE logic enables switch U3A and the audio is coupled by capacitor C61 to the second af amplifier U2B. The receive audio is amplified and coupled to A1A5P1/A1A1J5-34 on to A1A1J1/A2P1-43 (RCV AUDIO) for routing to the audio I/O device(s) connected to the control.

**b.** USB Receive. Refer to figures 4-1 and 4-5, schematics section, and figure 1-9 of this section. The 5-MHz USB receive if is applied to A1A5A1 on the same signal line that AM receive if is applied. The USB receive if is coupled to switch transistors Q1 and Q2. With Q1 gated on by  $RCV \cdot AM$  logic (P2-23), when the radio is in USB mode, the receive if output of Q1 is direct coupled to lower sideband filter FL2 (the sidebands are inverted in A1A2 so lower sideband is the upper sideband). Then the receive if passes through transistor Q20 when  $RCV \cdot \overline{AM}$  gating logic is present. This couples the 5-MHz if to if amplifiers, transistors Q21 through Q24. The gain of transistors Q20 through Q22 is controlled by AGC/ALC DRIVE in the same manner as noted in AM receive mode of

operation. The if output of transistor Q24 is sent to AGC/AM audio detector, transistor Q25. Also, the if signal at the emitter of Q24 is coupled to transistor Q28 of the SSB detector, which is comprised of transistors Q26, Q27, and Q28. The SSB detector is switched on during USB mode by RCV<sup>•</sup> $\overline{\text{AM}}$  logic (P2-12) which is applied to the base of transistor Q27. The 5-MHz injection signal from P1-21 is coupled to the base of Q26. Mixing the injection frequency with the receive if produces the resultant USB af output from Q27 which is then coupled by capacitor C54 to switch U3C. During USB receive mode, switch U3C is closed by RCV<sup>•</sup> $\overline{\text{AM}}$  logic and the audio output of U3C is coupled to the audio amplifiers by capacitor C55. The USB audio amplifiers are the same ones that are used for AM operation.

#### 1.7.4.2.2 Transmitter Theory

The receiver-transmitter group is ready to transmit after power is turned on, frequency and mode are selected at control A2, and tuning is complete. To transmit, enable the receiver-transmitter group keyline by (1) pressing the ptt switch on the headset or handset, or (2) by keying the telegraph key.

Refer to figures 4-1, 4-6, and 4-14 schematic section. For voice operation, the PTT signal is supplied to  $\Lambda 1\Lambda 5\Lambda 2$  from control  $\Lambda 2$  through the following route;  $\Lambda 2P1/\Lambda 1A1J1-39$ , through chassis A1A1 wiring to  $\Lambda 1A1J5/\Lambda 1A5A1P1-23$ , and through A1A5A1 board wiring to A1A5A1P2/A1A5A2P1-26.

For CW keying operation, the CW KEY signal is supplied to A1A5A2 from control A2 through the following route; A2P1/A1A1J1-19, through A1A1 chassis wiring to A1A1J5/A1A5A1P1-17 and through A1A5A1 board wiring to A1A5A1P2/A1A5A2P1-20.

For xmit audio (voice), the xmit audio signal is supplied to  $\Lambda 1\Lambda 5\Lambda 2$  from control A2 through the following route;  $\Lambda 2P1/\Lambda 1\Lambda 1J1-20$ , through chassis  $\Lambda 1\Lambda 1$  wiring to  $\Lambda 1\Lambda 1J5/\Lambda 1\Lambda 5\Lambda 1P1-15$ , and through  $\Lambda 1\Lambda 5\Lambda 1$  bound wiring to  $\Lambda 1\Lambda 5\Lambda 1P2/\Lambda 1\Lambda 5\Lambda 2P1-29$ .

#### 1.7.4.2.2.1 Logic/Tx A1A5A2

Refer to figure 1-12 of this section and figure 4-6, schematics section. XMT AUDIO from P1-29 is coupled through FET Q12 to af amplifier U8B. Transistor Q14 and FET Q13 serve as a voice/data gain change stage (data is not used). The af output from amplifier U8B is applied to P1-9 and to af amplifier U8A. The audio to U8A is amplified and applied to AGC detector, transistor Q11. The AGC detector output voltage is applied to attenuators (FET's Q12 and Q15) to maintain the audio output at P1-9 at a constant level.

Figure 1-10 of this section provides a logic table for the various transmit-receive functions. In CW mode, the 2-kllz audio from P1-10 passes through gate/filter stage, FET's Q5, Q6, and Q16, and through af amplifier U8B with attenuators Q12 and Q15 at full attenuation. RC network C1 and R4 provides a delay to hold the radio in transmit mode for approximately one second after CW key is released.

The rechannel pulse signal at P1-24, which is momentary ground, causes capacitors C4 and C24 to be discharged by transistors Q3 and Q4, respectively. The output pulse at P1-33 (RCP STRETCH) is delayed by the time constand of C4 and R18 and the pulse width is determined by C24 and R69.

#### 1.7.4.2.2.2 If/Af A1A5A1

Refer to figure 1-10 and 1-11 in this section. The logic in transmit turns on balanced modulator U1 and transistor Q3, while biasing off transistor Q39. The XMT AUDIO from P2-9 is applied to balanced modulator U1 where it is mixed with 5-MHz from P1-21 to produce a double sideband, suppressed carrier output signal. This output signal from U1 is sent through transistor Q5, diode CR2 and SSB filter F12.

|        | INPUTS    |             |                 |                   |                  | OUTPUTS             |          |           |
|--------|-----------|-------------|-----------------|-------------------|------------------|---------------------|----------|-----------|
| PI PIN | РТТ<br>26 | T I P<br>28 | CW<br>KEY<br>20 | RCV<br>ONLY<br>15 | XMT<br>INH<br>22 | TUNE<br>PAULT<br>17 | RCV<br>6 | XMT<br>32 |
|        | ×         | ×           | ×               | ×                 | ×                | 0                   | x        | 0         |
|        | 0         | ×           | ×               | ×                 | ×                | 0                   | 0        | ×         |
|        | ×         | 0           | ×               | ×                 | ×                | 0                   | 0        | x         |
|        | 0         | ×           | ×               | 0                 | x                | 0                   | x        | 0         |
|        | 0         | ×           | ×               | x                 | 0                | 0                   | x        | o         |
|        | 0         | ×           | ×               | ×                 | ×                | ×                   | x        | 0         |
|        | ×         | ×           | 0               | x                 | x                | 0                   | 0        | ×         |
|        | x         | x           | отох            | x                 | x                | 0                   | NOTE     | NOTE      |

NOTE: WHEN CW KEY IS DISABLED THE OUTPUT STAYS AT ZERO AT PI-6 FOR APPROX. 1 SECOND.

X = MORE THAN +4.5 V 0 = LESS THAN +0.5 V

|        |            | INPUTS   |             |    | OUTPUTS |    |    |    |
|--------|------------|----------|-------------|----|---------|----|----|----|
| PI PIN | P1 T<br>26 | AM<br>19 | T I P<br>28 | 13 | 30      | 27 | 12 | 23 |
|        | ×          | ×        | ×           | 0  | ×       | 0  | x  | 0  |
|        | 0          | ×        | x           | 0  | x       | 0  | 0  | x  |
|        | ×          | 0        | ×           | ×  | 0       | 0  | 0  | x  |
|        | U          | 0        | x           | 0  | x       | ×  | 0  | ×  |
|        | ×          | 0        | 0           | x  | 0       | 0  | O  | x  |

TP8-0566-011

Figure 1-10. Logic/Tx A1A5A2, Logic Tables



TPA-0135-013

Figure 1-11. If/Af A1A5A1 (Transmit), Simplified Schematic Diagram

The if output from FL2 is amplified by transistor Q3 and coupled to P1-2 (IF OUT). If AM is selected at control A2, carrier reinsert gate, transistor Q4 and diode CR1, are gated on by logic from P2-27. This allows the 5-MHz carrier to be added to the SSB output of if amplifier Q3, producing an AM equivalent (AM) signal to P1-2.

a. Sidetone and Low Voltage Input. During transmit, the sidetone transmit audio is supplied to the headset or the handset via the receive audio circuits previously discussed. Refer to figures 1-12 and 1-13 of this section and figures 4-5 and 4-6, schematics section.

There are three conditions when the sidetone gate (FET A1A5A1Q37) is biased on: When (1) tuning is in progress (T1P) a 2-kHz tone is heard; when (2) a coupler fault occurs, a pulsating 2-kHz tone is heard; or, when (3) there is forward power output from amplifier-coupler (A3), audio is heard. In USB mode FET A1A5A1Q37 remains on for the time constant of capacitor A1A5A2C3 and resistor A1A5A2R14 (approximately 1 second) after the absence of voice audio.

The low voltage input (1.V1) indication occurs when  $\pm 25, 2$  V dc (SW) at A1A5A2P1-25 becomes less than  $\pm 22.5$  volts, allowing transistor A1A5A2Q1 to conduct. This causes square-wave generator A1A5A2U4A and A1A5A2U5A to oscillate. This square-wave output is coupled through R37 to A1A5A2P1/A1A5A1P2-5 and on to the audio circuits of A1A5A1 to produce a low frequency clicking sound. If a coupler fault occurs during this time, a pulsating 2-kHz tone is heard.



1NPU73

| 3   |        | OUTPUTS |                |        |        |  |  |  |
|-----|--------|---------|----------------|--------|--------|--|--|--|
| RCV | RCY-AH | RCV-AM  | XMT - AN - TIP | RCV·AN | RCV-AH |  |  |  |
| 0   | 0      | 1       | 0              | 1      | 0      |  |  |  |
| 1   | 1      | 0       | 0              | 1      | 0      |  |  |  |
| 0   | 0      | 1       | 0              | 1      | Ö      |  |  |  |
| 1   | 1      | 0       | 1              | 1      | 0      |  |  |  |
| 0   | 1      | 0       | 0              | 0      | 1      |  |  |  |
| 1   | 1      | 0       | 0              | 1      | 0      |  |  |  |
| 0   | 1      | 0       | 0              | 0      | 1      |  |  |  |
| 1   | 1      | 0       | 0              | 1      | 0      |  |  |  |

TP5-0565-023

Figure 1-12. Logic/Tx A1A5A2, Simplified Schematic Diagram and Logic Tables

1-21/1-22 (Blank)



TP5-0565-023



TP5 0538

Figure 1-13. If/Af Amplifier A1A5 (Trans-\_\_-), Functional Block Diagram

1-23/1-24 (Blank)


b. ALC. Refer to figure 1-14 of this section and figure 4-5 of the schematic section. During transmit operation, the ALC stages of ALASA1 are enabled by XMT logic from P2-32 to switch transistor Q11. When transmitting, negative ALC voltage from amplifier-coupler A3 is applied from P1-31 to the emitter of transistor Q17. If broadband amplifier ALA3 exceeds approximately 300 mW, it develops a negative ALC voltage which is applied to the emitter of transistor Q16 through P1-36. The output of Q16 or Q17 causes transistor Q13 to start discharging capacitor C22, which causes transistor Q9 to begin conduction. As the conduction of Q9 increases, the output of transistor Q6 (ALC/AGC DRIVE to mixer ALA2) decreases, permitting diodes ALA2CR1 and ALA2CR7 to conduct. This decreases the rf output from ALA2 to amplifier-coupler A3 until A3 has the proper output level and is not overdriven.

#### 1.7.4.2.2.3 Mixer A1A2

Refer to figure 1-8 of this section and figure 4-2 of the schematic section. During transmit, the switching logic at P1-5 and P1-6 switches the transmit mixers on and the receive mixers off. The IF IN (5-MHz AME or SSB) signal is coupled by diode CR10 and transformer T8 to the up conversion mixer, transistors Q15 and Q16. The sum of 110- and 5-MHz frequencies (115 MHz) is coupled through transformer T7 and diode CR9 to the 115-MHz filter. The filtered output is coupled to the down conversion mixer, FET's Q5 and Q8, by diode CR5 and transformer T4. Here the 115-MHz signal is mixed with 117- to 144.9999-MHz variable injection signal from P2 to obtain the 2- to 29.9999-MHz output. FET's Q7 and Q8 neutralize



Figure 1-14. AGC/ALC, Simplified Schematic Diagram

the gate-to-drain capacity of FET's Q5 and Q6. The rf output of the down conversion mixer is coupled through low-pass filter inductors L1 and L2 and capacitors C1 and C2, to P1-14 (XMT RF) by transformer T3, diode CR4, and capacitor C4. If the rf output is too high (as noted in ALC discussion), the ALC/ AGC DRIVE at P1-9 decreases, permitting diodes CR1 and CR7 to conduct, reducing the rf output.

# 1.7.4.2.2.4 Broadband Amplifier A1A3

Refer to figure 1-7 of this section and figures 4-1 and 4-3 of the schematic section. The transmit rf output of A1A2 is applied to A1A3 via A1A2P1/A1A1J2-14 and A1A1J3/A1A3P1-2. With the radio turned on at the control, +25.2 V dc (SW) is applied to A1A3, and with the key line enabled by the ptt switch, keying relay K1 is energized and the +25.2 V dc (SW) is switched to the amplifier circuits by Q4. The incoming rf at P1-2 is passed through the LC filter network, a limiter circuit and on to the emitter follower stage, Q1, through the closed relay contacts, B1 and B2. The emitter follower couples the rf to rf amplifiers Q2, Q3, and Q5. The 250-mW rf output of Q5 is transformer coupled by T1 through the closed relay contacts A1 and A2 to P1-12. The ALC detector, VR2 and CR8, provide a protective ALC blas to A1A5 ALC circuits that limits the rf output to approximately 300 mW if amplifier-coupler A3 ALC should fail. This ALC OUT signal at P1-9 is routed through A1A1J3-9 to A1A1J5/A1A5A1P1-36. The transmit rf output from A1A3 is supplied to amplifier-coupler A3 ALC should fail. This ALC OUT signal at P1-9 is routed through A1A1J3-9 to A1A1J5/A1A5A1P1-36.

### 1.7.4.2.2.5 Frequency Synthesizer A1A6

Refer to figure 1-6. Frequency synthesizer A1A6 provides a variable injection frequency and a fixed injection frequency to A1A2 plus two fixed frequencies to A1A5 during both receive and transmit periods of operation. The variable injection frequency is a frequency in the 117 MHz to 144.9999-MHz range, variable in 100-Hz increments, the specific frequency being proportionate to the operating frequency selected at the control. The fixed injection frequency to the mixer module is 110 MHz. Two fixed frequencies are supplied to A1A5. One is the 5-MHz fixed injection frequency and the other one is the 2-kHz tone signal. A1A6 also supplies the transmit inhibit logic output (XMT INH) in response to the power on or frequency change logic (RECHANNEL) from control A2. Control A2 also provides the bcd frequency selection logic and the USB logic inputs to A1A6.

To process the above logic inputs and to generate the above output signals, the frequency synthesizer uses the seven subassemblies shown on figure 1-6. For frequency generation functions, four phase-lock loops are used. Refer to figure 1-15. One phase-lock loop is used to generate the fixed injection frequency (110 MHz). The remaining phase-lock loops, the low frequency, the converter, and the high frequency phase-lock loops, are used to generate the 117-144.9999-MHz variable injection frequency. The low frequency phase-lock loop (LFPLL) uses the bcd logic from the control and provides the bcd selected frequency within the 1.0 to 1.0999-MHz range to the converter for translation to a higher frequency within the 111 to 111.0999-MHz range.

This translated output from the converter is applied to the high frequency phase-lock loop (IFP1.1.) for translation to a higher trequency. During locked conditions, the IFP1.1 is controlled by the sample and hold phase detector stage. The output frequency of the HFP1.1 mixer (variable from 6-33.9 MHz), the resultant frequency of mixing the output frequency of the converter (111-111.0999 MHz) with the HFP1.1 veo frequency (117-144.9999 MHz), is sampled by the sample and hold phase detector to maintain the correct veo frequency. But, when a new frequency acquisition by the HFP1.1 is required (initiated by frequency change at control A2), control of the HFP1.1 veo is switched to the frequency. As shown in figure 1-15, the variable divider is controlled by bed logic from the control, thus, a frequency



Frequency Synthesizer A1A6, Block Diagram

1-27/1-28 (Blank)



- -

change at the control causes the bed logic change to switch on the variable divider. This initiates the loop action necessary to achieve digital phase lock on the new frequency by the frequency/phase discriminator and inhibit the transmit (XMT INH) functions during frequency acquisition (rechannel cycle). When digital phase-lock occurs, veo control is transferred back to the sample and hold phase detector and the variable divider is switched off. This puts the hf phase-lock loop back in a locked (normal) condition.

The fixed divider operates in conjunction with the frequency standard and supplies the following frequencies to the radio receiver-transmitter. The 5-MHz is supplied to A1A5 during all modes of operation except AM receive when the 5-MHz signal is switched off. The 2-kHz tone signal is supplied to A1A5 during all modes of operation. The 100-kHz frequency is supplied to the HFPLL. The 25-kHz frequency is applied to the variable divider, and the 100-Hz frequency is supplied to the LFPLL.

Frequency Standard A1A6A1A1. Refer to figures 1-6 and 1-15 of this section, and **a**. figure 4-7, schematics section. The frequency standard subassembly circuits are comprised of the frequency standard generator (10 MIIz), which is a temperature-compensated, crystal controlled oscillator (texo), and a fixed injection frequency generator, which is a veo with a sample and hold stage. The texo consists of crystal Y1, transistors Q1 and Q2, varactor CR2 and temperature compensating networks RT1, RT2, and RT3. The trimmer capacitor is provided to compensate for the aging of the crystal and the selectable components (as noted by schematic note 3) are to be selected at final test. When the radio power is turned on, the texo is energized and supplies a stable reference frequency of 10 MHz from the impedance matching output network of Q1 and Q2 through the buffer-driver stage Q3 and Q4 to the sample and hold reference pulse shaper Q5. The 10-MIIz reference frequency output from the impedance matching network is supplied to frequency converter A1A6A1A4 and the 10-Milz output from the buffer-driver is applied to A1A6A1A2. The veo circuit consists of the oscillator, FET Q9, varactor CR1, and switch transistor Q8. With the radio power on, the USB logic input from A1A5 switches transistor Q8 on to provide the correct de voltage level for the oscillator to operate at 110 Milz. The 110-Milz output of the veo is applied to the sample and hold circuit, CR7 and CR8, through buffer Q6 and Q7. The rectifier diodes CR7 and CR8, provide a negative dc voltage feedback to the vco that corrects the frequency compared to the 10-MIZ reference frequency at the primary of T1. The 110-MIIz output from the vco, 110 MHz INJ, is applied to A1A2 as an output from buffer-driver Q10 and connector A1A6A1A1P1.

The +5.2 V dc is supplied to frequency standard  $\Lambda 1\Lambda 6\Lambda 1\Lambda 1$  from power supply  $\Lambda 1\Lambda 4$  via  $\Lambda 1\Lambda 6\Lambda 1\Lambda 2$ . The (11.5 V dc is supplied by voltage regulator  $\Lambda 1\Lambda 6\Lambda 2\Lambda 1$  via  $\Lambda 1\Lambda 6\Lambda 1\Lambda 2$ . (Refer to figure 4-11, schematics section.)

b. Fixed Frequency Divider A1A6A1A2. Refer to figures 1-6 and 1-15 of this section and figure 4-8, schematics section. The fixed frequency divider consists of a network of frequency dividers and a gated transistor emitter-follower circuit that applies the 5-MHz injection frequency output to A1A5. The 10-MHz reference frequency is supplied by A1A6A1A1 to transistor driver Q2. The output of the driver is a 10-MHz square-wave clocking signal that is applied to the 2:1 frequency divider, U1A. The outputs of the divider are two 5-MHz signals. One is used to clock the 5:1 divider stage, U1B and U2, and the other is coupled to emitter-follower Q1, which is controlled by the RCV·AM logic from P1-6. Q1 is turned on by the RCV·AM logic during all modes of operation except the AM receive mode at which time Q1 is turned off and the 5-MHz output is cut off. The 5-MHz input to the dividers, U1B, U2A and U2B, is divided by 5, to 1 MHz, and further divided by 10, to 100-kHz, by U3A. One 100-kHz output is applied to divider U3B and one output is supplied to HEP1LL A1A6A2A3. The divider U3B is configured to divide the 100-kHz signal by 2 and 5, providing a 50-kHz output and a 20-kHz

output. The 50-kHz output is divided by 2 by U4A to provide a 25-kHz frequency to the variable divider subassembly. The 20-kHz output is applied to divider U5B and divided by 10 to produce a 2-kHz output. This is coupled by capacitor C2 to P1-5.

The 2-kHz output from divider U5B is also applied to 2:1 divider U4B and to 10:1 divider U5A, and converted to 100 Hz for application to LFPLL A1A6A1A3.

The +5.2 V dc is supplied by  $\Lambda 1\Lambda 4$  and the +11.5 V dc is provided by A1A6A2A1 (figure 4-11, schematics section).

Lf Phase-Lock Loop A1A6A1A3. Refer to figures 1-6 and 1-15 of this section and c. figure 4-9, schematics section. The LFPLL supplies to the frequency converter AIA6A1A4 a frequency that can be varied from 1.0 MHz to 1.0999 MHz in 100-Hz increments. The specific frequency within the 1.0- to 1.0999-MHz range is determined by the bcd logic input to connector P1 from control A2. To generate the 1.0- to 1.09999 MHz frequency, A1A6A1A3 employs a vco stage, a frequency/phase detector stage, and a sample and hold phase detector stage referenced to 100-Hz from the fixed frequency divider. The output frequency of the vco is controlled over the above range by the dc voltage applied to varactor CR2. Therefore, when a frequency is selected at control A2, the bed logic is applied to the frequency discriminator variable dividers U6-U9, They establish the proper logic input to the sample and hold switch. U1, to adjust the dc voltage to CR2 for an oscillator output frequency equivalent to the binary coding from control A2. To maintain yes frequency stability, the output of the yes is looped back to the phase detector, U4A, through feedback driver Q7. The output of the frequency discriminator is applied from NOR gate U5A to the phase detector U4A. The output of U4A is a logic output with a variable duty cycle that controls the duty cycle of the output from U6 to the sample and hold phase detector. U1. Also applied to U1 is the ramp voltage supplied by the ramp generator, transistors Q1 and Q2. The ramp generator is driven by the 100-liz reference signal from A1A6A1A2. When Q2 is on the input is high), capacitors C1 and C2 are held at zero. When the input is low Q1 is turned off, allowing C1 and C2 to charge toward 14 V de at a constant rate until Q2 is turned on by the 100-11% input. The ramp voltage is sampled by the \$1 and \$2 signals at the duty cycle rate which is a function of the phase difference between the compared frequencies applied to the phase detector, U4A. The \$1 signal gates (samples) the ramp voltage through the first part of switch U1. The \$2 signal follows and gates the sampled ramp voltage through the second section of switch U1 for filtering. The sampled ramp voltage, after filtering, becomes the vco control voltage and is coupled to varactor CR2 by source followers Q3 and Q4. Increasing the vco control voltage, increases the yeo frequency; decreasing the control voltage, decreases the vco frequency. Therefore, the veo control voltage, being a function of the frequency difference between the compared frequencies, increases or decreases the oscillator frequency to correct the output frequency.

The +13 V dc voltage is supplied by  $\Lambda 1 \Lambda 4$  and the +11.5 and +14 V dc voltage is provided by A1A6A2A1 (figure 4-11, schematics section).

d. Frequency Converter AtAGATA4. Refer to figures 1-6 and 1-15 of this section and figure 4-10, schematics section. The frequency converter generates a frequency within the 111.0 to 111.0999-MHz range. The frequency is supplied to A1AGA2A3 for generation of the variable injection frequency that is supplied to A1A2. The specific output frequency of the converter is controlled by the output of frequency/phase detector (F/Ø DET) U1 and U2. An output frequency between 111.0-111.0999 MHz is generated by the vco, Q2. The vco control voltage to CR1 from the F/Ø detector is a function of the phase difference between the output frequency of the oscillator and the input frequency from A1AGA1A3, both of which are applied to the F/Ø detector. U1. The input frequency to the F/Ø detector from A1AGA1A3, as previously noted, is determined by the bcd logic from the control. The other input frequency to the F/Ø detector

(1.0-1.0999 MIIz), representing the vco frequency, is developed in the following manner. The 111.0-111.0999-MIIz vco output is applied to buffer Q6 and coupled by C36 to gate G2 of mixer Q5. The 10-MIIz input from the frequency standard is applied to amplifierbuffer Q3 and coupled by C26 to X11 multiplier Q4 which provides the 110-MHz input to gate G1 of mixer Q5. The resultant output frequency, 1.0-1.0999 MHz, is supplied to squaring amplifier Q1. The 1.0-1.0999-MIIz square-wave output of Q1 is applied to the input of  $F/\emptyset$  detector U1A. The two frequencies are compared by the  $F/\emptyset$  detector to develop a square wave pulse train at the output of U2 with a duty cycle that is a function of the phase difference between the compared frequencies. The output of U2C is applied to the low-pass filter network where the ac component is filtered out and the dc voltage becomes the vco control voltage. This is applied to varactor CR1 to vary the vco frequency as necessary to decrease the phase difference to achieve lock-on.

The +13 and +5.2 volts dc voltage is supplied by A1A4 and the +11.5 volts dc comes from A1A6A2A1 (figure 4-11, schematics section).

Hf Phase-Lock Loop A1A6A2A3, Variable Frequency Divider A1A6A2A2, and Voltage Regulator A1A6A2A1. Refer to figures 1-6 and 1-15 of this section, and figures 4-11. 4-12, and 4-13, schematics section. The purpose of the HFPLL is to generate a variable injection frequency within the 117 to 144, 9999-MIIz range for application to mixer A1A2 (figure 1-6). To accomplish this, A1A6A2A3 requires the 111.0 to 111.0999-MHz input from A1A6A1A4, the 100-kHz signal from A1A6A1A2, and the phase/lock control signals (rom A1A6A2A2, During locked operations (normal operating conditions with power on and all tuning complete), the frequency generating circuits of A1A6A2A3 operate independently of A1A6A2A2 and A1A6A2A1. The IIFPLL (figure 4-13, schematics section ) consists of the vco, Q104 and varactors CR101 and CR102; the sample and hold detector, Q3; the mixer, Z1; and the associated buffer stages for the veo and mixer output signals. The output frequency of the vco is actively controlled by the dc control voltage applied by the sample and hold phase detector to the varactors. This detector dc output is a result of the sampled output frequency of mixer Z1. Two frequencies are applied to %1, the 111-111.0999-MIIz reference frequency from AlA6A1A4 and the 117-144, 9999 MHz output (requency of vco (2104, to develop an if within the 6-33.9 MHz range (4-MIIz above the 2-29. 9999-MIIz operating frequency selected at control A2). The output of the mixer is passed through the low-pass LC filter network to the squaring amplifier circuits of Q6 and Q7 for application to the sample and hold detector stage. The 6-33, 9-MHz signal is mixed with the 100-kHz input from A1A6A1A2 in the secondary of transformer T1. The resultant 6-33.9-MHz signal is rectified and filtered by the circuits of CR3 and CR4 and Q3 of A1A6A2A3. This becomes the vco dc negative feedback voltage that is applied to varactors CR101 and CR102 of A1A6A2A3. The dc voltage varies the capacitance of the varactors, raising or loworing the vco frequency as necessary to keep the phase error in the hold-in range.

The if output from Z1 is also applied from if amplifier Q7 to squaring amplifier Q5, the output of which is routed to A1A6A2A2P2-2 (figure 4-12, schematics section). During the locked condition described above, the variable divider is inoperative, therefore, the if input has no effect. However, when the radio is first turned on or a new frequency is selected at the control a rechannel logic signal is initiated by control A2. This starts a tuning cycle within the radio that includes switching (on or off) of logic 1 and 45 V dc to various circuits of A1A6A2A2. The rechannel logic (RCP STRETCH) is supplied from A1A5A2P1-33 to A1A6A2A1P1-3 via A1A5A1 and chassis A1A1. When the rechannel signal is enabled at A1A6A2A1P1-3, a ground is applied to pulse stretcher circuit U2 of A1A6A2A1 resulting in conduction of squaring amplifier Q7. Conduction of Q7 establishes the following events; (1) Q4 to conduct, (2) Q5 to conduct, (3) +14V dc potential felt at switch function of A1A6A2A3, (4) Q8 ceases conduction, (5) Q9 to conduct, and (6) Q6 to conduct. The conduction of Q6 applies a ground potential on connector pin A1A6A2A112/A1A6A2A2P2-5 (5 V dc CONTROL line). A ground on this pin forward biases series control switch Q2 of A1AGA2A2 therein enabling the logic 1 and +5 V dc function. These two functions are enabled as long as control transistor Q2 is held on by the 5 V dc CONTROL signal from A1AGA2A1. When a LOCK (LOCK=O) pulse occurs on connector pin A1AGA2A1P2-3, the 5 V dc CONTROL line is disabled and Q2 ceases conduction. This disables logic 1 and +5 V dc cm A1AGA2A2.

Refer to figure 4-12, schematics section.  $\Lambda 1\Lambda 6\Lambda 2\Lambda 2$  performs the frequency/phase discrimination and vco control functions for the hf phase-lock loop in a manner similar to those functions previously covered for  $\Lambda 1\Lambda 6\Lambda 1\Lambda 4$ . When logic 1 and +5 V dc is enabled as a result of a rechannel pulse, the variable dividers, U2-U5 of  $\Lambda 1\Lambda 6\Lambda 2\Lambda 2$ , receive the bcd logic signals from the control. The bcd logic, representing the selected frequency, is processed for comparison with the logic output of divider U1 (6-33.9 MHz), representing the HFPLL vco output frequency, to determine the frequency and phase difference with reference to the 25-kHz signal from  $\Lambda 1\Lambda 6\Lambda 1\Lambda 2$  via  $\Lambda 1\Lambda 6\Lambda 2\Lambda 2\Lambda$ . The phase difference catput from the frequency/phase discriminator, U10 through U12 of  $\Lambda 1\Lambda 6\Lambda 2\Lambda 2\Lambda$ , is applied to the PHASE signal line,  $\Lambda 1\Lambda 6\Lambda 2\Lambda 2I^2 2-4$ , the duty cycle of which is a function of the phase difference between the compared frequencies.

Refer to figures 4-11, 4-12, and 4-13, schematics section. The PHASE signal at A1A6A2A2P2/A1A6A2A1P2-4 is applied to the pulse shaper transistor, A1AGA2A1Q3. The output of A1A6A2A1Q3 is applied to FET A1A6A2A3Q8 for filtering and conversion to a dc vco control voltage. The dc level, proportionate to the phase difference, is applied to the variactors to reture the vco to reduce the phase difference until lock-in is achieved. When lock-in occurs, the frequency phase discriminator of the variable divider (figure 4-12, schematics section) provides a LOCK signal at A1A6A2A2P2-3 from NOR gate A1A6A2A2U6B, which is routed to inverter A1A6A2A1U2A and coupled to the pulse shaper amplifier stage, Q7, Q4, Q8, and Q9, of voltage regulator A1A6A2A1. One output from A1AG42A1Q4 is supplied to A1A6A2A3Q104 from A1A6A2A2 to the sample and hold circuits of A1A6A2A3. The other output from A1A6A2A1Q4 is amplified by A1A6A2A1Q9 and applied as a cut off signal to switch transistor A1A6A2A1Q6 as previously discussed in this subsection (e).

When a frequency change is initiated at the control, the bcd logic is processed by AlA6A2A2 to provide a transmit inhibit signal (XMT INHIBIT to A1A5A2P1-22 to prevent transmission during the tune cycle of the radio. The 15.2 volts de at A1A6A2A2-11 is supplied by AlA4.

Refer to figure 4-11, schematics section. In addition to the circuits already discussed. A1A6A2A1 provides regulating circuits for the +11.5 and +14 volts dc voltage as well as signal interface between the various synthesizer subassemblies as shown on figure 4-11. The +14-volt dc regulator consists of series regulator transistor Q1, reference voltage regulator VR1, and comparator U1B, which is connected to the output voltage divider R3, R4, and R12, and the reference voltage divider, VR1, R10, and R11. The collector of series regulator Q1 is connected to 125,2 V de (sw and fitr). A change in the +14-volt de output appears as a voltage change across voltage divider R3, R4, and R12. This change is compared with the reference voltage by the comparator U1B and reflected as a bias change at the base of series regulator Q1. An increase in bias reflects an increase in the output voltage. Consequently, the increased bias reduces conduction of Q1 which reduces the output voltage until 114 V de is reached. In like manner, a decrease in bias reflects a decrease in the output voltage. This increases QI conduction to increase the subput voltage until the +14-volt output level is reached. The +11.5-volt voltage regulator, Q2, VR3, and U1A, are connected to the reference voltage divider VR1, R10, and R11, and +11.5-volts dc divider R7, R8, and R9. The series regulator Q2, connected to +13 volts dc, and the control circuits operate in the same manner as Q1 to provide a regulated +11.5 velts dc output.

The +14- and +11.5-volt dc outputs are distributed to the various frequency synthesizer subassemblies as shown on the voltage regulator schematic diagram, figure 4-11.

## 1.7.4.2.2.6 Power Supply A1A4

Refer to figure 1-16 and 1-33 of this section and figure 4-4, schematics section. Power supply A1A4 provides regulated +13 volts and +5.2 volts dc outputs from a +25.2-volt dc source (battery). The routing of source voltage is shown on the power distribution diagram. figure 1-33 of this section. The +13 V dc switching regulator circuits consist of series switch transistor Q1, Ily-lack divde CR1, control transistors Q3, Q4, Q5, comparator transistors Q6 and Q7, and reference voltage regulator VR4. Transistor Q1 conducts in 14- to 35-usec intervals in response to bias changes effected by the comparator, Q6 and Q7. If the sampled output voltage applied to Q6 is high compared to the reference voltage applied to Q6, the series switch transistor is saturated for reduced periods of time during its operating interval by the reduced on-time of the control transistor Q3. The on-time of Q3 is reduced by the increased bias voltage from the Darlington pair of transistors, Q4 and Q5, which reflects the voltage error (high voltage) determined by the comparator Q6. During the conduction cycle of series switch Q1, the reduced current flow causes the output voltage to decrease toward the reference level until the correct output (+13 V dc) is reached. Conversely, if the output voltage decreases, the effective bias reverses to increase the conduction time of Q1 and raise the output voltage to the normal level. Transistor Q2 provides overcurrent protection for the 413 V de regulator network.



Figure 1-16. Power Supply A1A4 Simplified Schematic Diagram

1-33

The +5.2-volt de regulator network is comprised of series switch Q8, control circuits Q9 and Q10, comparator Q11 and Q12, and reference voltage regulator VR4. The operation of the +5.2 V de regulator is similar to the operation of the +13 V de regulator. Transistors Q13 and Q14 provide overcurrent protection for the regulator.

# 1.7.4.2.2.7 Receiver-Transmitter Chassis A1A1

Refer to figure 4-1, schematics section. The receiver-transmitter chassis has eight connectors, J1 through J7 and P1, and a number of filtering capacitors. The eight connectors provide interconnection between modules  $\Lambda 1 \Lambda 2$  through  $\Lambda 1 \Lambda G$ , control  $\Lambda 2$  and amplifier-coupler A3. A dc filter circuit for +25.2 V dc (SW) is also provided. The filter circuit, Q1, capacitors C1 and C2, and resistors R1 through R3 are energized when +25.2 V dc (SW) is switched on at control  $\Lambda 2$ . The +25.2 V dc (SW) turns on Q1. This results in a +25.2 V dc (SW and FLTR) output from the filter network, C1, C2, and R1 through R3, to connector J6 of A1A1. When the +25.2 V dc (SW) is switched off at control  $\Lambda 2$ , transistor Q1 is turned off, cutting off the +25.2 V dc (SW and FLTR) to J6.

# 1.7.4.3 Amplifier-Coupler A3, AM-5280/URC

#### 1.7.4.3.1 Transmit Theory

Refer to figure 1-17. Power amplifier A3A4 of the amplifier-coupler is a three stage push-pull class AB broadband amplifier with a minimum power gain of 23.5 dB. The amplifier is designed for a maximum required drive of 100 milliwatts, and 22-watts output. An output of 22 watts allows for antenna coupler losses, and guarantees full 20-watts output when the antenna coupler is tuned to a 50-ohm load. The power amplifier cambe operated at either 20- or 2-watts output. The output level is selected by a switch on control A2.

A thermal switch in the power amplifier monitors the temperature of a heat sink. In the event a safe operating temperature is exceeded, such as by over extending the duty cycle, the ALC circuit automatically limits the output at 2 watts.

The fully automatic antenna coupler is capable of tuning an 8-foot whip and 55-ohm antennas over the 2- to 30-MHz frequency range. The coupler will also tune long wire and other whip antennas at selected frequencies. Tuning time is 4 seconds typical and 7 seconds maximum. Tuning elements include servo-driven elements (A3A7 and A3A8) that provide fine tuning and frequency land switched elements (A3A9). Elements within A3A9 are used to translate antenna impedances to within the tuning range of the servo-driven elements, £3A7 and A3A8.

#### 1.7.4.3.1.1 Power Amplifier A3A4

Refer to figures 4-18 and 4-19, schematics section, and figure 1-17 of this section. In transmit mode, rf is applied from radio receiver-transmitter A1 to rf subassembly A3A4A1. Since the PA KEY is low and  $\pm 25, 2$  V dc (KEYED) is enabled in transmit mode, rf is passed through contacts B2/B1 of relay A3A4A1K1 to transformer A3A4A1T1. The rf is amplified by a three stage amplifier and applied to output coax A3A4A1P1. Each of the three amplifier stages of A3A4A1 is transformer coupled to the next stage. The predriver stage consists of transistor pair Q1 and Q2, the driver stage consists of Q3 and Q4, and the final amplifier consists of Q5 and Q6. The rf is amplified to about 22 watts and coupled through transformer T6 to bias/control A3A4A2, connector J1. A bias regulator circuit on A3A4A2 provides the proper dc bias levels to coupling transformers A3A4A1T1, T2, and T3 to ensure class AB amplifier operation. The amplified rf is then passed by relay A3A4A2K1 to bandswitch A3A5.



Figure 1-17. Amplifier-Coupler A3, AM-5280/URC, Block Diagram

1-35

. •

Power amplifier ALC (automatic level control) is derived by sampling the rf drive supplied to discriminator  $\Lambda 3\Lambda 6$ . The resulting de signal from the alc detector on the discriminator is fed to an op-amp on serve amplifier  $\Lambda 3\Lambda 1$ . The op-amp produces 0 VDC when the output of the rf amplifier is 1/2 dB or less below 20 watts and approximately -8 V de with an rf output +1/2 dB above 20 watts.

### 1.7.4.3.1.2 Bandswitch A3A5

Refer to figure 1-17 this section and figure 4-20, schematics section. The bandswitch automatically selects the proper frequency hand filter upon receipt of information from control logic A3A2. The kind switched filters are used to provide harmonic rejection in the transmit mode. The filters are low pass filters and are selected approximately every 1/2 octave for each of the eight bands. The filter element values for each band are selected to give the best possible harmonic suppression for that band. The number of filter elements in some bands is higher than actually needed for harmonic suppression, this reduces the bandpass ripple to keep the vswr low at the higher frequencies and maintains optimum efficiency. Frequency band logic (rom control logic A3A2 applies a logic high to the appropriate serve band contact of switch S1. This logic high enables transistor switch A1Q2 which actuates relay A1K1 and applies (25.2 V dc to bandswitch motor B1. The motor runs and rotates switches S1, S2A, and S3 until S1 switches off of the logic high contact and opens the motor circuit. This deenergizes A1K1 and stops the motor. Simultaneously, S2A and S3 have rotated to contact positions corresponding with the activated frequency band. This connects the appropriate bandpass filter (1 of 8) to the rf signal path. The amplified rf from the power amplifier is now able to pass through S3 to the proper bandpass filter and through S2A to discriminator  $\Lambda 3\Lambda 6$ .

The bandswitch also drives switch S2B which applies a ground to the center tap of the variable tuning coil (A3A8) if the frequency is greater than 12 Milz. Bandswitch motor B1 is mechanically coupled to the wafer switch in autotransformer A3A9. While the motor is running the band logic selects the correct output network in A3A9. When the motor stops running (relay A1K1 deenergizes), ground is removed from the band switch complete output (A3A5P1-14). This logic output tells control logic card A3A2 that the band switching process is completed.

During the amplifier-coupler tune cycle, a logic low from the tune in progress (TIP) circuit actuates relay A1K2. This places the TIP resistor across the output (rf line) until all tuning is completed. The TIP resistor is located on A3.

#### 1.7.4.3.1.3 Discriminator A3A6

Refer to figure 4-21, schematics section. The discriminator is a device that samples input rf power, voltage and current to the amplifier-coupler and develops de error signals that are related to the impedance of the load and the power to the load. The loading discriminator develops a de error voltage that is proportional to the magnitude of the impedance with respect to the normal 50-ohm impedance. The phasing discriminator develops a de error signal that is proportional to the phase angle between the reactive and resistive portions of the load impedance. The forward and reflected power detectors are used to determine the start and completion respectively of the tuning sequence.

a. Loading Discriminator, Part of A3A6A1 and A3A6A2. Refer to figure 1-18. The loading discriminator compares the magnitude of the rf current with the rf voltage. This comparison creates an error signal output that is proportional to the difference between the impedance of the rf circuit and 50 ohms.



### Figure 1-18. Loading Discriminator, Part of A3A6A1 and A3A6A2, Simplified Schematic Diagram

When the impedance of the rf circuit is 50 ohms, there is no error signal developed. When the rf circuit impedance is greater than 50 ohms, the error signal is positive. When the rf circuit impedance is less than 50 ohms, the error signal is negative.

Rf line current ( $i_1$ ) induces a voltage ( $c_2$ ) across transformer T2. When diode CR3 is forward biased, the current through resistor R2, diode CR3, and transformer T2 develops a voltage ( $c_3$ ) across R2 that is proportional to the rf line current.

Line voltage is sampled by a voltage divider consisting of C15 and C4. When diode CR1 is reverse biased, the current through R1 develops a voltage  $(e_4)$  across R1 that is proportional to the rf line voltage.

C15 is factory adjusted so that the voltage across R2 is equal to the voltage across R1 when the impedance of the rf circuit is 50 ohms.

When the rf circuit impedance is less than 50 ohms, the line current increases and the line voltage tends to decrease. This causes the voltage across R2 to increase due to the increased current flow through T2. The voltage across R1 tends to decrease since it is proportional to the line voltage. The voltage difference across R2 and R1 develops

a negative error signal output. When the rf circuit impedance is greater than 50 ohms, the inverse is true, and a positive error signal is developed.

b. Phasing Discriminator, A3A6A3 and part of A3A6A1. Refer to figure 1-19. The phasing discriminator in amplifier-coupler A3 develops a dc error signal that is proportional to the phase shift between the rf voltage and the rf current. When the antenna is resistive, the line current and the line voltage are in phase, and the error signal is zero. When the antenna is capacitive, the line current leads the line voltage, and the error signal is negative. When the antenna is inductive, the line current lags the line voltage, and the error signal is positive.

The phasing discriminator is divided into two circuits. Potentiometer R5 is adjusted to balance the impedance of circuit number 1 (B, C, E, and F) and circuit number 2 (A, D, E, and F). The line voltage  $c_1$  is sampled, with no phase shift, by voltage divider C12 and C13. The induced voltage in the secondary of the transformer is 90 degrees out of phase with line current  $i_1$ . The vector addition of the induced voltage  $e_2$  and the sampled voltage  $c_6$  in circuit number 1 creates a resultant voltage  $c_4$  The vector addition of induced voltage  $c_5$ . Voltages  $c_4$  and  $e_5$  are rectified by CR6 and CR5 and filtered by C10 and C9. The algebraic sum of Vec and Ved is the error output.



Figure 1-19. Phasing Discriminator, A3A6A3 and part of A3A6A1, Simplified Schematic Diagram

When the antenna is resistive, line current  $i_L$  and line voltage  $e_L$  are in phase. The magnitude of the resultant voltage across circuit number 1 (e4) is equal to the magnitude of the resultant voltage across circuit number 2 (e5); therefore, the error signal is zero (vector diagram (1) of figure 1-19).

When the antenna is capacitive, the vector addition of induced voltage  $e_2$  and sampled voltage  $e_6$  causes resultant voltage  $e_4$  to increase in magnitude. The vector addition of induced voltage  $e_3$  and sampled voltage  $e_6$  causes resultant voltage  $e_5$  to decrease in magnitude. The algebraic sum of resultant voltages  $e_4$  and  $e_5$  creates a negative error signal output (vector diagram (2) of figure 1-19).

When the antenna is inductive, the vector addition of induced voltage  $e_2$  and sampled voltage  $e_6$  causes resultant voltage  $e_4$  to decrease in magnitude. The vector addition of induced voltage  $e_3$  and sampled voltage  $e_6$  causes resultant voltage  $e_5$  to increase in magnitude. The algebraic sum of resultant voltages  $e_4$  and  $e_5$  creates a positive error signal output (vector diagram (3) of figure 1-19).

Resultant voltage  $e_4$  is rectified by diode CR6 and then filtered by C5, L5, and C10. Resultant voltage  $e_5$  is rectified by diode CR5 and then filtered by L4, and C9. The algebraic differences of the resultant voltages create a dc error signal output proportional to the phase difference between the rf voltage and the rf current. Forward Power Discriminator, Part of A3A6A1 and A3A6A2. Refer to figure 1-20. The forward power discriminator generates a dc output proportional to the rf power traveling toward the antenna.



TPA-0144-013

Figure 1-20. Forward Power Discriminator, Part of A3A6A1 and A3A6A2, Simplified Schematic Diagram

1-39

The secondary of transformer T2 is loaded with a low value of resistance, R7, to result in a secondary voltage (c<sub>2</sub>) 180° out of phase with primary current. The line voltage is sampled by the voltage divider C15 and C1 and appears at the junction of CR2 and L2. The sampled portion of the line voltage is 180° out of phase with the secondary voltage across T2. On one-half of the rf cycle the induced voltage is greater in magnitude than the sampled voltage; therefore, diode CR2 is forward biased to produce a positive output when forward power is present.

d. Reflected Power Discriminator, Part of A3A6A1 and A3A6A2. Refer to figure 1-21. The reflected power discriminator develops a dc output proportional to the deviation of the vswr from 1.0 to 1. The vswr deviates from 1.0 to 1 when the antenna impedance is not 50 ohms and resistive; therefore, a reflected power output is developed when the antenna circuit is not resonant with a resistance of 50 ohms.



Figure 1-21. Reflected Power Discriminator, Part of A3A6A1 and A3A6A2, Simplified Schematic Diagram

1-40

The secondary of transformer T1 is loaded with a low value resistor, R8, to result in a secondary voltage  $(e_2)$  in phase with the line current  $i_1$ . The line voltage is sampled, with no phase shift, by voltage divider C14 and C6. C14 is factory adjusted to create a sampled voltage (at junction of CR4 and R3) equal to the induced voltage on T1 when the vswr is 1.0 to 1; therefore, CR4 is cut off, and there is no output.

When the antenna circuit is resonant with a resistance less than 50 ohms, the rf current increases and the rf voltage tends to decrease. The induced voltage in the secondary of T1 is greater in magnitude than the sampled voltage. Therefore, on the positive half of the rf cycle, diode CR4 is forward biased. The conduction of CR4 develops a positive output proportional to the reflected power.

When the antenna circuit is resonant with a resistance more than 50 ohms, the rf current decreases and the rf voltage tends to increase. The induced voltage  $e_2$  is less than sampled voltage  $e_3$ . Therefore, on the negative half of the rf cycle, diode CR4 is forward biased. The conduction of CR4 develops a positive output proportional to the reflected power.

When the antenna circuit is reactive (nonresonant), the rf line voltage is out of phase with the rf line current. During a portion of each cycle, the induced voltage is more positive than the sampled voltage, and diode CR4 is forward biased. The conduction of CR4 develops a positive output proportional to the reflected power.

e. ALC Detector. The ALC detector develops a de output proportional to the rf voltage. The rf is rectified by CR7 and referenced by zener diode VR1. The ALC detector voltage controls the output of the power amplifier during tune and low power (2 watts) modes.

1.7.4.3.1.4 Rf Tuning Network

Refer to figure 1-22 Tuning capacitor A3A7(C1) and tuning coil A3A8(L1) are serve driven elements that provide exact impedance matching to the 50-ohm output of the solid-state power amplifier. Autotransformer A3A9 contains capacitive and inductive components which are frequency bandswitched elements that translate antenna impedances to within the tuning range of C1 and L1. The inductive component, autotransformer (A3A9T1), is used exclusively for tuning the 8-foot whip antenna from 2 to 8 MHz. The antenna switch located on A3 is a mechanically interlocked switch that selects the proper tuning element in autotransformer A3A9. The switch is activated by the whip antenna. When the whip antenna is not connected, the capacitive components (A3A9C1 through C5 and C7) are automatically connected to the dipole antenna BNC connector.

a. Autotransformer A3A9. Refer to figure 1-22 in this section and to figures 4-16 and 4-24, schematics section. The autotransformer provides two frequency selective networks, one for use with a dipole antenna (capacitors C1 through C5 and C7) and one for use with a whip antenna (autotransformer T1 and capacitor C6).

The required value of capacitance (C1 through C5 and C7) is selected by bandswitch A3A5. The capacitance translates the dipole antenna impedances to within the tuning range of variable elements 1.1 and C1. The same is true for selecting autotransformer taps when using the whip antenna. Once antenna impedances are inside the tuning range, loading and phasing error signals run 1.1 and C1 to obtain the 50-ohm input impedance to the antenna.



TPA-0142-013

Figure 1-22. Rf Tuning Network, Simplified Schematic Diagram

Figure 1-23 shows how 1.1, C1, and capacitance ( $\Lambda$ 3 $\Lambda$ 9C1 through C5 and C7) are used to tune the antenna at one example frequency. Figure 1-24 shows the tuning procedure using the 8-foot whip antenna below 8.0 MHz. The auto transformer is switched out above 8.0 MHz.

When a whip antenna is connected, the amplitier-coupler antenna switch is mechanically switched to the normally open position. The rf is applied to switch wafers S1A and S1B of A3A9. Switch S1 is driven by landswitch motor A3A5B1. At tuned frequencies from 2 to 7,9999 MHz, the rf is coupled through S1B to autotransformer T1.. The autotransformer passes the rf through S1A to the whip antenna connector. From 8 to 23,9999 MHz, the rf is applied directly to S1A. From 24 to 29,9999 MHz, capacitor C6 provides capacitance for tuning the whip antenna.

When using the dipole antenna, the antenna switch remains in the normally closed position. The rf is applied to a contact on switch wafer S1C. Capacitors A3A9 C1 through C5 and C7 translate the antenna impedance within the tuning range of C1 and L1. The wiper arm of S1C applies the rf to the dipole antenna BNC connector.

b. Tuning Capacitor A3A7. Refer to figure 4-22, schematics section. The tuning capacitor is controlled by voltages (C1 max run and C1 min run) from servo amplifier A3A1. When a positive voltage is applied to A3A7P1-9 (C1 max run) and a ground to A3A7P1-10, current flows through the wiper arm of S1A to motor B1. Under this condition when B1 runs, the capacitance of C1 is mechanically adjusted toward maximum capacitance.



Figure 1-23. Tuning Procedure when C2 is required

1-43



Figure 1-24. Tuning Procedure when T1 is used



٠

TPA-0139-011

Figure 1-25. Whip Antenna Reactance Variation Reduction

S1A is mechanically connected to B1. S1A may rotate until the contact going to CR4 becomes open at maximum capacitance. When the contact opens, the voltage to B1 is removed and B1 stops. Switch S1B rotates while B1 is running. A ground established through S1B from A3A7P1-2, applies a ground at A3A7P1-5 to tell control logic A3A2 when C1 is maximum.

When a positive voltage is applied to  $\Lambda^3\Lambda^{711}-10$  (C1 min run); current flows through B1 (red dot side) to the wiper arm of S1A and out through CR3. C1 max run (A3A7P1-9) is ground. B1 now runs to force C1 towards minimum and also rotates switches S1A and S1B. Switch S1A may continue to rotate until the contact going to CR3 becomes open, disabling B1. Switch S1B applies a ground to  $\Lambda^3\Lambda^{7P1-6}$  to tell control logic A3A2 when C1 reaches a capacitance of 145 to 275 pf or less.

When logic conditions on control logic A3A2 are such that there is no forcing of the capacitor to max or min positions, the phasing voltage sample from the discriminator controls C1 position. Operation of the tuning capacitor is as discussed above, except that C1 is adjusted (toward max or min) only when a phasing voltage exists.

c. Tuning Coil A3A8. Refer to figure 4-23, schematics section. The tuning coil is positioned by L1 max run and L1 min run control voltages from servo amplifier A3A1. When a positive voltage is applied to A3A8P1-10 (L1 max run) current flows through CR1 and S1 to motor B1. L1 min run (A3A8P1-4) is ground. This condition forces B1 to run to maximum. At max inductance, the follower arm places a ground on A3A8P1-2 (L1 MAX) and pulls switch S1 down to CR2. The ground at A3A8P1-2 tells control logic A3A2 that L1 is at maximum. When S1 is actuated, the current path is broken and the motor stops running. When a positive voltage is applied to A3A8P1-4 (L1 min run), current flows through servo B1, switch S2, and diode CR3. L1 max run (A3A8P1-10) is ground. This forces servo B1 to run to minimum. At minimum inductance, the follower arm places a ground on A3A8P1-9 (L1 MIN) and pulls switch S2 down to CR4. The ground at A3A8P1-9 tells control A3A2 that L1 is at maximum on A3A8P1-9 (L1 MIN) and pulls switch S2 down to CR4. The ground at A3A8P1-9 tells control A3A2 that L1 is at minimum. When S2 is actuated, the current path is broken and the current path is broken and the follower arm places a ground on A3A8P1-9 tells control A3A2 that L1 is at minimum. When S2 is actuated, the current path is broken and the motor stops running.

When logic conditions on control logic A3A2 are such that there is no forcing of the inductor to max or min positions, the loading voltage sample from discriminator A3A6 controls the tuning of L1. Operation of the tuning coil is as discussed above, except that L1 is adjusted (toward max or min) only when a loading voltage exists. The positive or negative voltage sample will cause L1 to run only until proper loading occurs (rf circuit impedance returns to 50 ohms).

A tab above the tuning coil is connected to the L1 Position output of A3A8. When a frequency 12 MHz or greater is selected a ground is applied by bandswitch A3A5 to the center-tap on the tuning coil L1. Should the roller make contact with the tab above 12 MHz, the ground is transferred to the L1 Position output and applied to control logic A3A2. Logic from A3A2 then disables the loading servo amplifier and the coil stops.

#### 1.7.4.3.1.5 Control Logic A3A2

Refer to figure 4-17 schematics section. Control logic A3A2 receives binary coded decimal (bcd) frequency information, rechannel pulse (RCP STRETCH) and key line control from radio receiver-transmitter A1, servo enable from servo amplifier A3A1, and tuning coil/ capacitor position logic from A3A7 and A3A8. The logic control supplies control logic signals for the amplifier-coupler, such as frequency band logic and servo command logic.

a. Frequency Decoding. Refer to figure 1-26. The bed input from control A2 is decoded into frequency band information, see table 1-3. Band logic controls B1 on bandswitch module A3A5. High level logic is applied to the appropriate frequency line/lines on connector P1 of control logic A3A2. This logic is applied to various logic gates where

1-46



•

HOTE:

.

SCO FRED INFORMATION FROM CONTRUL = 2.8 Mile

| TRUTH TABLE |            |     |            |      |   |                     |   |  |
|-------------|------------|-----|------------|------|---|---------------------|---|--|
| •=          |            |     | ≜Dc        |      |   | <b>≜</b> ⊘ <b>•</b> |   |  |
| NNO         |            |     | NOR        |      |   | 6NV                 |   |  |
|             |            | C   | A          |      | c |                     | • |  |
| Q.          | _0         | _1_ | . <b>Q</b> | _0 . | 1 | 0                   | 1 |  |
| 1_          | <u>.</u> . | 1   | . 1        | 0    | 0 | 1                   | 0 |  |
| 0           | 1          | 1   | 0          | _1   | 0 |                     |   |  |
|             |            | 0   | 1          | 1    | 0 |                     |   |  |

TPA-0108-014



AJAZ

| FREQ<br>BAND | FREQ<br>RANGE    | CONN<br>PIN  |
|--------------|------------------|--------------|
| 1A           | 2.0 to 2.39 Milz | P2-13        |
| 1B           | 2.4 to 2.9 MIIz  | P2-9         |
| 2            | 3.0 to 3.9 Milz  | <b>P2-10</b> |
| 3            | 4.0 to 5.9 Milz  | <b>P2-25</b> |
| 4            | 6.0 to 7.9 MHz   | <b>P2-11</b> |
| 5            | 8.0 to 11.9 MHz  | P2-28        |
| 6            | 12.0 to 15.9 MHz | <b>P2-26</b> |
| 7            | 16.0 to 23.9 MHz | P2-20        |
| 8            | 24.0 to 29.9 MHz | P2-27        |

Table 1-3. Frequency Bands

it is decoded and a logic 1 is applied to the proper connector pin on P2. This in turn enables B1 on bandswitch module A3A5. For example; assume an operating frequency of 2.8 MHz. Refer to figure 1-26. A logic 1 is applied to the 2.0 MHz and 0.8 MHz input (P1-3/5), all other frequency inputs are logic 0.

The bcd frequency logic, as shown in figure 1-26 is applied directly or indirectly through logic gates to the output gates for each frequency band. Note that output gate U8A, figure 1-26, is the only output gate with all logic 0 inputs to connector P1. Refer to the truth table in figure 1-26. A logic 1 output from U8A enables the 2.4 to 2.9 MHz frequency band (113). All other outputs are logic 0 and the frequency bands (1A and 2 through 8) are disabled. Operation for decoding any frequency (2 to 29.9 MHz) is similar to the above example except the logic flow will change and the proper band for the selected frequency will be enabled.

At frequencies above 12 MHz, a high level logic is applied to the forcing circuits of the variable tuning elements (C1/1.1) where it is used under certain conditions. This is covered in later paragraphs.

b. Tune Logic. Refer to figure 1-27. Coupler tuning is accomplished by four tuning steps (bandswitch, standby, tunc, and operate) that control the logic to the servo amplifiers and ALC circuits.

Initial turn-on of primary power or the selection of a different frequency generates a rechannel pulse. The rechannel pulse sets the amplifier-coupler to tune step 1, bandswitch. The tuning sequence is illustrated in figure 1-27. A bandswitch complete signal plus coil (1.1) position signal allows the logic to advance to step 2, standby. The sequence logic waits in standby for a key (key interlock) from the operator. The tuning elements are still positioned in the tuned condition for the last frequency. Upon receipt of a key (key interlock) the logic sequence goes to step 3, tune. When the tuning sequence is not in bandswitch and all bandswitching is complete, and a key interlock is



TPA-0138-014

Figure 1-27. Tune Sequence Flow Diagram

present, transistor switch Q2 applies a ground to A3A2P1-11. This ground actuates keyline relays in power amplifier A3A4 to pass the rf to bandswitch A3A5.

In tune, the following signals are used to control the tune cycle:

| Servo amplifier enable                               | enables servos and allows elements C1 and L1 to tune                                                                                  |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Tune-in-progress (TIP)<br>signal to power amplifier  | places power amplifier in a tune mode                                                                                                 |
| TIP to radio receiver-<br>transmitter A1             | places radio receiver-transmitter A1 in a tune mode,<br>which supplies a CW tone for tuning                                           |
| Sidetone control to radio<br>receiver-transmitter A1 | rf present in receiver-transmitter A1 sidetone con-<br>trol circuits, which in turn generates a sidetone in<br>the operators headset. |

Forward rf power and low vswr (VSWR) logic from servo amplifier A3A1 indicates that rf is present and the transmission line to the power amplifier is tuned to 50+ JO ohms to within 1.3:1 vswr. Approximately 1 second after the amplifier-coupler is tuned to 1.3:1 vswr with forward power present, the tuning sequence advances to step 4, operate. In operate, anytime the vswr indicates a mismatch of greater than approximately 2:1 for more than the allotted time delay, the servo amplifiers are enabled. The amplifiercoupler retunes until the vswr is low and the fixed delay expires, then it returns to normal operate. The vswr logic to enable the servos is delayed each time the vswr increases or decreases to provide noise immunity and allow the servos to pull-in as accurately as possible.

The tune cycle is timed by a fault circuit, see figure 1-27. If the tune cycle exceeds 15 to 36 seconds the system will fault. If a fault occurs, the tuning sequence must be reset with a tune start (rechannel) pulse.

1. Bandswitch Step. Refer to figure 1-28. The rechannel pulse (RCP STRETCH) applies a 50 ms ground (logic 0) to U201). This sets the bandswitch flip-flop (U20D and U21C). This same low level pulse is applied to U20B and resets the fault flip-flop (U20A and U20B). Simultaneously a logic 0 is gated through U14D and U15E and resets the standby, tune, and operate flip-flops. When the bandswitch flip-flop is set, the logic 1 output of U20D is applied to servo enable U9B. The output of U9B drives the circuit to energize relay A3A3A1K1. This enables +25.2 V dc (KEYED). Gate U20D also supplies a logic 1 to U21A. The logic 0 output of U21C is applied to the input of U11D. If the frequency is higher than 12 MHz and the roller on the tuning coil is contacting the L1 position tab, a logic 0 from U13D is applied to the other input of U11D. The logic 1 out of U11D enables the servo and forces the roller toward MIN until it breaks contact with the tab, at approximately mid-coil. The output of U13D changes to a logic 1 and is applied to the input of U21A. The logic 0 output of U21C is also applied to U18C to hold the power amplifier in an unkeyed condition.

When bandswitch motor BI on A3A5 stops running, ground is removed from the bandswitch complete circuit and a logic 1 is applied to the input of U21A. When the bandswitch flip-flop is set, bandswitch is complete, and the roller on the tuning coil is not making contact with the LI position tab (if over 12 MHz) all inputs to U21A are logic 1. When all inputs to U21A are at logic 1, the tuning sequence advances to standby.

2. Standby Step. The logic 0 output of U21A sets standby flip-flop (U20C and U21B). The logic 0 output of U20C is applied to the input of U17C. The logic 0 output of



.

TPA -0107 -014

Figure 1-28. Control Logic A3A2, Simplified Schematic Diagram

1-51/1-52 (Blank)



.

U21B is fed back to U21C to reset the bandswitch flip-flop. In standby the radio may receive but transmission is inhibited. The tuning elements are still in their previously tuned positions unless the radio is in the RCV only mode. In the RCV only mode the tuning coil and capacitor are homed to maximum, however, the RCV only mode is used only during testing with Radio Test Set AN/PRM-501.

When the standby flip-flop is set and the radio keyed (key interlock) both inputs to U17C are logic 1. When both inputs to U17C are at logic 1 the tuning sequence advances to tune.

When a ground is applied to the keyline, a logic 0 is gated through U15F and U14C to set key interlock flip-flop U14B and U18B. The logic 1 output of U14B is applied back to the input of U17C and also to U18C to remove the power amplifier key inhibit.

3. Tune Step. When both inputs to U17C are at logic 1, the logic 0 output sets tune flipflop U17B and U18A. The logic 1 output of U17B is applied through CR30 to enable the servos and applied through R20 to the input of U14A. The logic 0 output of U18A supplies the feedback to reset the standby flip-flop and also applies a logic 0 to U7F. The logic is inverted by U7F, amplified by Q1, and switched by Q3, placing a ground on the keyline and applying T1P logic low to radio receiver-transmitter A1. The radio receiver-transmitter turns on the rf and allows the amplifier-coupler tuning elements to tune. Discriminator A3A6 samples the rf and provides phasing and loading information to servo amplifier A3A1. A3A1 determines when the vswr is 1.3:1. When the vswr is correct and forward power is present, an advance to operate signal (logic 1) is applied to the input of U14A.

When the tune flip-flop is set and an advance to operate logic 1 is supplied by A3A1 both inputs to U14A are at logic 1. When both inputs to U14A are at logic 1 the tuning sequence advances to step 4, operate.

- 4. Operate Step. The logic 0 output of U14A sets the operate flip-flop, U17D and U17A. The logic 1 output of U17D (operate or lune) is applied through U11B to the L1/C1 forcing circuits. The logic 0 output from U17A is fed back to U18A to reset the tune flip-flop. This reset condition releases the hold on the keyline and TIP line applied by transistor switch Q3. In operate step, the amplifier-coupler is tuned and ready to transmit or receive as long as the vswr remains 1.3:1. Should the vswr vary, and forward power is present, the servos will be enabled until the amplifier-coupler is retuned to the correct vswr.
- 5. Tuning Coil/Capacitor Forcing Logic. Logic gating on control logic A3A2 determine the conditions under which the tuning elements (C1/L1) are forced to run toward maximum or minimum position. The developed forcing logic is applied to servo amplifier A3A1.

Refer to figure 1-29. When the following logic conditions are set, C1 max forcing logic is applied to the serve amplifier forcing C1 to maximum: L1-Min, C1-Min, (12 to 29.9 MHz) and (operate or tune) step. With these conditions, logic 0's are applied to the inputs of U11A and U10A. The logic 1 outputs of U11A and U10A are applied to U19B. The logic 0 output of U19B sets flip-flop U19C and U16A. The logic 1 output of U19C is applied through A3A2P3-15 to serve amplifier A3A1 which forces C1 to maximum position. If L1 runs off minimum or C1 hits maximum, the force flip-flop will reset disabling the forcing functions.

Refer to figure 1-30. When the following logic conditions are set, L1 Max forcing logic is applied to the serve amplifter forcing L1 to maximum: L1 at Min, C1 at Max while in operate or tune. With these conditions, logic 0's are applied to the inputs of U10B and U22E. The logic 1 outputs of U10B and U22E are applied to U19A. The logic 0 output of U19A sets flip-flop U19D and U16B. The logic 1 output of U19D is applied through A3A2D3-8 to serve amplifier A3A1 which forces L1 to maximum position.



Figure 1-29. C1 Max Forcing Logic, Simplified Schematic Diagram



TPA-0111-012

### Figure 1-30. L1 Max Forcing Logic, Simplified Schematic Diagrams

Refer to figure 1-31. When the following logic conditions are appropriately set. L1 Min forcing logic is applied to the serve amplifier forcing L1 toward minimum position: (requency below 12 Milz (12 to 29.9 Milz), L1 Position, L1 Max, C1 Max and (operate or lune). With these conditions, a logic 1 is inverted through U22F and applied, along with a logic 0 from the 12 to 29.9 Milz logic, to the input of U13D. The logic 1 output of U13D and a logic 0 from 1.1 Max are applied to U13C. Logic 0's from C1 Max and (operate or tune) are applied to the inputs of U101. The logic 1 output of U10B and the logic 1 output of U13C are applied to the input calU13B. The logic 0 out of U13B sets flip-flop U13A and U16C. The logic 1 output of U13A is applied through A3A2P3-9 to servo amplifier A3A1 which forces L1 toward minimum position. If the frequency is above 12 MHz and L1 roller is making connect with the tab and in bandswitch tuning step, logic 0's are applied to U11D. The logic 1 output of U11D is applied through A3A2P3-9 to the serve amplifier which forces L1 toward minimum position until the roller breaks contact with the tab. Above 22 MHz the coil will force to min if C1 hits max while in the tune or operate step. The Lip-flop will reset if L1 hits min or C1 comes off max or phasing sense becomes positive.



P/O AJAZ

TPA-0112-013

Figure 1-31. L1 Min Forcing Logic, Simplified Schematic Diagram

Positive phasing sense logic from servo amplifier A3A1 applies a logic 1 to U10B. The logic 0 output of U10B is inverted by U13B (1.1 Min Force) and U19A (L1 Max Force) and resets the 1.1 forcing flip-flops, disabling the forcing logic and allowing the servos to control the tuning.

c. Fault Logic. Refer to figure 1-28. When the servos are enabled a logic 0 is applied by the servo amplifier to U22A in the fault circuit. The logic 0 is inverted by U22A and applied to the fault timing network. If the radio fails to tune within 15 to 36 seconds, the logic 1 is inverted by U22C and applied to the fault flip-flop, U20A and U20B. The logic 1 output of U20A (tune fault) is applied to the system. If a tune fault occurs, a logic 0 from U20B resets all the tune step flip-flops to 0 status and tuning stops. A new tune start pulse must be initiated to start a new tuning sequence. At any time the rf signal level becomes too high, overvoltage detector A3A3A2 applies a logic high through CR38 to U22C. This will also fault the tuning sequence.

Overvoltage detector A3A3A2, refer to figure 4-15 in diagrams section, provides rf sampling to protect amplifier-coupler A3 from damage due to abnormally high signal levels. The rf (approximately 850 volts peak) is sampled at the junction of the tuning coil and the tuning capacitor, and applied to A3A3A2. The rf is then filtered, rectified by CR5, and integrated by C4 to provide a normalized de voltage to the noninverting input of U1A. A filtered 5.1 V de is developed across zener VR1 and the inverting input of U1A. When the rectified de voltage exceeds 5.1 volts, comparator U1A develops a positive output voltage. This positive voltage is applied to the control logic card as a fault initiate command, indicating an abnormally high level of rf.

#### 1.7.4.3.1.6 Servo Amplifier A3A1

Refer to figure 4-17, schematics section. The servo amplifier is a dc amplifier capable of operation from a battery supply voltage of 22 to 30 V dc. The servo amplifier receives loading and phasing error voltages, forward and reflected power logic from discriminator A3A6 and forcing logic from logic control A3A2. The servo amplifier converts forcing logi and error voltages into servo drive signals to cause the tuning coil and capacitor to run towards maximum or minimum position. The servo amplifier also develops phasing sense, vswr comparison, servo controls, A1.C, and sidetone voltages.

Tuning Coil/Capacitor Run Control. When the tuning coil forcing logic is low (both L1 a. max force and L1 min force), the loading sample from the discriminator A3A6 controls op amp U1A. When the loading voltage is positive (rf impedance more than 50 ohms), the output of U1A decreases, causing the output of U2B to increase, which supplies a positive voltage output at A3A1.14-4. Since U2A is now low, a ground is applied to A3A1J4-10. This forces L1 to run toward minimum. When the rf circuit impedance adjusts to 50 ohms, the loading voltage becomes zero and L1 stops running. When the loading is negative (rf impedance less than 50 ohms), the output of UIA increases. causing the output voltage of U2A to increase which supplies a positive voltage output at A3A1J4-10 to force 1.1 to run toward maximum. Again, when the rf circuit impedance adjusts to 50 ohms, 1.1 stops running. When forcing logic from A3A2 activates L1 min force or L1 max force, the forcing logic levels override the loading input. A logic '1' on the L1 min force input (A3A1J1-9) will cause a positive voltage output at A3A1J4-4 as described above. A logic 1 on the L1 max force input (A3A1J1-8) will cause a positive voltage output at  $\Lambda 3\Lambda 1J4-10$ , as described above. However, should the tuning coil-tab contact the roller while tuned to a frequency greater than or equal to 12 MHz. transistor Q12 is cut off. This condition back biases FET Q16 and removes Q5 and Q22 from the circuit. An open circuit appears at A3A1J4-4 which stops the tuning coll from running toward minimum.

The phasing input from the discriminator controls op amp U1B. Logic from A3A2 applies C1 max force and C1 min force logic commands. Circuit operation is the same as that discussed above for the loading and tuning coil forcing logic.

- **b.** Phasing Sense. The phasing input from the discriminator is applied to the noninverting input of USB. When there is positive phasing the output of USA develops a logic high voltage across VR8 which is applied to control logic card A3A2.
- Vswr and Forward Power. Refer to figure 1-32. Both the forward power and the rec. flected power samples from discriminator A3A6 are applied to U4B. The input networks to U4B allow the forward and reflected power to be compared and a vswr check to be made. When the vswr is 1.3 to 1 a logic 1 is applied to NOR gate UGA. The logic is inverted by UGA and applied, along with logic from the forward power circuit, to UGB. (When forward power is present a logic 0 is applied to UGB.) The logic 1 output of UGB (advance to operate) is applied to control logic A3A2. Simultaneously a logic 1 is applied through a time delay network to UGD. When forward power is present, U4A applies a logic 0 to UGD. The logic 0 output of UGD, along with a logic 0 (servo enable) from A3A2 is applied to UGC. If the vswr is 1.3 to 1 and forward power is present, the out-put of UGC is a logic 1. The logic 1 enables transistor Q13 which in turn disables transistor Q9, removing 425.2 V de (Keyed, filtered and enabled) thereby disabling the servo amplifiers. UGC also provides the serve enable logic to the fault circuit on A3A2. When the vswr is not 1, 3 to 1 and forward power is present, a logic 0 is applied through the time delay network to U6D. The output of U6D changes to a logic 1, the output of UGC goes to a logic 0 and cuts off Q13 and allows Q9 to conduct applying +25.2 V de (Keyed and Fitr) to serve op amps as 125 V de (Keyed, fitr and enabled). The serves are enabled and the amplifier coupler returnes until the vswr is at the proper ratio then the tuning sequence goes back into the operate step.



TPA-0137-013

Figure 1-32. Forward Power to Vswr Comparison and Servo Enable, Simplified Schematic Diagram

d. ALC and Sidetone. In the tune mode (tune step 3) the detected ALC voltage from the discriminator controls the ALC output voltage from U5B. The cathodes of CR3 and CR1 are grounded by TIP. This disables the bias supplied through R37 and enables Q17. The ALC detector voltage from the Q17 is much higher than the forward power voltage supplied from the discriminator. As a result the ALC detector controls U5B. However, if the reflected power is too high, resistor 1882 will feed bias to U5B and the forward power will be decreased.

In operate, Q17 is biased off and the output of U5B is controlled by forward power. The cathodes of CR1 and CR3 are no longer grounded. If low power is requested (P1-19 grounded) Q17 will turn on and the ALC detector will control the output of U5B.

Sidetone enabling is controlled by current summing op amp U5B. The sidetone (A3A1P1-25) is applied during tune and operate when rf is present. Five current sources feed the inverting input. When the current through R82 (reflected power) plus the current through R6 (forward power plus the current through Q17 (ALC)) is equal to the current through R33 (reference) plus the current through R36 (drive), the output of U5B goes negative. This condition turns Q10 on and applies a logic 0 to A3A1P1-25 (RF POWER) to activate the sidetone.

The serve amplifier also contains an internal -12 V dc supply circuit. Inverters U7A and U7B are tuned by R70 and C39 to develop a 20 kHz square wave. The square wave switches Q11, Q26, and Q14 on and off and controls the biasing of CR11. Zener diodes VR4 and VR5 then develop -12.4 V dc at the base of Q15, causing Q15 to conduct and -12 V dc to develop at the emitter lead.

#### 1.7.4.3.2 Receive Theory

The following paragraphs contain a description of the rf signal path from the antenna to radio receiver-transmitter A1. For more detail on any particular module, card, or sub-assembly refer to the description of the transmit path, paragraph 1.7.4.3.1.

When using a dipole antenna, the received rf is coupled through autotransformer A3A9 wafer switch section S1C, and through its associated capacitive network to the antenna switch. When using a whip antenna, the received rf is coupled through autotransformer A3A9 wafer switch section S1A and either capacitor C6, autotransformer T1 and S1B, or directly to the antenna switch. Autotransformer T1 is used for frequencies from 2 to 7.9999 MHz only and capacitor C6 is used for frequencies from 16 to 23.9999 MHz only. The antenna switch is toggled when the whip antenna is connected.

The rf signal from the antenna switch is applied to tuning coll A3A8L1, tuning capacitor A3A7C1, and overvoltage detector A3A3A2. The tuning coll and tuning capacitor are tuned to optimum receive conditions by logic applied by servo amplifier A3A1 and control logic A3A2. Optimum receive conditions occur when the control logic is in the standby step of the tuning sequence. The overvoltage detector provides a fault initiate signal to A3A2 should the rf signal get too high.

The rf is then coupled through the discriminator to bandswitch A3A5. The bandswitch module contains two filter boards, each having four bandpass filters. The appropriate filter is selected by the bandswitch step of the tuning sequence. The band filtered rf is then applied to the power amplifier.

Relay  $\Lambda 3\Lambda 4\Lambda 2K2$  is deenergized when receiving. The received rf is passed to rf assembly A3A4A1. Relay  $\Lambda 3\Lambda 4\Lambda 1K1$  is also deenergized when receiving. The received rf is then passed through the relay to receiver-transmitter A1.

1.7.4.4 DC Power Distribution

Refer to figure 1-33. The receiver-transmitter group operates from a 25.2-volt (+5, -3  $\forall$  dc) battery connected to A312. Four terms are used to functionally label the 25.2 volts do shown on figure 1-33.

| +25.2 V de                   | voltage applied to the receiver-<br>transmitter group when the battery is<br>connected. |
|------------------------------|-----------------------------------------------------------------------------------------|
| +25.2 V dc (keyed)           | voltage applied when the receiver-<br>transmitter group is keyed.                       |
| +25.2 V de (SW)              | voltage applied when switched on at the control.                                        |
| +25.2 V dc (SW and filtered) | switched voltage filtered by the circuits discussed in paragraph 1.7.4.2.5.             |

The 25.2 volt de battery voltage is applied from connector A3J2-1 to fuse A3A3A1F1. From the fuse, the 125.2 V de voltage is routed to relay A3A3A1K1, A3J1-24 and -30, and A3A3A1J1-21 for distribution. When A3A3A1K1 is energized by keying the equipment, +25.2 V de (KEYED) voltage is supplied to A3A1P1-13, A3A2P1-13, A3A4A1J1-3 and A3A4A2P1-3.

1-58



Figure 1-33. Receiver-Transmitter Group OR-5007/URC, DC Power Distribution Diagram
The +25-volt voltage is distributed to A3A1, A3A2 and A3A5, and is connected to the O section of A2R1 through connectors A3J1/A1A1P1-24, -30 and A1A1J1/A2P1-24, 30. W the receiver-transmitter group is turned on at the control, the +25.2 volts dc becomes +25.2 V DC (SW) which is applied to A2P1/A1A1J1-36, -49 for distribution (figure 1-33 The switched dc output of A1A1Q1 becomes +25.2 V DC (SW AND FLTR) and is applied to A1A6.

The +25.2 DC (SW) is applied to A1A4P1-5 and converted to regulated +5.2 and +13 yolt. +5.2 V DC is applied to A1A4P1 -1 and +13 V DC to A1A4P1-7 for distribution.

1.7.5 Direct Current Generator G-5002/PRC-515 Detailed Theory

Refer to figure 4-28, schematics section. The generator consists of a crank generator, a voltage regulator circuit, and a current output indicator circuit. The do output of the hand crank generator is applied through the CR1-CR4 bridge circuit to a series voltage regulator, Q1, Q2, and Q4. Primary current flow is through series transistor Q1, curr sensing resistor R1, and diode CR5. Diode CR5 prevents battery discharge back throug the generator when it is not being operated.

For low input voltage levels (slow cranking speeds), drive transister Q2 and series trantor Q1 are on (control transistor Q4 is in cutoff) and the output voltage follows the input voltage. Output voltage is fed back through the voltage divider R7 and R8 to the base of control transistor Q4. VR2 is the threshold reference diode that allows Q4 to turn on who the voltage across R9 is equal to Q4 emitter-base drop plus 5.1 volts.

When the output voltage reaches approximately +30 V dc, base drive supplied by voltage divider R7 and R9 is sufficient to turn on Q4. The conduction by Q4 diverts base drive away from Q2. Q2 and Q1 conduct less, Q1 collector to emitter voltage increases, and the output voltage is maintained at approximately 30 V dc.

The green (DS1) and red (DS2) crank speed indicator lamps are controlled by a current sensing circuit made up of R1, Q3, Q5, Q6, and VR1 and VR3. As catput current increasthe voltage drop across current sensing resistor R1 also increases. The voltage drop across R1, which is in the Q3 base to emitter path, controls current flow through Q3. Wit an output current flow of between 40 and 159 mA, there is sufficient current flow through Q3 to cause Q5 to turn on and light lamp DS1. With an output current of between 150 and 300 mA, there is sufficient current flow through Q3 to cause Q6 to turn on and light lamp D82.

## Missing pages:

## **SECTION II: Maintenance**

## **SECTION III: Parts List**

#### SECTION IV

#### SCHEMATICS

# 1.1 GENERAL

Schematic diagrams are included for Receiver-Transmitter Group OR-5007/URC, Handset H-5017/PRC-515, Handset-Microphone H-5016/PRC-515, Electrical Power Cable Assembly DX-5229/PRC-515, and Direct Current Generator G-5002/PRC-515. The schematic diagram tiles and figure numbers are:

| MGURE        | TITLE                                                          |
|--------------|----------------------------------------------------------------|
| 4-1          | Chassis A1A1, Schematic Diagram                                |
| <b>♦</b> 2   | Mixer A1A2, Schematic Diagram                                  |
| <b>4</b> -3  | Broadband Amplifier A1A3, Schematic Diagram                    |
| 4-4          | Power Supply A1A4, Schematic Diagram                           |
| <b>4</b> ÷5  | If/Af A1A5A1, Schematic Diagram                                |
| <b>4~6</b>   | Logic/Tx A1A5A2, Schematic Diagram                             |
| 4-7          | Frequency Standard A1A6A1A1, Schematic Diagram                 |
| <b>4-6</b> . | Fixed Frequency Divider A1A6A1A2, Schematic Diagram            |
| <b>4.</b> 0  | Lf Phase-Lock Loop A1A6A1A3, Schematic Diagram                 |
| 10           | Frequency Converter A1A6A1A4, Schematic Diagram                |
| 4-11         | Voltage Regulator A1A6A2A1, Schematic Diagram                  |
| <b>4</b> -12 | Variable Frequency Divider A1A6A2A2, Schematic Diagram         |
| <b>(-</b> 13 | Hf Phase-Lock Loop A1A6A2A3, Schematic Diagram                 |
| 4-14         | Receiver-Transmitter Control A2, C-5310/URC, Schematic Diagram |
| <b>{-1</b> 5 | Amplifier-Coupler A3, AM-5280/URC, Schematic Diagram           |
| <b>4-1</b> 6 | Servo Amplifier A3A1, Schematic Diagram                        |
| 4-17         | Control Logic A3A2, Schematic Diagram                          |
| 4-18         | RF Subassembly A3A4A1, Schematic Diagram                       |
| 4-19         | Bias/Control A3A4A2, Schematic Diagram                         |
|              |                                                                |

4-1

| FIGURE | TITLE                                                              |
|--------|--------------------------------------------------------------------|
| 4-20   | Bandswitch A3A5, Schematic Diagram                                 |
| 4-21   | Discriminator A3A6, Schematic Diagram                              |
| 4-22   | Tuning Capacitor A3A7, Schematic Diagram                           |
| 4-23   | Tuning Coil A3A8, Schematic Diagram                                |
| 4-24   | Autotransformer A3A9, Schematic Diagram                            |
| 4-25   | Handset H-5017/PRC-515, Schematic Diagram                          |
| 4-26   | Headset-Microphone H-5016/PRC-515, Schematic Diagram               |
| 4-27   | Electrical Power Cable Assembly CX-5229/PRC-515, Schematic Diagram |
| 4-28   | Direct Current Generator G-5002/PRC-515, Schematür Diagram         |

.



Figure 4-1. Chassis A1A1, Schematic Diagram

4-3/4-4 (Blank)







Figure 4-2. Mixer A1A2, Schematic Diagram

4-5/4-6 (Blank)





628-4252 TP4-4661-014

Figure 4-3. Broadband Amplifier A1A3. Schematic Diagram

4-7/4-8 (Blank)



...

.

2. FINAL VALUE OF R9 SELECTED IN TEST, NOMINAL VALUE 3320.



624-4750 164-4564-014

Figure 4-4. Power Supply AIA4. Schematic Diagram

4-9/4-10 (Blank)





Figure 4-5. If/Af A1A5A1, Schematic Diagram (Sheet 1 of 2)

4-11/4-12 (Blank)





Figure 4-5. If/Af A1A5A1, Schematic Diagram (Sheet 2)

### 4-13/4-14 (Blank)





Figure 4-6. Logic/Tx A1A5A2, Schematic Diagram

4-15/4-16 (Black)





612-113

Figure 4-7. Frequency Standard A1A6A1A1. Schematic Diagram

4-17/4-18 (Blank)





635-0135

Figure 4-8. Fixed Frequency Divider A1A6A1A2 Schematic Diagram

4-19/4-20 (Black)



(2) PARTIAL REFERENCE DESIGNATIONS ARE SHOWN; FOR COMPLETE DESIGNATION, PREFIX WITH UNIT AND/OR ASSEMBLY DESIGNATION.

- (3) MICROCIRCUIT POMER AND GROUND SNEDRHATION: U1.U2 -- PIN 14 IS +5.2 V DC PIN 7 IS GROUND U3 -- PIN 16 IS +5 V DC PIN & IS GROUND U4 -- PIN 14 CONNECTS TO +5.2 V DC THRU R12 PIN 7 IS GROUND U5 -- PIN 16 CONNECTS TO +5 Z V DC THRU R12 PIN 8 IS GROUND
- (4) FINAL VALUE IS SELECTED IN TEST.
- 1 OR 2 WHZ STRAPPING OPTION. -001: 1 kHZ, C1 = 0.1 uF -002: 2 kHZ, C1 = 0.047 uF
- (6) LOCATED ON ATAGAT.



NOT ES:

UNLESS OTHERWISE SPECIFIED ALL RESISTANCE VALUES ARE IN OHMS, ALL CAPACITANCE VALUES ARE IN MICROFARADS, AND ALL INDUCTANCE VALUES ARE IN MICROFENRYS.

(2) PARTIAL REFERENCE DESIGNATIONS ARE SHOWN FOR COMPLETE DESIGNATION PREFIX WITH UNIT AND/OR ASSEMBLY DESIGNATION.

(3) UNLESS CONNECTION TO POWER AND GROUND ARE SHOWN PIN 14 IS +13 V AND PIN 7 IS GROUND EXCEPT

| TYPE | PO  |      |        |
|------|-----|------|--------|
|      | PIN | VOLT | GROUND |
| 4029 | 16  | +13  | 8      |
| 4049 | 1   | +13  | 8      |
| 4066 |     |      | 7      |

(1) MICROCIRCUIT TYPES

|          | UNITS |      |      |      |      |      |      |      |      |      |
|----------|-------|------|------|------|------|------|------|------|------|------|
| TENS     | 0     | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    |
| 0        |       | 4066 | 4002 | 4049 | 4013 | 4002 | 4029 | 4029 | 4029 | 4029 |
| <u> </u> |       |      |      |      |      |      |      |      |      |      |

S VALUE SELECTED IN TEST.

(6) LOCATED ON A1A6A1.

635-0137 TP4-5199-215

Figure 4-9. Lf Phase-Lock Loop A1A6A1A3 Schematic Diagram

4-21/4-22 (Blank)







635-0136 TPA-0074-015

Figure 4-10. Frequency Converter A1A6A1A4, Schematic Diagram

4-23/4-24 (Blank)



NOTES:

- 1) UNLESS CTHERNISE SPECIFIED, RESISTANCE VALLES ARE IN ONS, CAPACITANCE VALUES ARE IN MICPOFARADS AND INDUCTANCE VALUES ARE IN MICROHENRYS.
- (2) PARTIAL REFERENCE DESIGNATIONS ARE SHOWN, FOR COMPLETE DESIGNATION, PREFIX WITH UNIT ANC.OR ASSEMBLY DESIGNATION.
- (3) UNLESS CONNECTIONS TO POWER AND GROUND ARE SHOWN, MICROCIRCUIT PIN NO. 14 IS +13 V IC AND PIN NO. 7 IS GROUND.

4 LOCATED ON AIAGAL

(5) REFER TO ATAGATAS FOR ATAGAT COMPONENT.



GND (FROM A1A6A1A3P1-16) Ţ



#### NOTES:

- (1) UNLESS OTHERNISE SPECIFIED RESISTANCE VALUES ARE IN OHS, CAPACITANCE VALUES ARE IN MICRO-FARADE, AND INDUCTANCE VALUES ARE IN MICRO-HENRYS.
- (2) UNLESS OTHERWISE NOTED, DIODES ARE TYPE 1N4454 AND TRANSISTORS ARE TYPE 2N2222A.
- (3) UNLESS CONNECTION TO POWER AND GROUND ARE SHOWN: MICROCIRCUIT PIN NO. 1 IS +5.2 V DC AND PIN NO. 8 IS GROUND, EXCEPT 1558 WHERE MICROCIRCUIT PIN NO. 8 IS +13 V DC AND PIN NO. 4 IS GROUND.
- PARTIAL REFERENCE DESIGNATIONS ARE SHOWN: FOR COMPLETE DESIGNATION, PREFIX WITH UNIT AND/OR ASSEMBLY DESIGNATION.
- (5) VALUE SELECTED DURING FINAL TEST

635-0142 TPA-0071-015

Figure 4-11. Voltage Regulator A1A6A2A1 Schematic Diagram

4-25/4-26 (Blank)







,



Figure 4-12. Variable Frequency Divider A1A6A2A2, Schematic Diagram

4-27/4-28 (Blank)





Figure 4-13. Hf Phase-Lock Loop A1A6A1A3. Schematic Diagram

4-29/4-30 (Blank)




Figure 4-14. Receiver-Transmitter Control Az C-5310/URC, Schematic Diagram

4-31/4-32 (Blank)



- (1) INSERTION OF THE INHIP ANTENNA MECHANICALLY CHANGES THE CIRCUIT FROM NORMALLY CLOSED TO NORMALLY OPEN POSITION.
- (2) REFER TO SCHEMATIC OF THIS ASSEMBLY.
- PINS 4 THRU 18, 31, 38, 39, 40, 44, 46, 49 AND 51 ON A3, J1 ARE SPARES.
- (4) UNLESS OTHERWISE SPECIFIED RESISTANCE VALUES ARE IN OHAS, CAPACITANCE VALUES ARE IN MICROFARASS, AND INDUCTANCE VALUES ARE 100 UH, AND DIODES ARE TYPE IN4454.
- (5) SPARE FUSE

635-0225 TFA 0072-015

Figure 4-15. Amplifier-Coupler A3, AM-5280/URC, Schematic Diagram 4-33/4-34 (Blank)



· · · · · ·







Figure 4-16. Servo Amplifier A3A1. Schematic Diagram (Sheet 1 of 2)

4-35/4-36 (Blank)





## 628-4270 TP4-46/5-024

Figure 4-16. Servo Amplifier A3A1, Schematic Diagram (Sheet 2)

4-37/4-38 (Blank)



NOTE

HIGHEST REFERENCE DESIGNATORS USED CRIG. VR8. LI. R87. C55. Q27. UT



ALL RESISTANCE VALUES ARE IN OHMS, IN MICROFARADS, AND ALL DIODES ARE

DNS ARE SHOWN; FOR COMPLETE DESIGNATION EMBLY DESIGNATION.

AND GROUND ARE SHOWN PIN 14 IS +5 V DC PE 4049 WHERE PIN I IS +5 V DC AND FIN 8 IS GND.

| UNITS |      |           |  |  |  |  |
|-------|------|-----------|--|--|--|--|
| 7     | 8    | 9         |  |  |  |  |
| 4049  | 4025 | 4025      |  |  |  |  |
| 4011  | 4023 | 4011      |  |  |  |  |
| Ŧ     | 4011 | 4011 4023 |  |  |  |  |

## 629-4269 TP4-4614-034

Figure 4-17. Control Logic A3A2, Schematic Diagram (Sheet 1 of 3)

4-39/4-40 (Blank)





Figure 4-17. Control Logic A3A2, Schematic Diagram (Sheet 2)

4-41/4-42 (Blank)





#### 628-4269 TP4-4614-034

Figure 4-17. Control Logic A3A2 Schematic Diagram (Sheet 3)

4-43/4-44 (Blank)



C D



# NOTES:

- (1) UNLESS OTHERWISE SPECIFIED, RESISTANCE VALUES ARE IN OHMS, CAPACITANCE VALUES ARE IN MICROFARADS, AND INDUCTANCE VALUES ARE IN MICROHENRYS.
- (2) PARTIAL REFERENCE DESIGNATIONS ARE SHOWN; FOR COMPLETE DESIGNATION, PREFIX WITH UNIT AND/OR ASSEMBLY DESIGNATION.

628-4271 TP4-5311-014

Figure 4-18. RF Subassembly A3A4A1, Schematic Diagram

4-45/4-46 (Blank)



| HIGHEST<br>REFERENCE DESIGNATION |     |     |     | REFERENCE<br>DESIGNATION NOT USED |  |  |
|----------------------------------|-----|-----|-----|-----------------------------------|--|--|
| R17                              | C16 | CR4 | L12 | R13, R14 CR3                      |  |  |
| Q6                               | T6  | K1  | 51  | R15, R16                          |  |  |



# NOTES:

() UNLESS OTHERWISE SPECIFILD; RUSISIANCE VALUES ARE IN OPAS AND CAPACITANCE VALUES ARE IN MICHOFARADS.

(2) PARTIAL REFERENCE DESIGNATIONS ARE SHOWN; FOR COMPLETE DESIGNATION, PREFIX WITH UNIT AND/OR ASSEMBLY DESIGNATION.

(3) R25 IS A TEST SELECT, MAY BE 0, 3.3 OR 4.7 OHNS.

628-4272 TP4-5312-014

Figure 4-19. Bias/Control A3A4A2, Schematic Diagram

.

١,

4-47/4-48 (Blank)



Figure 4-20. Bandswitch A3A5, Schematic Diagram

4-49/4-50 (Blank)





Figure 4-21. Discriminator A3A6, Schematic Diagram

4-51/4-52 (Blank)



.

NOTE:

SIA CONTACT GOING TO CR3 IS OPEN AT MINIMUM. SIA CONTACT Going to CR4 is open at Maximum. Arrow in Switch indicates Direction to Maximum.

628-4266 TP4-4617-013

Figure 4–22. Tuning Capacitor A3A7, Schematic Diagram

4-53/4-54 (Blank)

.



.

NOTES:

•

- 1. UNLESS OTHERWISE NOTED, DIODES ARE IN4003.
- 2. THE FOLLOWER ARM MAKES CONTACT AND GROUNDS THE POSITIONING CONTACT OVER PART OF THE COIL LI.
- 3. UNLESS OTHERWISE SPECIFIED, RESISTANCE VALUES ARE IN OHMS, CAPACITANCE VALUES ARE IN MICROFARADS, AND INDUCTANCE VALUES ARE IN MICROHENRYS.
- ARE IN MICROHENRYS. 4. FOLLOWER ARM ACTUATES SI AND S2 AND PLACES A GROUND ON ACTUATOR (PH 2 OR 9).

628-4267 TP4-4682-014



4-55/4-56 (Blank)

.



.

•

TP4-4618-013

Figure 4-24. Autotransformer A3A9, Schematic Diagram

4-57/4-58 (Blank)

.



114-9386-012

•

Figure 4–25. Handset H–5017/PRC–515, Schematic Diagram

4-59/4-60 (Blank)

<u>Missing figures:</u> 4-26 4-27 4-28