

# Load Transient Response Testing for Voltage Regulators

Practical Considerations for Testing and Evaluating Results

Jim Williams

#### INTRODUCTION

Semiconductor memory, card readers, microprocessors, disc drives, piezoelectric devices and digitally based systems furnish transient loads that a voltage regulator must service. Ideally, regulator output is invariant during a load transient. In practice, some variation is encountered and becomes problematic if allowable operating voltage tolerances are exceeded. This mandates testing the regulator and its associated support components to verify desired performance under transient loading conditions. Various methods are employable to generate transient loads, allowing observation of regulator response.

#### **Basic Load Transient Generator**

Figure 1 diagrams a conceptual load transient generator. The regulator under test drives DC and switched resistive loads, which may be variable. The switched current and output voltage are monitored, permitting comparison of the nominally stable output voltage versus load current under static and dynamic conditions. The switched current is either on or off; there is no controllable linear region.

Figure 2 is a practical implementation of the load transient generator. The voltage regulator under test is augmented by capacitors which provide an energy reservoir, similar to a mechanical flywheel, to aid transient response. The size, composition and location of these capacitors, particularly  $C_{OUT}$ , has a pronounced effect on transient response and overall regulator stability.<sup>1</sup> Circuit operation is straightforward. The input pulse triggers the LTC1693 FET driver to switch Q1, generating a transient load current out of the

**Note 1.** See Appendix A, "Capacitor Parasitic Effects on Load Transient Response" and Appendix B, "Output Capacitors and Stability" for extended discussion.







Figure 2. A Practical Regulator Load Tester. FET Driver and Q1 Switch  $R_{\text{LOAD}}.$  Oscilloscope Monitors Current Probe Output and Regulator Response

T, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.



regulator. An oscilloscope monitors the instantaneous load voltage and, via a "clip-on" wideband probe, current. The circuit's load transient generating capabilities are evaluated in Figure 3 by substituting an extraordinarily low impedance power source for the regulator. The combination of a high capacity power supply, low impedance connections and generous bypassing maintains low impedance across frequency. Figure 4 shows Figure 3 responding to the LTC1693-1 FET driver (Trace A) by cleanly switching 1A in 15ns (Trace B). Such speed is useful for simulating many loads but has restricted versatility. Although fast, the circuit cannot emulate loads between the minimum and maximum currents.



Figure 3. Substituting Well Bypassed, Low Impedance Power Supply for Regulator Allows Determining Load Tester's Response Time



Figure 4. Figure 2's Circuit Responds to FET Driver Output (Trace A), Switching a 1A Load (Trace B) in 15ns

# **Closed Loop Load Transient Generators**

Figure 5's conceptual closed loop load transient generator linearly controls Q1's gate voltage to set instantaneous transient current at any desired point, allowing simulation of nearly any load profile. Feedback from Q1's source to the A1 control amplifier closes a loop around Q1, stabilizing its



Figure 5. Conceptual Closed Loop Load Tester. A1 Controls Q1's Source Voltage, Setting Regulator Output Current. Q1's Drain Current Waveshape is Identical to A1 Input, Allowing Linear Control of Load Current. Voltage and Current Monitors are as in Figure 1

operating point. Q1's current assumes a value dependant on the control input voltage and the current sense resistor over a very wide bandwidth. Note that once A1 biases to Q1's conductance threshold, small variations in A1's output result in large current changes in Q1's channel. As such, large output excursions are not required from A1; its small signal bandwidth is the fundamental speed limitation. Within this restriction, Q1's current waveform is identically shaped to A1's control input voltage, allowing linear control of load current. This versatile capability permits a wide variety of simulated loads.

# **FET Based Circuit**

Figure 6, a practical incarnation of a FET based closed loop load transient generator, includes DC bias and waveform inputs. A1 must drive Q1's high capacitance gate at high frequency, necessitating high peak A1 output currents and attention to feedback loop compensation. A1, a 60MHz current feedback amplifier, has an output current capacity exceeding 1A. Maintaining stability and waveform fidelity at high frequency while driving Q1's gate capacitance necessitates settable gate drive peaking components, a damper network, feedback trimming and loop peaking adjustments. A DC trim, also required, is made first. With no input applied, trim the "1mV adjust" for 1mV DC at Q1's source. The AC trims are made utilizing Figure 7's arrangement. Similar to Figure 3, this "brick wall" regulated source provides minimal ripple and sag when step loaded by the load transient generator. Apply the inputs shown and trim the gate drive, feedback and loop peaking adjustments for the cleanest, square cornered response on the oscilloscope's current probe equipped channel.



Figure 6. Detailed Closed Loop Load Tester. DC Level and Pulse Inputs Feed A1 to Q1 Current Sinking Regulator Load. Q1's Gain Allows Small A1 Output Swing, Permitting Wide Bandwidth. Damper Network, Feedback and Peaking Trims Optimize Edge Response



Figure 7. Closed Loop Load Tester Response Time is Determined as in Figure 3. "Brick Wall" Input Provides Low Impedance Source

#### **Bipolar Transistor Based Circuit**

Figure 8 considerably simplifies the previous circuit's loop dynamics and eliminates all AC trims. The major trade-off is a 2x speed reduction. The circuit is similar to Figure 6, except that Q1 is a bipolar transistor. The bipolar's greatly reduced input capacitance allows A1 to drive a more benign load. This permits a lower output current amplifier and eliminates the dynamic trims required to accommodate Figure 6's FET gate capacitance. The sole trim is the "1mV adjust" which is accomplished as described before<sup>2</sup>. Aside from the 2x speed reduction the bipolar transistor also introduces a 1% output current error due to its base current.

**Note 2.** This trim may be eliminated at some sacrifice in circuit complexity. See Appendix D, "A Trimless Closed Loop Transient Load Tester".

Q2 is added to prevent excessive Q1 base current when the regulator supply is not present. The diode prevents reverse base bias under any circumstances.

#### **Closed Loop Circuit Performance**

Figures 9 and 10 show the two wideband circuits' operation. The FET based circuit (Figure 9) only requires a 50mV A1 swing (Trace A) to enforce Trace B's flat-topped current pulse with 50ns edges through Q1. Figure 10 details the bipolar transistor based circuit's performance. Trace A, taken at Q1's base, rises less than 100mV causing Trace B's clean 1A current conduction through Q1. This circuit's 100ns edges, about 2x slower than the more complex FET based version, are still fast enough for most practical transient load testing.







Figure 8. Figure 6 Implemented with Bipolar Transistor. Q1's Reduced Input Capacitance Simplifies Loop Dynamics, Eliminating Compensation Components and Trims. Trade Off is 2x Speed Reduction and Base Current Induced 1% Error



Figure 9. Figure 6's Closed Loop Load Tester Step Response (Q1 Current is Trace B) is Quick and Clean, Showing 50ns Edges and Flat Top. A1's Output (Trace A) Swings Only 50mV, Allowing Wideband Operation. Trace B's Presentation is Slightly Delayed Due to Voltage and Current Probe Time Skew

#### Load Transient Testing

The previously discussed circuits permit rapid and thorough voltage regulator load transient testing. Figure 11 uses Figure 6's circuit to evaluate an LT1963A linear regulator. Figure 12 shows regulator response (Trace B) to Trace A's asymmetrically edged input pulse. The ramped leading edge, within the LT1963A's bandwidth, results in Trace B's smooth  $10mV_{P-P}$  excursion. The fast trailing edge, well outside LT1963A passband, causes Trace B's abrupt disruption.  $C_{OUT}$  cannot supply enough current to maintain output level and a  $75mV_{P-P}$  spike results before the regulator resumes control. In Figure 13, a 500mA peak-to-peak 500kHz noise load, emulating a multitude of incoherent



Figure 10. Figure 8's Bipolar Output Load Tester Response is 2x Slower than FET Version, but Circuit is Less Complex and Eliminates Compensation Trims. Trace A is A1's Output, Trace B is Q1's Collector Current

loads, feeds the regulator in Trace A. This is within regulator bandwidth and only  $6mV_{P-P}$  of disturbance appears in Trace B, the regulator output. Figure 14 maintains the same conditions, except that noise bandwidth is increased to 5MHz. Regulator bandwidth is exceeded, resulting in over 50mV\_{P-P} error, an 8x increase.

Figure 15 shows what happens when a 0.2A DC biased, swept DC-5MHz, 0.35A load is presented to the regulator. The regulator's rising output impedance versus frequency results in ascending error as frequency scales. This information allows determination of regulator output impedance versus frequency.





Figure 11. Closed Loop Load Tester Shown with LT1963A Regulator. Load Testing for a Variety of Current Load Waveshapes is Possible







Figure 14. Same Conditions as Figure 13, Except Noise Bandwidth Increased to 5MHz. Regulator Bandwidth is Exceeded, Resulting in  $50mV_{P-P}$  Output Error

HORIZ = 2ms/DIV



Figure 13. 500mA<sub>P-P</sub>, 500kHz Noise Load (Trace A), Within Regulator Bandpass, Produces Only 6mV Artifacts at Trace B's Regulator Output



Figure 15. Swept DC – 5MHz, 0.35A Load (On 0.2ADC) Results in Above Regulator Response. Regulator Output Impedance Rises with Frequency, Causing Corresponding Ascending Output Error

A = 0.5A/DIV ON 0.1ADC LEVEL

B = 0.02V/DIV AC-COUPLED ON 3.3VDC

### Capacitor's Role in Regulator Response

The regulator employs capacitors at its input ( $C_{IN}$ ) and output ( $C_{OUT}$ ) to augment its high frequency response. The capacitor's dielectric, value and location greatly influence regulator characteristics and must be quite carefully considered.<sup>3</sup> C<sub>OUT</sub> dominates the regulator's dynamic response; C<sub>IN</sub> is much less critical, so long as it does not discharge below the regulator's dropout point. Figure 16 shows a typical regulator circuit and emphasizes C<sub>OUT</sub> and its parasitics. Parasitic inductance and resistance limit capacitor effectiveness at frequency. The capacitor's dielectric and value significantly influence load step response. A "hidden" parasitic, impedance build-up in regulator output trace runs, also influences regulation characteristics, although its effects can be minimized by remote sensing (shown) and distributed capacitive bypassing.

Figure 17 shows Figure 16's circuit responding (Trace B) to a 0.5A load step biased on 0.1A DC (Trace A) with



Figure 16.  $C_{OUT}$  Dominates Regulator's Dynamic Response;  $C_{IN}$  is Much Less Critical. Parasitic Inductance and Resistance Limit Capacitor Effectiveness at Frequency. Capacitor Value and Dielectric Significantly Influence Load Step Response. Excessive Trace Impedance is Also a Factor



Figure 17. Stepped 0.5A Load to Figure 16's Circuit (Trace A) with  $C_{IN} = C_{OUT} = 10 \mu F$  Results in Trace B's Regulator Output. Low Loss Capacitors Promote Controlled Output Excursions

**Note 3.** See Appendices A and B for extended discussion of these concerns.

 $C_{IN} = C_{OUT} = 10 \mu$ F. The low loss capacitors employed result in Trace B's well controlled output. Figure 18 greatly expands the horizontal time scale to investigate high frequency behavior. Regulator output deviation (Trace B) is smooth, with no abrupt discontinuities. Figure 19 runs the same test as Figure 17 using an output capacitor claimed as "equivalent" to the one employed in Figure 17. At 10µs/division things seem very similar, but Figure 20 indicates problems. This photo, taken at the same higher sweep speed as Figure 18, reveals the "equivalent" capacitor to have a 2x amplitude error versus Figure 18, higher frequency content and



Figure 18. Expanding Horizontal Scale Shows Trace B's Smooth Regulator Output Response. Mismatched Current and Voltage Probe Delays Account for Slight Time Skewing



Figure 19. "Equivalent"  $10\mu F$   $C_{OUT}$  Capacitor's Performance Appears Similar to Figure 17's Type at  $10\mu s/DIV$ 



Figure 20. Horizontal Scale Expansion Reveals "Equivalent" Capacitor Produces 2x Amplitude Error vs Figure 18. Mismatched Probe Delays Cause Time Skewing Between Traces



an104f

AN104-6

resonances.<sup>4</sup> Figure 21 substitutes a very lossy 10 $\mu$ F unit for C<sub>OUT</sub>. This capacitor allows a 400mV excursion (note Trace B's vertical scale change), >4x Figure 18's amount. Conversely, Figure 22 increases C<sub>OUT</sub> to a low loss 33 $\mu$ F type, decreasing Trace B's output response transient by 40% versus Figure 18. Figure 23's further increase, to a low loss 330 $\mu$ F capacitor, keeps transients inside 20mV; 4x lower than Figure 18's 10 $\mu$ F value.



Figure 21. Excessively Lossy  $10\mu F C_{OUT}$  Allows 400mV Excursion – 4x Figure 18's Amount. Time Skewing Between Traces Derives from Probe Mismatch



Figure 22. Increasing C<sub>OUT</sub> with Low Loss 33µF Unit Reduces Output Response Transient by 40% Over Figure 17





**Note 4.** Always specifiy components according to observed performance, never to salesman's claims.

The lesson from the preceding study is clear. Capacitor value and dielectric quality have a pronounced effect on transient load response. Try before specifying!

# Load Transient Risetime versus Regulator Response

The closed loop load transient generator also allows investigating load transient risetime on regulation at high speed. Figure 24 shows Figure 16's circuit ( $C_{IN} = C_{OUT} = 10\mu$ F) responding to a 0.5A, 100ns risetime step on a 0.1A DC load (Trace A). Response decay (Trace B) peaks at 75mV with some following aberrations. Decreasing Trace A's load step risetime (Figure 25) almost doubles Trace B's response error, with attendant enlarged following aberrations. This indicates increased regulator error at higher frequency.

All regulators present increasing error with frequency, some more so than others. A slow load transient can unfairly make a poor regulator look good. Transient load testing that does not indicate some response outside regulator bandwidth is suspect.



Figure 24. Regulator Output Response (Trace B) to 100ns. Risetime Current Step (Trace A) for  $C_{OUT}$  = 10 $\mu F.$  Response Decay Peaks at 75mV



Figure 25. Faster Risetime Current Step (Trace A) Increases Response Decay Peak (Trace B) to 140mV, Indicating Increased Regulation Loss vs Frequency

#### A Practical Example – Intel P30 Embedded Memory Voltage Regulator

A good example of the importance of voltage regulator load step performance is furnished by the Intel P30 embedded memory. This memory requires a 1.8V supply, typically regulated down from +3V. Although current requirements are relatively modest, supply tolerances are tight. Figure 26's error budget shows only 0.1V allowable excursion from 1.8V, including all DC and dynamic errors. The LTC1844-1.8 regulator has a 1.75% initial tolerance (31.5mV), leaving only a 68.5mV dynamic error allowance. Figure 27 is the test circuit. Memory control line movement causes 50mA load transients, necessitating attention to capacitor selection.<sup>5</sup> If the regulator is close to the power source  $C_{IN}$  is optional. If not, use a good grade 1µF capacitor for  $C_{IN}$ .  $C_{OUT}$  is a low loss 1µF type. In all other respects the circuit appears deceptively routine. A load transient generator provides Figure 28's output load test step

| PARAMETER                          | LIMITS           |  |  |
|------------------------------------|------------------|--|--|
| Intel Specified Supply Limits      | 1.8V ± 0.1V      |  |  |
| LTC1844 Regulator Initial Accuracy | ±1.75% (±31.5mV) |  |  |
| Dynamic Error Allowance            | ±68.5mV          |  |  |

Figure 26. Error Budget for Intel P30 Embedded Memory Voltage Regulator. 1.8V Supply Must Remain Within ±0.1V Tolerance, Including All Static and Dynamic Errors





**Note 5.** The LTC1844-1.8's noise bypass pin ("BYP") is used with an optional external capacitor to achieve extremely low output noise. It is not required for this application and is left unconnected.

(Trace A).<sup>6</sup> Trace B's regulator response shows just 30mV peaks, >2x better than required. Increasing  $C_{OUT}$  to 10µF, in Figure 29, reduces peak output error to 12mV, almost 6x better than specification. However, a poor grade 10µF (or 1µF, for that matter) capacitor produces Figure 30's unwelcome surprise. Severe peaking error on both edges occurs (Trace B's latter portion has been intensified to aid photograph clarity) with 100mV observable on the negative going edge. This is well outside the error budget and would cause unreliable memory operation.







Figure 29. Increasing  $C_{0UT}$  to  $10\mu F$  Decreases Regulator Output Peaks to 12mV, Almost 6x Better than Required



Figure 30. Poor Grade  $10\mu$ F C<sub>OUT</sub> Causes 100mV Regulator Output Peaks (Trace B), Violating P30 Memory Limits. Traces Latter Portion Intensified for Photographic Clarity

Note 6. Figure 8's circuit was used for this test, with Q1's emitter current shunt changed to  $1\Omega$ .



# REFERENCES

1. LT1584/LT1585/LT1587 Fast Response Regulators Datasheet. Linear Technology Corporation.

2. LT1963A Regulator Datasheet. Linear Technology Corporation.

3. Williams, Jim, "Minimizing Switching Residue in Linear

Regulator Outputs". Linear Technology Corporation, Application Note 101, July 2005

4. Shakespeare, William, "The Taming of the Shrew," 1593–94.

**Note.** This application note was derived from a manuscript originally prepared for publication in EDN magazine.

#### **APPENDIX A**

#### Capacitor Parasitic Effects on Load Transient Response

#### Tony Bonte

Large load current changes are typical of digital systems. The load current step contains higher order frequency components that the output decoupling network must handle until the regulator throttles to the load current level. Capacitors are not ideal elements and contain parasitic resistance and inductance. These parasitic elements dominate the change in output voltage at the beginning of a transient load step change. The ESR (equivalent series resistance) of the output capacitors produces an instantaneous step in output voltage. ( $\Delta V = \Delta I \cdot ESR$ ). The ESL (equivalent series inductance) of the output capacitors produces a droop proportional to the rate of change of output current ( $V = L \cdot \Delta I / \Delta t$ ). The output capacitance produces a change in output voltage proportional to the

time until the regulator can respond ( $\Delta V = \Delta t \bullet \Delta I/C$ ). These transient effects are illustrated in Figure A1.

The use of capacitors with low ESR, low ESL, and good high frequency characteristics is critical in meeting the output load voltage tolerances. These requirements dictate high quality, surface mount tantalum, ceramic or organic electrolyte capacitors. The capacitor's location is critical to transient response performance. Place the capacitor as close as possible to the regulator pins and keep supply line traces and planes at low impedance, bypassing individual loads as necessary. If the regulator has remote sensing capability, consider sensing at the heaviest load point.

Strictly speaking, the above are not the only time related terms that can influence regulator settling. Figure A2 lists 7 different terms, occurring over 9 decades of time, that can potentially influence regulation. The regulator IC must be carefully designed to minimize regulator loop and thermal error contributions.



Figure A1. Parasitic Resistance, Inductance and Finite Capacitance Combine with Regulator Gain-Bandwidth Limitations to Form Load Step Response. Capacitors Equivalent Series Resistance (ESR) and Inductance (ESL) Dominate Initial Response; Capacitor Value and Regulator Gain-Bandwidth Determine Responses Latter Profile



Figure A2. Time Constants Potentially Influencing Regulator Settling Time After a Load Step are Electrical and Thermal. Effects Span Over 9 Decades



### **APPENDIX B**

# **Output Capacitors and Loop Stability**

### Dennis O'Neill

Editorial Note: The following text, excerpted from the LT1963A datasheet, concerns the output capacitor's relationship to transient response. Although originally prepared for LT1963A application, it is generalizable to most regulators and is presented here for reader convenience.

A voltage regulator is a feedback circuit. Like any feedback circuit, frequency compensation is needed to make it stable. For the LT1963A, the frequency compensation is both internal and external – the output capacitor. The size of the output capacitor, the type of the output capacitor, and the ESR of the particular output capacitor all affect the stability.

In addition to stability, the output capacitor also affects the high frequency transient response. The regulator loop has finite bandwidth. For high frequency transient loads recovery from a transient is a combination of the output capacitor and the bandwidth of the regulator. The LT1963A was designed to be easy to use and accept a wide variety of output capacitors. However, the frequency compensation is affected by the output capacitor and optimum frequency stability may require some ESR, especially with ceramic capacitors.

For ease of use, low ESR polytantalum capacitors (POSCAP) are a good choice for both the transient response and stability of the regulator. These capacitors have intrinsic ESR that improves the stability. Ceramic capacitors have extremely low ESR, and while they are a good choice in many cases, placing a small series resistance element will sometimes achieve optimum stability and minimize ringing. In all cases, a minimum of  $10\mu$ F is required while the maximum ESR allowable is  $3\Omega$ .

The place where ESR is most helpful with ceramics is low output voltage. At low output voltages, below 2.5V, some ESR helps the stability when ceramic output capacitors are used. Also, some ESR allows a smaller capacitor value to be used. When small signal ringing occurs with ceramics due to insufficient ESR, adding ESR or increasing the capacitor value improves the stability and reduces the ringing. Figure B1 gives some recommended values

| V <sub>OUT</sub> | 10µF | 22µF | 47µF | 100µF |
|------------------|------|------|------|-------|
| 1.2V             | 20mΩ | 15mΩ | 10mΩ | 5mΩ   |
| 1.5V             | 20mΩ | 15mΩ | 10mΩ | 5mΩ   |
| 1.8V             | 15mΩ | 10mΩ | 10mΩ | 5mΩ   |
| 2.5V             | 5mΩ  | 5mΩ  | 5mΩ  | 5mΩ   |
| 3.3V             | OmΩ  | OmΩ  | OmΩ  | 5mΩ   |
| ≥ 5V             | OmΩ  | OmΩ  | OmΩ  | 0mΩ   |

Figure B1. Capacitor Minimum ESR

of ESR to minimize ringing caused by fast, hard current transitions.

Figures B2 through B7 show the effect of ESR on the transient response of the regulator. These scope photos show the transient response for the LT1963A at three different output voltages with various capacitors and various values of ESR. The output load conditions are the same for all traces. In all cases there is a DC load of 500mA. The load steps up to 1A at the first transition and steps back to 500mA at the second transition.

At the worst case point of  $1.2V_{OUT}$  with  $10\mu$ F C<sub>OUT</sub> (Figure B2), a minimum amount of ESR is required. While  $20m\Omega$  is enough to eliminate most of the ringing, a value closer to  $50m\Omega$  provides a more optimum response. At 2.5V output with  $10\mu$ F C<sub>OUT</sub> (Figure B3) the output rings at the transitions with  $0\Omega$  ESR but still settles to within 10mV in  $20\mu$ s after the 0.5A load step. Once again a small value of ESR will provide a more optimum response.

At  $5V_{OUT}$  with  $10\mu F\,C_{OUT}$  (Figure B4) the response is well damped with  $0\Omega$  ESR.

With a C<sub>OUT</sub> of 100µF at 0 $\Omega$  ESR and an output of 1.2V (Figure B5), the output rings although the amplitude is only 20mV<sub>P-P</sub>. With C<sub>OUT</sub> of 100µF it takes only 5m $\Omega$  to 20m $\Omega$  of ESR to provide good damping at 1.2V output. Performance at 2.5V and 5V output with 100µF C<sub>OUT</sub> shows similar characteristics to the 10µF case (see Figures B6 to B7). At 2.5V<sub>OUT</sub> 5m $\Omega$  to 20m $\Omega$  can improve transient response. At 5V<sub>OUT</sub> the response is well damped with 0 $\Omega$  ESR.

Capacitor types with inherently higher ESR can be combined with  $0m\Omega$  ESR ceramic capacitors to achieve both good high frequency bypassing and fast settling time. Figure B8 illustrates the improvement in transient response that can be seen when a parallel combination of ceramic and





**TECHNOLOGY** 

POSCAP capacitors are used. The output voltage is at the worst case value of 1.2V. Trace A with a 10 $\mu$ F ceramic output capacitor, shows significant ringing with a peak amplitude of 25mV. For Trace B, a  $22\mu$ F/45m $\Omega$  POSCAP is added in parallel with the 10 $\mu$ F ceramic. The output is well damped and settles to within 10mV in less than 20 $\mu$ s.

For Trace C, a  $100\mu$ F/35m $\Omega$  POSCAP is connected in parallel with the  $10\mu$ F ceramic capacitor. In this case the peak output deviation is less than 20mV and the output settles in about 10 $\mu$ s. For improved transient response the value of the bulk capacitor (tantalum or aluminum electrolytic) should be greater than twice the value of the ceramic capacitor.

### Tantalum and Polytantalum Capacitors

There is a variety of tantalum capacitor types available, with a wide range of ESR specifications. Older types have ESR specifications in the hundreds of m $\Omega$  to several Ohms. Some newer types of polytantalum with multi-electrodes have maximum ESR specifications as low as  $5m\Omega$ . In general the lower the ESR specification, the larger the size and the higher the price. Polytantalum capacitors have better surge capability than older types and generally lower ESR. Some types such as the Sanyo TPE and TPB series have ESR specifications in the  $20m\Omega$  to  $50m\Omega$  range, which provide near optimum transient response.

# **Aluminum Electrolytic Capacitors**

Aluminum electrolytic capacitors can also be used with the LT1963A. These capacitors can also be used in conjunction with ceramic capacitors. These tend to be the cheapest and lowest performance type of capacitors. Care must be used in selecting these capacitors as some types can have ESR which can easily exceed the  $3\Omega$  maximum value.

# **Ceramic Capacitors**

Extra consideration must be given to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. The most common dielectrics used are Z5U, Y5V, X5R and X7R. The Z5U and Y5V

dielectrics are good for providing high capacitances in a small package, but exhibit strong voltage and temperature coefficients as shown in Figures B9 and B10. When used with a 5V regulator, a  $10\mu$ F Y5V capacitor can exhibit an effective value as low as  $1\mu$ F to  $2\mu$ F over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor. The X7R type has better stability across temperature, while the X5R is less expensive and is available in higher values.



Figure B9. Ceramic Capacitor DC Bias Characteristics



Figure B10. Ceramic Capacitor Temperature Characteristics



Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor the stress can be induced by vibrations in the system or thermal transients.

#### "FREE" Resistance with PC Traces

The resistance values shown in Figure B11 can easily be made using a small section of PC trace in series with the output capacitor. The wide range of non-critical ESR makes it easy to use PC trace. The trace width should be sized to handle the RMS ripple current associated with the load. The output capacitor only sources or sinks current for a few microseconds during fast output current transitions. There is no DC current in the output capacitor. Worst case ripple current will occur if the output load is a high frequency (>100kHz) square wave with a high peak value and fast edges (<1 $\mu$ s). Measured RMS value for this case is 0.5 times the peak-to-peak current change. Slower edges or lower frequency will significantly reduce the RMS ripple current in the capacitor.

This resistor should be made using one of the inner layers of the PC board which are well defined. The resistivity is determined primarily by the sheet resistance of the copper laminate with no additional plating steps. Figure B11 gives some sizes for 0.75A RMS current for various copper thicknesses. More detailed information regarding resistors made from PC traces can be found in Application Note 69, Appendix A.

|                      |        | <b>10m</b> Ω    | <b>20m</b> Ω    | <b>30m</b> Ω    |
|----------------------|--------|-----------------|-----------------|-----------------|
| 0.5oz C <sub>U</sub> | Width  | 0.011" (0.28mm) | 0.011" (0.28mm) | 0.011" (0.28mm) |
|                      | Length | 0.102" (2.6mm)  | 0.204" (5.2mm)  | 0.307" (7.8mm)  |
| 1.0oz C <sub>U</sub> | Width  | 0.006" (0.15mm) | 0.006" (0.15mm) | 0.006" (0.15mm) |
|                      | Length | 0.110" (2.8mm)  | 0.220" (5.6mm)  | 0.330" (8.4mm)  |
| 2.0oz C <sub>U</sub> | Width  | 0.006" (0.15mm) | 0.006" (0.15mm) | 0.006" (0.15mm) |
|                      | Length | 0.224" (5.7mm)  | 0.450" (11.4mm) | 0.670" (17mm)   |

Figure B11. PC Trace Resistors



### APPENDIX C

#### Probing Considerations for Load Transient Response Measurements

Signals of interest in load transient response studies occur within a bandwidth of about 25MHz ( $t_{RISE} = 14ns$ ) This is a modest speed range but probing technique requires some care for high fidelity measurement. Load current is measured with a DC stabilized (Hall Effect based) "clip on" current probe such as the Tektronix P-6042 or AM503. The conductor loop placed in the probe jaws should encompass the smallest possible area to minimize introduced parasitic inductance, which can degrade measurement. At higher speeds, grounding the probe case may slightly decrease measurement aberrations, but this is usually a small effect.

Voltage measurement, typically AC-coupled and in the 10mV to 250mV range, is best accomplished with Figure C1's arrangement. The measured voltage is fed to a BNC fixtured  $50\Omega$  back terminated cable, which drives the oscilloscope via a DC blocking capacitor and a  $50\Omega$  termination.

The back termination is strict practice, enforcing a true  $50\Omega$  signal path. Practically, if its ÷2 attenuation presents problems, it can usually be eliminated with only minor signal degradation in the 25MHz measurement passband. The termination at the oscilloscope end is not negotiable. Figure C2 shows a typical observed load transient with no back termination but  $50\Omega$  at the oscilloscope. The presentation is clean and well defined. In C3, the cable's  $50\Omega$  termination is removed, causing a distorted leading edge,ill-defined peaking and pronounced post-event ringing. Even at relatively modest frequencies the cable displays unterminated transmission line characteristics, resulting in signal distortion.

In theory, a 1x scope probe using a probe-tip coaxial connection could replace the above but such probes usually have bandwidth limitations of 10MHz to 20MHz. Conversely, a 10x probe is wideband, but oscilloscope vertical sensitivity must accommodate the introduced attenuation.



Figure C1. Coaxial Load Transient Voltage Measurement Path Promotes Observed Signal Fidelity. 50Ω Back Termination May Be Removed with Minimal Impact on 25MHz Signal Path Integrity. 50Ω Termination at Oscilloscope Cannot Be Deleted





Figure C2. Typical High Speed Transient Observed Through Figure C1's Measurement Path. Presentation is Clean and Well Defined Figure C3. Figure C2's Transient Measured with 50  $\Omega$  Oscilloscope Termination Removed. Waveform Distortion and Post-Event Ringing Result



#### **APPENDIX D**

#### A Trimless Closed Loop Transient Load Tester

Text Figure 8's circuit is attractive because it eliminates the FET based design's AC trims. It does, however, retain the DC trim. Figure D1 trades circuit complexity to eliminate the DC trim. Operation is similar to text Figure 8's circuit except that A2 appears. This amplifier replaces the DC trim by measuring the circuits DC input, comparing it to Q1's emitter DC level and controlling A1's positive input

to stabilize the circuit. High frequency signals are filtered at A1's inputs and do not corrupt A1's stabilizing action. A useful way to consider circuit operation is that A2 will balance its inputs, and hence the circuit's input and output, regardless of A1's DC input errors. DC current bias is set to any desired point by a variable reference source directed to A2's positive input. This network's resistors are arranged for a minimum load current of 10mA, avoiding loop disruption for currents near zero.



Figure D1. A2 Feedback Controls A1's DC Errors, Eliminating Text Figure 8's Trim. Filtering Restricts A2's Response to DC and Low Frequency





- Willing

(with apologies to Wm. Shakespeare)



an104f LT 1006 · PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2006