

#### INTRODUCTION

Synertek was founded in 1973 and in its brief history has developed a very broad line of MOS integrated circuits. These devices, including Shift Registers, RAMs, ROMs, Microprocessors and Timekeeping Circuits, are manufactured with Synertek's advanced N-Channel, P-Channel and CMOS depletion load, silicon gate processes. In addition, this process capability is currently being used for the manufacture of custom circuits designed by Synertek to meet specifications established by our customers.

Most Synertek devices are available with operation specified over the full Military temperature range and can be processed in accordance with Mil Standard 883, level B. In addition, less expensive processing plans have been developed for special products and special applications. Synertek has assembly capability meeting the requirements of Mil Standard 883 both in our main Santa Clara facility and at other offshore assembly areas.

Custom MOS circuit design and production is an integral part of Synertek's present and future business plans. Whether the custom design program starts at the feasibility stage or at the point where the customer provides tooling (reticles, tapes, etc.), Synertek is organized to quickly and efficiently handle the most difficult custom designs.

This catalog provides complete technical information on Synertek memories, microprocessors and timekeeping circuits. Additional information can be obtained by contacting Product Marketing in Santa Clara, California.

© 1978 Synertek

**EGISTERS** 

**RAMs** 

RÒMs

AEKEEPING

CUSTOM

GENERAL

### Numerical & Functional Indexes 1



**Random Access Memories 3** 

**Read Only Memories 4** 

Shift Registers 2

**Microprocessors 5** 

**Timekeeping Products 6** 

**Custom Capabilities 7** 

Synertek

P.O. Box 552, Santa Clara, Ca. 95052 Tel: (408) 984-8900, TWX: 910-338-0135 Telephone after March 1, 1978 (408) 988-5600

**General Information 8** 

CUSTOM

RAMs

INDEX

SHIFT REGISTERS

# Numerical & Functional Indexes

6

26

٩,

i 1

,

### Numerical Index

| SY1103A-1                                              | 1024x1 Bit Dynamic MOS RAM (145nsec) 3-3            |  |
|--------------------------------------------------------|-----------------------------------------------------|--|
| SY1103A-X                                              | 1024x1 Bit Dynamic MOS RAM (100nsec) 3-7            |  |
| SY1402A                                                | Quad 256 Bit Dynamic MOS Shift Register 2-3         |  |
| SY1403A                                                | SY1403A Dual 512 Bit Dynamic MOS Shift Register 2-3 |  |
| SY1404A Single 1024 Bit Dynamic MOS Shift Register 2-3 |                                                     |  |
| SY2101-1                                               | 256x4 Bit Static MOS RAM (500nsec) 3-11             |  |
| SY2101A                                                | 256x4 Bit Static MOS RAM (350nsec) 3-11             |  |
| SY2101A-2                                              | 256x4 Bit Static MOS RAM (250nsec) 3-11             |  |
| SY2101A-4                                              | 256x4 Bit Static MOS RAM (450nsec) 3-11             |  |
| SY21H01                                                | 256x4 Bit Static MOS RAM (175nsec) 3-15             |  |
| SY21H01-2                                              | 256x4 Bit Static MOS RAM (200nsec) 3-15             |  |
| SY2102-1                                               | 1024x1 Bit Static MOS RAM (500nsec) 3-19            |  |
| SY2102A-2                                              | 1024x1 Bit Static MOS RAM (250nsec) 3-19            |  |
| SY2102A-4                                              | 1024x1 Bit Static MOS RAM (450nsec) 3-19            |  |
| SY2102-1L                                              | 1024x1 Bit Static MOS RAM (500nsec) 3-19            |  |
| SY2102-6                                               | 1024x1 Bit Static MOS RAM (650nsec) 3-19            |  |
| SY21H02                                                | 1024x1 Bit Static MOS RAM (175nsec) 3-23            |  |
| SY21H02-2                                              | 1024x1 Bit Static MOS RAM (200nsec) 3-23            |  |
| SY21L02                                                | 1024x1 Bit Static MOS RAM                           |  |
|                                                        | Low Power (1µs)                                     |  |
| SY21L02-1                                              | 1024x1 Bit Static MOS RAM                           |  |
|                                                        | Low Power (500nsec)                                 |  |
| SY21L02A                                               | 1024x1 Bit Static MOS RAM                           |  |
|                                                        | Low Power (350nsec)                                 |  |
| SY21L02B                                               | 1024x1 Bit Static MOS RAM                           |  |
|                                                        | Low Power (400nsec)                                 |  |
| SY2111-1                                               | 256x4 Bit Static MOS RAM (500nsec) 3-29             |  |
| SY2111A                                                | 256x4 Bit Static MOS RAM (350nsec) 3-29             |  |
| SY2111A-2                                              | 256x4 Bit Static MOS RAM (250nsec) 3-29             |  |
| SY2111A-4                                              | 256x4 Bit Static MOS RAM (450nsec)3-29              |  |
| SY21H11                                                | 256x4 Bit Static MOS RAM (175nsec) 3-33             |  |
| SY21H11-2                                              | 256x4 Bit Static MOS RAM (200nsec) 3-33             |  |
| SY2112-1                                               | 256x4 Bit Static MOS RAM (500nsec) 3-37             |  |
| SY2112A                                                | 256x4 Bit Static MOS RAM (350nsec) 3-37             |  |
| SY2112A-2                                              | 256x4 Bit Static MOS RAM (250nsec) 3-37             |  |
| SY2112A-4                                              | 256x4 Bit Static MOS RAM (450nsec) 3-37             |  |
| SY21H12                                                | 256x4 Bit Static MOS RAM (175nsec) 3-43             |  |
| SY21H12-2                                              | 256x4 Bit Static MOS RAM (200nsec) 3-43             |  |
| SY2114                                                 | 1024x4 Bit Static MOS RAM (450nsec) 3-47            |  |
| SY2114-3                                               | 1024x4 Bit Static MOS RAM (300nsec) 3-47            |  |
| SY2114L                                                | 1024x4 Bit Static MOS RAM                           |  |
|                                                        | Low Power (450nsec)                                 |  |
| SY2114L-3                                              | 1024x4 Bit Static MOS RAM                           |  |
| al marchest.                                           | Low Power (300nsec)                                 |  |
| SY2316A                                                | 2048x8 Static MOS ROM (550nsec) 4-7                 |  |
| SY2316B                                                | 2048x8 Static MOS ROM (450nsec) 4-7                 |  |
| SY2332                                                 | 4096x8 Static MOS ROM (450nsec) 4-11                |  |
| SY2401                                                 | Dual 1024 Bit Dynamic MOS                           |  |
|                                                        | Shift Register (1MHz) 2-7                           |  |
| SY2401-1                                               | Dual 1024 Bit Dynamic MOS                           |  |
| 01/0500                                                | Shift Register (2.5MHz)                             |  |
| SY2530                                                 | 512x8 Static MOS ROM (550nsec) 4-3                  |  |
| SY2533                                                 | 1024 Bit Static MOS Shift Register                  |  |
| SY2534                                                 | Dual 512 Bit Static MOS Shift                       |  |
| CV2E24A                                                | Register (1.5MHz)                                   |  |
| SY2534A                                                | Dual 512 Bit Static MOS Shift                       |  |
| CV2E2E                                                 | Register (3.0MHz)                                   |  |
| SY2535                                                 | Register (1.5MHz)                                   |  |
| SY2535A                                                | Dual 480 Bit Static MOS Shift                       |  |
| 312030A                                                | Register (3.0MHz)                                   |  |
| SY2802A                                                | Quad 256 Bit Dynamic MOS Shift                      |  |
| 3.2002/1                                               | Register (10MHz)                                    |  |
|                                                        |                                                     |  |

| SY2803A            | Dual 512 Bit Dynamic MOS Shift                                                                   |
|--------------------|--------------------------------------------------------------------------------------------------|
| SY2804A            | Register (10MHz)                                                                                 |
| 0120047            | Register (10MH <sub>2</sub> )                                                                    |
| SY2825A            | Dual 1024 Bit Dynamic MOS Shift                                                                  |
|                    | Register, Recirculate (6MHz)                                                                     |
| SY2826             | Dual 1024 Bit Dynamic MOS Shift                                                                  |
|                    | Register, Separate Recirculate (6MHz) 2-21                                                       |
| SY2827             | Single 2048 Bit Dynamic MOS Shift                                                                |
| 01/0000            | Register (6MHz)                                                                                  |
| SY2833<br>SY2833A  | 1024 Bit Static MOS Shift Register (2MHz) 2-11<br>1024 Bit Static MOS Shift Register (3MHz) 2-11 |
| SY2833A<br>SY2833B | 1024 Bit Static MOS Shift Register (3MHz) 2-11<br>1024 Bit Static MOS Shift Register (4MHz) 2-11 |
| SY2833C            | 1024 Bit Static MOS Shift Register (5MHz) 2-11                                                   |
| SY3514             | 512x8 Bit Static MOS ROM (700nsec) 4-15                                                          |
| SY3515             | 512x8 Bit Static MOS ROM (500nsec) 4-15                                                          |
| SY4050             | 4096x1 Dynamic MOS RAM (300nsec) 3-51                                                            |
| SY4050-1           | 4096x1 Dynamic MOS RAM (250nsec) 3-51                                                            |
| SY4050-2           | 4096x1 Dynamic MOS RAM (200nsec) 3-51                                                            |
| SY4600             | 2048x8 Static MOS ROM (550nsec) 4-19                                                             |
| SY5101L            | 256x4 Static CMOS RAM                                                                            |
| CV/51011 1         | Power Down (650nsec)                                                                             |
| SY5101L-1          | 256x4 Static CMOS RAM<br>Power Down (450nsec)                                                    |
| SY5101L-3          | 256x4 Static CMOS RAM                                                                            |
| UTUTUTE.U          | Power Down (650nsec)                                                                             |
| SY5101-8           | 256x4 Static CMOS RAM                                                                            |
|                    | Power Down (800nsec)                                                                             |
| SY5102-3           | 1Kx1 Bit Static CMOS ROM                                                                         |
| SY5102L-3          | 1024x1 Static CMOS RAM                                                                           |
|                    | Power Down (650nsec)                                                                             |
| SY5001             | CMOS Timekeeping Circuit, 6 Digit LCD,                                                           |
|                    | 7 Function                                                                                       |
| SY5002             | CMOS Timekeeping Circuit, 6 Digit LED,                                                           |
| SY5008             | 7 Function                                                                                       |
| 515008             | Motor Driver                                                                                     |
| SY5009A            | CMOS Chronograph, 6 Digit LCD, Alarm,                                                            |
|                    | Stopwatch Modes                                                                                  |
| SY6502             | 40 Pin CPU, On-Chip Clock, 65K                                                                   |
|                    | Addressable Bytes                                                                                |
| SY6502A            | 40 Pin CPU, On-Chip Clock, 65K                                                                   |
|                    | Addressable Bytes (2MHz) 5-3                                                                     |
| SY6503             | 28 Pin CPU, On-Chip Clock, 4K                                                                    |
| EVCEO2 A           | Addressable Bytes                                                                                |
| SY6503A            | 28 Pin CPU, On-Chip Clock, 4K<br>Addressable Bytes (2MHz)                                        |
| SY6504             | 28 Pin CPU, One Interrupt, On-Chip Clock, 8K                                                     |
| 0.0001             | Addressable Bytes                                                                                |
| SY6504A            | 28 Pin CPU, One Interrupt, On-Chip Clock, 8K                                                     |
|                    | Addressable Bytes (2MHz) 5-3                                                                     |
| SY6505             | 28 Pin CPU, One Interrupt, On-Chip Clock, RDY                                                    |
|                    | Feature, 4K Addressable Bytes 5-3                                                                |
| SY6505A            | 28 Pin CPU, One Interrupt, On-Chip Clock, 8K                                                     |
| CV/CEOC            | Addressable Bytes (2MHz)                                                                         |
| SY6506             | 28 Pin CPU, On-Chip Clock, 2 Phases Brought<br>Out, 4K Addressable Bytes 5-3                     |
| SY6506A            | 28 Pin CPU, On-Chip Clock, 2 Phases Brought                                                      |
| 5.0000A            | Out, 4K Addressable Bytes (2MHz) 5-3                                                             |
| SY6512             | 40 Pin CPU, External Clock,                                                                      |
|                    | 65K Addressable Bytes 5-3                                                                        |
| SY6512A            | 40 Pin CPU, External Clock, 65K                                                                  |
|                    | Addressable Bytes (2MHz) 5-3                                                                     |
|                    |                                                                                                  |

| 28 Pin CPU, External Clock, 4K                     |  |
|----------------------------------------------------|--|
| Addressable Bytes                                  |  |
| 28 Pin CPU, External Clock, 4K                     |  |
| Addressable Bytes (2MHz) 5-3                       |  |
| 28 Pin CPU, External Clock, 8K                     |  |
| Addressable Bytes                                  |  |
| 28 Pin CPU, External Clock, 8K                     |  |
| Addressable Bytes (2MHz) 5-3                       |  |
| 515 28 Pin CPU, One Interrupt, External Clock: RDY |  |
| Feature, 4K Addressable Bytes 5-3                  |  |
| 28 Pin CPU, One Interrupt, External Clock: RDY     |  |
| Feature, 4K Addressable Bytes (2MHz) 5-3           |  |
| 40 Pin Peripheral Interface Adapter Plug           |  |
| Replaceable to Motorola's PIA                      |  |
|                                                    |  |

| SY6520A    | 6520A 40 Pin Peripheral Interface Adapter Plug  |  |
|------------|-------------------------------------------------|--|
|            | Replaceable to Motorola's PIA (2MHz) 5-15       |  |
| SY6522     | 40 Pin Via-Versatile Interface Adapter-Features |  |
|            | of 6520 Plus Two Interval Timers, Latching      |  |
|            | On I/O Pins Shift Register For P/S and S/P      |  |
|            | Interface, Interrupt Flag and Enable Registers  |  |
|            | For Ease of Use                                 |  |
| SY6530     | 40 Pin Combo, 64 Bytes RAM, 1K Bytes ROM,       |  |
|            | 16 I/O Channels Interval Timer                  |  |
| SY6532     | 40 Pin Combo, 128 Bytes RAM, 16 I/O             |  |
|            | Channels, Interval Timer                        |  |
| System 65  | Microcomputer Development System 5-63           |  |
| KIM-1      | Microcomputer Development Board                 |  |
| Custom App | Custom Applications – MOS/LSI                   |  |
|            |                                                 |  |

### **Functional Index**

#### Shift Registers

| Dynamic                |                                                                                                                              |  |  |
|------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| SY1402A                | SY1402A Quad 256 Bit Dynamic MOS Shift                                                                                       |  |  |
| SY1403A                | Register (5MHz)                                                                                                              |  |  |
| SY1404A                | Register (5MHz) 2-3<br>Single 1024 Bit Dynamic MOS Shift                                                                     |  |  |
| SY2802A                | Register (5MHz) 2-3<br>Quad 256 Bit Dynamic MOS Shift                                                                        |  |  |
| SY2803A                | Register (10MH <sub>z</sub> )                                                                                                |  |  |
| SY2804A                | Register (10MH <sub>z</sub> )                                                                                                |  |  |
| SY2401                 | Register (10MHz)                                                                                                             |  |  |
| SY2401-1               | Dual 1024 Bit Dynamic MOS Shift         Register (2.5MHz)                                                                    |  |  |
| SY2825A                | Dual 1024 Bit Dynamic MOS Shift<br>Register Recirculate (6MHz)2-21                                                           |  |  |
| SY2826                 | Dual 1024 Bit Dynamic MOS Shift<br>Register Separate Recirculate (6MHz)2-21                                                  |  |  |
| SY2827                 | Single 2048 Bit Dynamic MOS Shift<br>Register (6MHz)                                                                         |  |  |
| Static                 |                                                                                                                              |  |  |
|                        | D. 1510 D. 0 MOD 0111                                                                                                        |  |  |
| SY2534                 | Dual 512 Bit Static MOS Shift                                                                                                |  |  |
| SY2534A                | Register (1.5MHz)         2-15           Dual 512 Bit Static MOS Shift         2-15           Register (3.0MHz)         2-15 |  |  |
| SY2535                 | Dual 480 Bit Static MOS Shift<br>Register (1.5MHz)                                                                           |  |  |
| SY2535A                | Dual 480 Bit Static MOS Shift<br>Register (3.0MHz)                                                                           |  |  |
| SY2533                 | 1024 Bit Static MOS Shift Register (1.5MHz) . 2-11                                                                           |  |  |
| SY2833                 | 1024 Bit Static MOS Shift Register (2MHz) $2-11$                                                                             |  |  |
| SY2833A                | 1024 Bit Static MOS Shift Register (3MHz) 2-11                                                                               |  |  |
| SY2833B<br>SY2833C     | 1024 Bit Static MOS Shift Register (4MHz) 2-11<br>1024 Bit Static MOS Shift Register (5MHz) 2-11                             |  |  |
| Random Acces           |                                                                                                                              |  |  |
| Dynamic                |                                                                                                                              |  |  |
| SY1103A-1              | 1024 Bit Dynamic MOS RAM (145nsec) 3-3                                                                                       |  |  |
| SY1103A-X              | 1024 Bit Dynamic MOS RAM (100nsec) 3-3                                                                                       |  |  |
| SY4050                 | 4096x1 Bit Dynamic MOS RAM (300nsec) 3-51                                                                                    |  |  |
| SY4050-1<br>SY4050-2   | 4096x1 Bit Dynamic MOS RAM (250nsec) 3-51<br>4096x1 Bit Dynamic MOS RAM (200nsec) 3-51                                       |  |  |
| Static                 | 1000x1 Bit Dynamic 1000 (1410 (2001360) 3-91                                                                                 |  |  |
| SY2101-1               | 256x4 Bit Static MOS RAM (500nsec)3-11                                                                                       |  |  |
| SY21014                | 256x4 Bit Static MOS RAM (350nsec)                                                                                           |  |  |
| SY2101A-2              | 256x4 Bit Static MOS RAM (250nsec)                                                                                           |  |  |
| SY2101A-4              | 256x4 Bit Static MOS RAM (450nsec) 3-11                                                                                      |  |  |
| SY21H01                | 256x4 Bit Static MOS RAM (175nsec) 3-15                                                                                      |  |  |
| SY21H01-2              | 256x4 Bit Static MOS RAM (200nsec) 3-15                                                                                      |  |  |
| SY2102-1               | 1024x1 Bit Static MOS RAM (500nsec) 3-19                                                                                     |  |  |
| SY2102A-2<br>SY2102A-4 | 1024x1 Bit Static MOS RAM (250nsec) 3-19<br>1024x1 Bit Static MOS RAM (450nsec) 3-19                                         |  |  |
| SY2102A-4<br>SY2102-1L | 1024x1 Bit Static MOS RAM (450nsec) 3-19<br>1024x1 Bit Static MOS RAM (500nsec) 3-19                                         |  |  |
| SY2102-6               | 1024x1 Bit Static MOS RAM (550nsec)                                                                                          |  |  |
| SY21H02                | 1024x1 Bit Static MOS RAM (175nsec) 3-23                                                                                     |  |  |
| SY21H02-2              | 1024x1 Bit Static MOS RAM (200nsec) 3-23                                                                                     |  |  |
| SY21L02                | 1024×1 Bit Static MOS RAM                                                                                                    |  |  |
| SY21L02-1              | Low Power (1µsec)                                                                                                            |  |  |
| SY21L02A               | Low Power (500nsec)                                                                                                          |  |  |
|                        | Low Power (350nsec)                                                                                                          |  |  |

| SY21L02B  | 1024x1 Bit Static MOS RAM                |
|-----------|------------------------------------------|
|           | Low Power (400nsec)                      |
| SY2111-1  | 256x4 Bit Static MOS RAM (500nsec) 3-29  |
| SY2111A   | 256x4 Bit Static MOS RAM (350nsec) 3-29  |
| SY2111A-2 | 256x4 Bit Static MOS RAM (250nsec) 3-29  |
| SY2111A-4 | 256x4 Bit Static MOS RAM (450nsec) 3-29  |
| SY21H11   | 256x4 Bit Static MOS RAM (175nsec) 3-33  |
| SY21H11-2 | 256x4 Bit Static MOS RAM (200nsec) 3-33  |
| SY2112-1  | 256x4 Bit Static MOS RAM (500nsec) 3-37  |
| SY2112A   | 256x4 Bit Static MOS RAM (350nsec) 3-37  |
| SY2112A-2 | 256x4 Bit Static MOS RAM (250nsec) 3-37  |
| SY2112A-4 | 256x4 Bit Static MOS RAM (450nsec) 3-37  |
| SY21H12   | 256x4 Bit Static MOS RAM (175nsec) 3-43  |
| SY21H12-2 | 256x4 Bit Static MOS RAM (200nsec) 3-43  |
| SY2114    | 1024x4 Bit Static MOS RAM (450nsec) 3-47 |
| SY2114-3  | 1024x4 Bit Static MOS RAM (300nsec) 3-47 |
| SY2114L   | 1024x4 Bit Static MOS RAM                |
|           | Low Power (450nsec)                      |
| SY2114L-3 | 1024x4 Bit Static MOS RAM                |
|           | Low Power (300nsec)                      |
| SY5101L   | 256x4 Bit Static CMOS RAM                |
|           | Power Down (650nsec)                     |
| SY5101L-1 | 256x4 Bit Static CMOS RAM                |
|           | Power Down (450nsec)                     |
| SY5101L-3 | 256x4 Bit Static CMOS RAM                |
|           | Power Down (650nsec)                     |
| SY5101-8  | 256x4 Bit Static CMOS RAM                |
|           | Power Down (800nsec)                     |
| SY5102-3  | 1024x1 Bit Static CMOS RAM               |
| SY5102L-3 | 1024x1 Bit Static CMOS RAM               |
|           | Power Down (450nsec)                     |
|           |                                          |

#### **Read Only Memories**

Static

| 512x8 Bit Static MOS ROM (550nsec) 4-3   |
|------------------------------------------|
| 2048x8 Bit Static MOS ROM (550nsec) 4-7  |
| 2048x8 Bit Static MOS ROM (450nsec) 4-7  |
| 4096x8 Bit Static MOS ROM (450nsec) 4-11 |
| 512x8 Bit Static MOS ROM (700nsec) 4-15  |
| 512x8 Bit Static MOS ROM (500nsec) 4-15  |
| 2048x8 Bit Static MOS ROM (550nsec) 4-19 |
|                                          |

#### **Timekeeping Products**

| CMOS Timekeeping Circuit, 6 Digit LCD,<br>7 Function |
|------------------------------------------------------|
| CMOS Timekeeping Circuit, 6 Digit LED,               |
| 7 Function                                           |
| CMOS Frequency Divider & Stepper<br>Motor Driver     |
| CMOS Chronograph, 6 Digit LCD, Alarm,                |
| Stopwatch Modes                                      |
| ors                                                  |
| 40 Pin CPU, On-Chip Clock, 65K                       |
| Addressable Bytes                                    |
| 40 Pin CPU, On-Chip Clock, 65K                       |
| Addressable Bytes (2MHz)                             |
| 28 Pin CPU, On-Chip Clock, 4K                        |
| Addressable Bytes                                    |
| 28 Pin CPU, On-Chip Clock, 4K                        |
| Addressable Bytes (2MHz) 5-3                         |
| 28 Pin CPU, One Interrupt, On-Chip Clock,            |
| 8K Addressable Bytes                                 |
| 28 Pin CPU, One Interrupt, On-Chip Clock,            |
| 8K Addressable Bytes (2MHz) 5-3                      |
|                                                      |

| SY6505 28 Pin CPU, One Interrupt, On-Chip Clock, |                                             |     |
|--------------------------------------------------|---------------------------------------------|-----|
|                                                  | RDY Feature, 4K Addressable Bytes           | 5-3 |
| SY6506                                           | 28 Pin CPU, On-Chip Clock, 2 Phases Brought |     |
|                                                  | Out, 4K Addressable Bytes                   | 5-3 |
| SY6506A                                          | 28 Pin CPU, On-Chip Clock, 2 Phases Brought |     |
|                                                  | Out, 4K Addressable Bytes (2MHz)            | 5-3 |
| SY6512                                           | 40 Pin CPU, External Clock, 65K             |     |
|                                                  | Addressable Bytes                           | 5-3 |
| SY6512A                                          | 40 Pin CPU, External Clock, 65K             |     |
|                                                  | Addressable Bytes (2MHz)                    | 5-3 |
| SY6513                                           | 28 Pin CPU, External Clock, 4K              |     |
|                                                  | Addressable Bytes                           | 5-3 |
| SY6513A                                          | 28 Pin CPU, External Clock, 4K              |     |
|                                                  | Addressable Bytes (2MHz)                    | 5-3 |
| SY6514                                           | 28 Pin CPU, External Clock, 8K              |     |
|                                                  | Addressable Bytes                           | 5-3 |
| SY6514A                                          | 28 Pin CPU, External Clock, 8K              |     |
|                                                  | Addressable Bytes (2MHz)                    | 5-3 |
| SY6515                                           | 28 Pin CPU, One Interrupt, External Clock:  |     |
|                                                  | RDY Feature, 4K Addressable Bytes           | 5-3 |

| SY6515A     | 28 Pin CPU, One Interrupt, External Clock:     |  |
|-------------|------------------------------------------------|--|
|             | RDY Feature, 4K Addressable Bytes (2MHz) . 5-3 |  |
| SY6520      | 40 Pin Peripheral Interface Adapter Plug       |  |
|             | Replaceable to Motorola's PIA                  |  |
| SY6520A     | 40 Pin Peripheral Interface Adapter Plug       |  |
|             | Replaceable to Motorola's PIA (2MHz) 5-15      |  |
| SY6522      | 40 Pin Via-Versatile Interface Adapter-        |  |
|             | Features of 6520 Plus Two Interval             |  |
|             | Timers, Latching On I/O Pins Shift             |  |
|             | Register For P/S and S/P Interface,            |  |
|             | Interrupt Flag and Enable Registers            |  |
|             | For Ease of Use                                |  |
| SY6530      | 40 Pin Combo, 64 Bytes RAM, 1K Bytes           |  |
|             | ROM, 16 I/O Channels, Interval Timer 5-43      |  |
| SY6532      | 40 Pin Combo, 128 Bytes RAM, 1K Bytes          |  |
|             | ROM, 16 I/O Channels, Interval Timer 5-55      |  |
| System 65   | Microcomputer Development System 5-63          |  |
| KIM-1       | Microcomputer Development Board 5-65           |  |
| Custom Capa | bilities – MOS/LSI                             |  |
|             |                                                |  |

# **Shift Registers**

Rectored B

• .



### 1024-Bit Dynamic Shift Registers Quad, Dual, Single

### SY1402A SY1403A SY1404A MEMORY PRODUCTS

- Synertek ion implanted silicon gate process
- 5 MHz data rate—minimum
- 2.5 MHz clock rate

5

- TTL, DTL compatible
- Reduced clock capacitance, 85 pF
- Reduced power dissipation, 80 μW/bit at 1.0 MHz

The SY1402A, 1403A and 1404A  $2\phi$  dynamic shift registers utilize I/O multiplexing techniques to attain a 5.0 MHz data rate with a clock rate of only 2.5 MHz. The inputs and outputs are bipolar and MOS compatible for ease of implementation in a TTL, DTL and a high- or low-threshold MOS system.

Clock power and  $V_{DD}$  current have been significantly reduced due to the advantages inherent in an ion implanted silicon gate design over a conventional

silicon gate design. These savings directly affect the cost of the overhead circuitry (clock drivers, power supplies) for a shift register memory system.

The SY1402A, 1403A and 1404A are used effectively in applications requiring low cost serial memory such as CRT refresh, line and page storage for facsimile transmitters and receivers, and character storage for high speed printers.



| Temperature Under Bias           | 0°C to 70°C     |
|----------------------------------|-----------------|
| Storage Temperature              | -65°C to +160°C |
| Power Dissipation <sup>(2)</sup> | 1 Watt          |

Data and Clock Input Voltages and Supply Voltages with respect to V<sub>CC</sub>

+0.5V to -20V

#### **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ , unless otherwise specified

 $V_{DD} = -5V \pm 5\% \text{ or } -9V \pm 5\%$ 

| Symbol              | Test                               | Min.                  | Тур. <sup>(3)</sup> | Max.                  | Unit | Conditions                                                                                                                |
|---------------------|------------------------------------|-----------------------|---------------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------|
| LI                  | Input Load Current                 |                       | <10                 | 500                   | nA   | Τ <sub>Α</sub> = 25°C                                                                                                     |
| LO                  | Output Leakage Current             |                       | <10                 | 1000                  | nA   | V <sub>OUT</sub> = 0.0V, T <sub>A</sub> = 25°C                                                                            |
| LC                  | Clock Leakage Current              |                       | 10                  | 1000                  | nA   | Max. VILC, TA = 25°C                                                                                                      |
| VIL                 | Input "Low" Voltage                | V <sub>CC</sub> -10   |                     | V <sub>CC</sub> -4.2  | V    |                                                                                                                           |
| VIH                 | Input "High" Voltage               | V <sub>CC</sub> -2    |                     | V <sub>CC</sub> +.3   | V    |                                                                                                                           |
| V <sub>DD</sub> = . | -5V ±5%                            |                       |                     |                       |      |                                                                                                                           |
| IDD1                | Power Supply Current               |                       | 15                  | 20                    | mA   | T <sub>A</sub> = 25°C<br>5 MHz Data Rate,<br>33% Duty Cycle,                                                              |
| DD2                 | Power Supply Current               |                       |                     | 22                    | mA   | T <sub>C</sub> = 0°C 33% Duty Cycle,<br>Continuous Operation,<br>VILC = V <sub>CC</sub> -17V                              |
| VILC                | Clock Input Low Voltage            | V <sub>CC</sub> -17   |                     | V <sub>CC</sub> -15   | v    |                                                                                                                           |
| VIHC                | Clock Input High Voltage           | V <sub>CC</sub> -1    |                     | V <sub>CC</sub> +.3   | V    |                                                                                                                           |
| VOL                 | Output Low Voltage                 |                       | 3                   | 0.5                   | V    | $R_{L1} = 3K$ to $V_{DD}$ , $I_{OL} = 1.6$ mA                                                                             |
| VOH1                | Output High Voltage<br>Driving TTL | 2.4                   | 3.5                 |                       | V    | R <sub>L1</sub> = 3K to V <sub>DD</sub> , I <sub>OH</sub> = -100µA                                                        |
| V <sub>OH2</sub>    | Output High Voltage<br>Driving MOS | V <sub>CC</sub> -1.6  | V <sub>CC</sub> -1  |                       | V    | R <sub>L2</sub> = 4.7K to V <sub>DD</sub><br>(See p. 4 for connection)                                                    |
| V <sub>DD</sub> = . | -9∨ ±5%                            |                       |                     |                       |      |                                                                                                                           |
| IDD3                | Power Supply Current               |                       | 15                  | 20                    | mA   | $T_A = 25^{\circ}C$<br>$3 MHz Data Rate, 26\% Duty Cycle, Continuous Operation, T_C = 0^{\circ}CV_{ILC} = V_{CC} - 14.7V$ |
| DD4                 | Power Supply Current               |                       |                     | 22                    | mA   | $T_C = 0^{\circ}C$ $V_{ILC} = V_{CC} - 14.7V$                                                                             |
| VILC                | Clock Input Low Voltage            | V <sub>CC</sub> -14.7 |                     | V <sub>CC</sub> -12.6 | v    |                                                                                                                           |
| VIHC                | Clock Input High Voltage           | V <sub>CC</sub> -1    |                     | V <sub>CC</sub> +.3   | V    | $R_{L1}$ = 4.7K to $V_{DD}$ , $I_{OL}$ = 1.6 mA                                                                           |
| VOL                 | Output Low Voltage                 |                       | 3                   | 0.5                   | V    | $R_{L1}$ = 4.7K to $V_{DD}$ , $I_{OL}$ = 1.6 mA                                                                           |
| Vон1                | Output High Voltage<br>Driving TTL | 2.4                   | 3.5                 |                       | V    | R <sub>L1</sub> = 4.7K to V <sub>DD</sub> , I <sub>OH</sub> = -100 µA                                                     |
| V <sub>OH2</sub>    | Output High Voltage<br>Driving MOS | V <sub>CC</sub> -1.9  | V <sub>CC</sub> -1  |                       | v    | $R_{L2} = 6.2K \text{ to } V_{DD}$ (See p. 4 for<br>$R_{L3} = 3.9K \text{ to } V_{CC}$ connection)                        |

Note 1: Stresses listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The 1 watt dissipation is not to be construed as an operating rating (see note 1). For operating at elevated temperatures the device must be derated based as shown on page 4. When operating at  $V_{DD} = -5V\pm5\%$  the maximum duty cycle is 33% and at  $V_{DD} = -9V\pm5\%$  the maximum duty cycle is 26%. In applications the duty cycle should be a minimum to reduce power dissipation. Duty cycle =  $[t_{\phi}PW + 1/2(t_R + t_F)] \times clock$  rate.

Note 3: Typical values are at  $T_A = 25^{\circ}C$  and at nominal voltages.

### SY1402A, SY1403A, SY1404A

#### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = +5V \pm 5\%$

| Symbol    | Test                     |        | -5∨ ±5%<br>_oad 1) | V <sub>DD</sub> = -<br>(Test I | Unit   |      |
|-----------|--------------------------|--------|--------------------|--------------------------------|--------|------|
|           |                          | Min.   | Max.               | Min.                           | Max.   | -    |
| Frequency | Clock Rep Rate           |        | 2.5                |                                | 1.5    | MHz  |
| Frequency | Data Rep Rate            | Note 1 | 5.0                | Note 1                         | 3.0    | MHz  |
| tφPW      | Clock Pulse Width        | .130   | 10                 | .170                           | 10     | μsec |
| tφD       | Clock Pulse Delay        | 10     | Note 1             | 10                             | Note 1 | nsec |
| tR, tF    | Clock Pulse Transition   |        | 1000               |                                | 1000   | nsec |
| tDW       | Data Write Time (Set Up) | 30     |                    | 60                             |        | nsec |
| tDH       | Data To Clock Hold Time  | 20     |                    | 20                             |        | nsec |
| tA+, tA-  | Clock To Data Out Delay  |        | 90                 |                                | 110    | nsec |

#### **CAPACITANCE** <sup>2</sup> $V_{CC}$ = +5V ±5%, $V_{DD}$ = -5V ±5% or -9V ±5%, $T_A$ = 25°C

| Symbol                  | Test                       | Typ.                             | Max.  | Conditions                                        |
|-------------------------|----------------------------|----------------------------------|-------|---------------------------------------------------|
| CIN                     | Input Capacitance          | 5 pF                             | 10 pF | VIN = VCC                                         |
| COUT                    | Output Capacitance         | 5 pF                             | 10 pF | VOUT = VCC ( f =                                  |
| C <sub>φ</sub>          | Clock Capacitance          | 70 pF                            | 85 pF | $V_{OUT} = V_{CC}$<br>$V_{\phi} = V_{CC}$ $f = 1$ |
| C <sub>\$\$1\$\$2</sub> | Clock to Clock Capacitance | 11 pF                            | 16 pF | $V_{\phi} = V_{CC}$                               |
|                         |                            | 11 pF<br>This parameter is perio |       |                                                   |

#### SWITCHING CHARACTERISTICS

#### **Conditions of Test**

Input rise and fall times: 10 nsec Output Load is 1 TTL gate





SHIFT REGISTERS

### SY1402A, SY1403A, SY1404A



5

**REGISTERS** 

SHIFT

Synertek • P. O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135

Synertek<sup>®</sup>

### 2048 - Bit Dynamic Recirculating Shift Registers

## SY2401

### MEMORY PRODUCTS

- Single Supply Voltage +5V
- Fully TTL Compatible Inputs, Outputs and Clock
- Guaranteed 1MHz Operation (SY2401) or 2.5MHz Operation (SY2401-1) With 100pF Load, Over Temperature
- Low Power Dissipation 150 μW/Bit Typical at Maximum Clock Rate
- Low Clock Capacitance 7pF
- Write/Recirculate and Chip Select Logic Incorporated on Chip
- Standard Configuration Dual 1024 Bit

The SY2401 is a 2048-bit dynamic recirculating shift register. It is directly TTL compatible in all respects: inputs, outputs, clock and a single +5V power supply.

Write/recirculate controls are provided to eliminate the need for external logic elements when recirculating data.

Two Chip Select inputs have been provided to allow easy selection of an individual package when outputs of several devices have been "OR-tied." A separate internal "pull-up" resistor ( $R_L$ ) is provided which can be externally connected to the output pin to achieve full signal swing.

This shift register is fabricated with ion-implanted N-channel silicon gate technology. This technology provides the designer with high performance, easy to use MOS circuits. Only a single +5V Power supply is needed and all devices are directly TTL compatible, including clocks.

#### LOGIC DIAGRAM



#### TRUTH TABLE

|                              | PIN SYMBOL             |     |         |  |  |  |  |  |
|------------------------------|------------------------|-----|---------|--|--|--|--|--|
| FUNCTION                     | W/R                    | CSX | CSY     |  |  |  |  |  |
| WRITE MODE                   | н                      | L   | L       |  |  |  |  |  |
| RECIRCULATE                  | L                      | X   | X       |  |  |  |  |  |
|                              | х                      | н   | X       |  |  |  |  |  |
|                              | Х                      | X   | н       |  |  |  |  |  |
| READ MODE                    | Х                      | L   | L       |  |  |  |  |  |
| H = Logic High Le<br>X = Dor | vel L =<br>i't Care Co |     | v Level |  |  |  |  |  |

#### **PIN CONFIGURATION**



#### ORDERING INFORMATION

| Order<br>Number | Package<br>Type   | Clock<br>Frequency | Temperature<br>Range            |
|-----------------|-------------------|--------------------|---------------------------------|
| SYP2401         | Plastic DIP       | 1 MHz              | 0°C to 70°C                     |
| SYC2401         | Ceramic DIP       | 1 MHz              | 0°C to 70°C                     |
| SYP2401-1       | Plastic DIP       | 2.5 MHz            | 0°C to 70°C                     |
| SYC2401-1       | Ceramic DIP       | 2.5 MHz            | $0^{\circ}$ C to $70^{\circ}$ C |
|                 | PIN N             | AMES               |                                 |
| IN              | Data Input        | OUT                | Data Output                     |
| W/R             | Write/Recirculate | RL                 | Internal Load                   |

| W/R                                | Write/Recirculate | Ri   | Internal |
|------------------------------------|-------------------|------|----------|
|                                    | Control           |      | Resistor |
| $\overline{CS}_X, \overline{CS}_Y$ | Chip Select Input | N.C. | No Conn  |

P.O. Box 552

5

Synertek® •

Santa Clara, CA 95052

2.7

Connection

Telephone (408) 984-8900 • TWX: 910-338-0135

SHIFT REGISTERS

#### **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Temperature Under Bias | 0°C to 70°C    |
|--------------------------------|----------------|
| Storage Temperature            | -65°C to 150°C |
| Power Dissipation              | 1 W            |
| Voltage on Any Pin with        |                |
| Respect to Ground              | -0.5V to +7V   |
|                                |                |

#### \*COMMENT:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{cc} = +5V \pm 5\%$ , unless otherwise specified.

|        |                                       | SY2401 SY2401-1 |         |      |      |                                         |  |
|--------|---------------------------------------|-----------------|---------|------|------|-----------------------------------------|--|
| Symbol | Parameter                             |                 | Typ.(1) | Max. | Unit | Test Conditions                         |  |
| LI     | Input Leakage                         |                 |         | 10   | μA   | V <sub>IN</sub> = 5.25V                 |  |
| LO     | Output Leakage                        |                 |         | 100  | μA   | VOUT = 5.25V                            |  |
| ICC    | Power Supply                          |                 |         | 70   | mA   | $T_A = 25^{\circ}C$ ) $V_{CC} = 5.25V;$ |  |
|        | Current                               |                 |         | 80   | mA   | T <sub>A</sub> = 0°C ∫80% Duty Cycle    |  |
| VIH    | Input High Level Voltage (All Inputs) | 2.2             |         | 5.25 | V    |                                         |  |
| VIL    | Input Low Level Voltage (All Inputs)  | -0.3            |         | 0.65 | V    |                                         |  |
| IOL    | Output Low Sink Current               | 6.3             | 10      |      | mA   | V <sub>OL</sub> = 0.45V                 |  |
| VOH    | Output High Level Voltage             | 2.4             |         | Vcc  | V    | IOH = -1mA, RL Connected                |  |
| VOL    | Qutput Low Level Voltage              | 0               |         | 0.45 | V    | IOL = 1.6mA, RL Connected               |  |
| RL     | Internal Load                         | 0.8             | 1.3     | 2.2  | KΩ   |                                         |  |

NOTE: (1) Typical values are at 25°C and at nominal voltage.

#### A.C. CHARACTERISTICS



#### A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = +5V \pm 5\%$ , unless otherwise specified.

|                                 | Parameter                                | SY2  | 2401 | SY24 | 101-1 |       | Test Conditions                          |  |
|---------------------------------|------------------------------------------|------|------|------|-------|-------|------------------------------------------|--|
| Symbol                          |                                          | Min  | Max  | Min  | Max   | Units |                                          |  |
| Freq. Max.                      | Max. Data Rep. Rate                      |      | 1    |      | 2.5   | MHz   |                                          |  |
| Freq. Min.                      | Min. Data Rep. Rate                      | 1    |      | 1    |       | KHz   | $T_A = 25^{\circ}C$                      |  |
|                                 |                                          | 25   |      | 25   |       | KHz   | $T_A = 70^{\circ}C$                      |  |
| tφpw                            | Clock Pulse Width                        | 0.80 | 10   | 0.32 | 10    | μs    |                                          |  |
| tφD                             | Clock Pulse Delay                        | 0.20 | 1000 | 0.08 | 1000  | μs    | $T_A = 25^{\circ}C$                      |  |
|                                 |                                          | 0.20 | 40   | 0.08 | 40    | μs    | $T_A = 70^{\circ}C$                      |  |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Time                 |      | 50   |      | 50    | ns    |                                          |  |
| tW                              | Write Time                               | 200  |      | 80   |       | ns    |                                          |  |
| tн                              | Hold Time                                | 150  |      | 60   |       | ns    |                                          |  |
| tΑ                              | Access Time From Clock<br>or Chip Select |      | 500  |      | 230   | ns    | RL Connected, CL = 100pF<br>One TTL Load |  |

#### CAPACITANCE

 $T_A = 25^{\circ}C$ 

|            |                      |      | Limits |      |       |                        |  |
|------------|----------------------|------|--------|------|-------|------------------------|--|
| Symbol     | Parameter            | Min. | Typ.   | Max. | Units | Test Conditions        |  |
| CIN        | Data, W/R & CS Input |      | 4      | 7    | pF    |                        |  |
|            | Capacitance          |      |        |      |       | All Pins at AC Ground; |  |
| COUT       | Output Capacitance   |      | 10     | 14   | pF    | 250 mV Peak to Peak,   |  |
| $C_{\phi}$ | Clock Capacitance    |      | 4      | 7    | pF    | 1 MHz                  |  |



5



#### PLASTIC PACKAGE



Telephone (408) 984-8900 P.O. Box 552 Santa Clara, CA 95052 • TWX: 910-338-0135 . • .



### 1024 Bit Static Shift Registers

### Synertek

SY2533 SY2833 SY2833A/B/C MEMORY PRODUCTS

- Single +5V Power Supply
- High Speed Operation 5.0 MHz
- Totally TTL compatible inputs, output, clock
- Military temperature range operation
- 400 mvolt noise immunity
- Replaces AMD 2833 Series and Signetics 2533

The SY2533/SY2833 Series of Static Shift Registers, organized 1024x1, are completely TTL compatible and capable of high speed operation. Only a single +5V power supply is needed, and all inputs, clock and outputs operate at TTL voltage levels. On chip logic is provided to accept input data from either of two inputs, allowing simple external system recirculate operation. Data is entered into the register on the positive to negative transition of the clock pulse, and 1023 clock cycles later, is available at the output, a delay time after the positive to negative transition of

the clock pulse. Since all internal storage is implemented with static, DC logic, the clock input may be held indefinitely at a logic "0" state without loss of data.

The SY2533/SY2833 Static Shift Registers, manufactured with Synertek's ion-implanted silicon gate Nchannel MOS technology, are totally compatible, plug in replacements for AMD's 2833 Series as well as Signetics 2533. These devices are intended for serial data storage in systems where single power supply, high speed operation and low system cost are important design parameters.



**REGISTERS** 

SHIFT

5

Synertek • P. O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135

#### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bias | 0°C to 70°C     |
|--------------------------------|-----------------|
| Storage Temperature            | -65°C to +150°C |
| Voltage On Any Pin             |                 |
| With Respect to Ground         | -0.5V to +7V    |
| Power Dissipation              | 1 Watt          |

#### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **D.C. CHARACTERISTICS**

T<sub>A</sub> = 0°C to +70°C (SY2533, 2833, 2833A, 2833B, 2833C), -55°C to +125°C (SYM2833)  $V_{CC} = +5V \pm 5\%$ 

| Parameters      | Description                  | Min  | Тур | Max                  | Units | Tes                                                  | t Conditions                     |  |
|-----------------|------------------------------|------|-----|----------------------|-------|------------------------------------------------------|----------------------------------|--|
| V <sub>OH</sub> | Output HIGH Voltage          | 2.4  | 3.5 |                      | Volts | V <sub>CC</sub> = MIN, I <sub>OH</sub> = -100 μA     |                                  |  |
| VOL             | Output LOW Voltage           |      | 0.2 | 0.4                  | Volts | V <sub>CC</sub> = MIN, I <sub>OL</sub> = 1.6 mA      |                                  |  |
| V <sub>IH</sub> | Input HIGH Level             | 2.0  |     | V <sub>CC</sub> +0.3 | Volts | Guaranteed input logical HIGH voltage for all inputs |                                  |  |
| VIL             | Input LOW Level              | -0.3 |     | 0.8                  | Volts | Guaranteed input logical LOW voltage for all inputs  |                                  |  |
| IIL             | Input LOW Current            |      |     | 10                   | μA    | V <sub>CC</sub> = MAX,                               | $V_{IN} = 0V, T_A = 25^{\circ}C$ |  |
| Icc             | V <sub>CC</sub> Power Supply |      | 16  | 30                   |       | f = 1.5 MHz                                          | SY2533                           |  |
|                 | Current (Note 1)             |      | 16  | 35/42                | mA    | f = 2.0 MHz                                          | SY2833/SYM2833                   |  |
|                 |                              |      | 20  | 40                   |       | f = 3.0 MHz                                          | SY2833A                          |  |
| Icc             | V <sub>CC</sub> Power Supply |      | 40  | 60                   | mA    | f = 4.0 MHz                                          | SY2833B                          |  |
|                 | Current (Note 1)             |      | 50  | 75                   |       | f = 5.0 MHz                                          | SY2833C                          |  |

Note 1: Power supply currents are with outputs open.

#### A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  (SY2533, 2833, 2833A),  $-55^{\circ}C$  to  $+125^{\circ}C$  (SYM2833)  $V_{CC} = +5V \pm 5\%$ 

|                                 |                                       | 5     | SY253            | 3    | SY28  | 33/SYI           | W2833 | S     | Y2833            | A   | Units |                                           |
|---------------------------------|---------------------------------------|-------|------------------|------|-------|------------------|-------|-------|------------------|-----|-------|-------------------------------------------|
| Parameters                      | Description                           | Min   | Typ <sup>1</sup> | Max  | Min   | Typ <sup>1</sup> | Max   | Min   | Typ <sup>1</sup> | Max |       | <b>Test Conditions</b>                    |
| f <sub>max</sub>                | Maximum Clock Frequency               | 1.5   | 2.0              |      | 2.0   | 3.0              |       | 3.0   | 3.5              |     | MHz   |                                           |
| t <sub>øpw</sub> L              | Clock LOW Time                        | 0.250 |                  | ~~~~ | 0.200 |                  |       | 0.170 |                  | 00  | μs    |                                           |
| t <sub>¢pw</sub> H              | Clock HIGH Time                       | 0.350 |                  | 100  | 0.250 |                  | 100   | 0.165 |                  | 100 | μs    |                                           |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Times             |       |                  | 1    |       |                  | 1     |       |                  | 1   | μs    |                                           |
| t <sub>s</sub> (1)              | Setup Time, I0 or I1 Input            |       |                  | 50   |       |                  | 50    |       |                  | 50  | ns    |                                           |
| t <sub>h</sub> (I)              | Hold Time, I0 or I1 Input             |       |                  | 50   |       |                  | 50    |       |                  | 50  | ns    |                                           |
| t <sub>s</sub> (S)              | Setup Time, S Input                   |       |                  | 80   |       |                  | 80    |       |                  | 80  | ns    | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns    |
| t <sub>h</sub> (S)              | Hold Time, S Input                    |       |                  | 50   |       |                  | 50    |       |                  | 50  | ns    |                                           |
| <sup>t</sup> pd                 | Delay, Clock to Output<br>LOW or HIGH |       |                  | 300  |       |                  | 300   |       |                  | 200 | ns    | R <sub>L</sub> =2.9k,C <sub>L</sub> =20pf |
| tpr, tpf                        | Output Rise and Fall Times            |       |                  | 150  |       |                  | 150   |       |                  | 150 | ns    | 10% to 90%                                |
| Cin                             | Capacitance, Any Input <sup>2</sup>   |       | 3                | 5    |       | 3                | 5     |       | 3                | 5   | pF    | f = 1 MHz                                 |

Note 1: Typical limits are at  $V_{CC} = 5.0V$ , and  $T_A = 25^{\circ}C$ 

Note 2: This parameter is periodically sampled but not 100% tested. It is guaranteed by design.

#### A.C. CHARACTERISTICS

 $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$  $V_{CC} = +5V \pm 5\%$ 

|                                  |                                       | SY2833B SY2 |                  | Y2833 | SY2833C |                  |     |       |                                           |
|----------------------------------|---------------------------------------|-------------|------------------|-------|---------|------------------|-----|-------|-------------------------------------------|
| Parameters                       | Description                           | Min         | Typ <sup>1</sup> | Max   | Min     | Typ <sup>1</sup> | Max | Units | Test Conditions                           |
| f <sub>max</sub>                 | Maximum Clock Frequency               | 4.0         | 5.0              |       | 5.0     | 6.0              |     | MHz   |                                           |
| t <sub>øpw</sub> L               | Clock LOW Time                        | 0.125       |                  | 00    | 0.100   |                  | ∞   | μs    |                                           |
| t <sub>øpw</sub> H               | Clock HIGH Time                       | 0.125       |                  | 100   | 0.100   |                  | 100 | μs    |                                           |
| t <sub>r</sub> , t <sub>f</sub>  | Clock Rise and Fall Times             |             |                  | 1     |         |                  | 1   | μs    |                                           |
| t <sub>s</sub> (1)               | Setup Time, I0 or I1 Input            |             |                  | 30    |         |                  | 30  | ns    |                                           |
| t <sub>h</sub> (I)               | Hold Time, I0 or I1 Input             |             |                  | 50    |         |                  | 50  | ns    | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns    |
| t <sub>s</sub> (S)               | Setup Time, S Input                   |             |                  | 50    |         |                  | 50  | ns    | rf rf < 2013                              |
| t <sub>h</sub> (S)               | Hold Time, S Input                    |             |                  | 50    |         |                  | 50  | ns    |                                           |
| <sup>t</sup> pd                  | Delay, Clock to Output<br>LOW or HIGH |             |                  | 150   |         |                  | 110 | ns    | R <sub>L</sub> =2.9k,C <sub>L</sub> =20pf |
| <sup>t</sup> pr, <sup>t</sup> pf | Output Rise and Fall Times            |             |                  | 150   |         |                  | 150 | ns    | 10% to 90%                                |
| Cin                              | Capacitance, Any Input <sup>2</sup>   |             | 3                | 5     |         | 3                | 5   | pF    | f = 1 MHz                                 |

Note 1: Typical limits are at V<sub>CC</sub>=5.0V, and T<sub>A</sub>=25°C.

Note 2: This parameter is periodically sampled but not 100% tested. It is guaranteed by design.

#### **TIMING DIAGRAM**



#### **DEFINITION OF TERMS**

Static Shift Register. A shift register capable of maintaining stored data without continuously being clocked. Most static shift registers are constructed with dynamic master and static slave flip-flops. The data is stored dynamically while the clock is HIGH and is transferred to the static slaves while the clock is LOW. The clock may be stopped indefinitely in the LOW state, but there are limitations on the time it may reside in the HIGH state.

### SY2533, SY2833, SY2833A/B/C

Setup and Hold Times. The shift register will accept the data present on its input around the time the clock goes from HIGH to LOW. Because of variations in individual devices, there is some uncertainty as to exactly when, relative to this clock transition, the data will be stored. The setup and hold times define the limits on this uncertainty. To guarantee storing the correct data, the data inputs should not be changed between the maximum setup time before the clock transition and the maximum hold time after the clock transition. Data changes within this interval may or may not be detected.

#### PHYSICAL DIMENSIONS







5

5



• Available to 3.0 MHz

• All Inputs, Outputs and Clocks TTL Compatible

These dual 512-bit and 480-bit static shift registers employ Synertek's ion-implanted silicon gate technology to achieve full TTL compatibility. All inputs and outputs are TTL levels and the only supply necessary is +5 volts. For applications requiring dynamic storage, these same compatibility features are available on the 2048-bit SY2401. Pinouts are essentially the same as Signetics' 2527/2529, allowing the user to reduce package count by a factor of two with the double density SY2534/SY2535.



#### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Register<br>Length | Clock<br>Frequency | Temperature<br>Range             |  |
|-----------------|-----------------|--------------------|--------------------|----------------------------------|--|
| SYP2534         | Plastic DIP     | 512                | 1.5MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
| SYT2534         | TO Can          | 512                | 1.5MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
| SYP2534A        | Plastic DIP     | 512                | 3.0MHz             | 0°C to +70°C                     |  |
| SYT2534A        | TO Can          | 512                | 3.0MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
| SYP2535         | Plastic DIP     | 480                | 1.5MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
| SYT2535         | TO Can          | 480                | 1.5MHz             | 0°C to +70°C                     |  |
| SYP2535A        | Plastic DIP     | 480                | 3.0MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
| SYT2535A        | TO Can          | 480                | 3.0MHz             | $0^{\circ}$ C to $+70^{\circ}$ C |  |
|                 |                 |                    |                    |                                  |  |

#### ABSOLUTE MAXIMUM RATINGS\*

| $0^{\circ}$ C to $70^{\circ}$ C   |
|-----------------------------------|
| $-65^{\circ}C$ to $+150^{\circ}C$ |
|                                   |
| -0.5V to +7V                      |
| 0.6W                              |
|                                   |



#### TRUTH TABLE

| S | Function    |
|---|-------------|
| 0 | Recirculate |
| 1 | Write       |

Note: "0" = OV. "1" = +5V

#### **\*COMMENT**

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Telephone (408) 984-8900

TWX: 910-338-0135

#### **OPERATING RANGE:** $V_{CC}$ = +5.0V ±5%; 0° to 70°C ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE (Unless Otherwise Noted)

| Parameters | Description                  | Test Conditions                                         | Min  | Тур | Max                  | Units |
|------------|------------------------------|---------------------------------------------------------|------|-----|----------------------|-------|
| VOH        | Output HIGH Voltage          | $V_{CC} = MIN, I_{OH} = -100\mu A$                      | 2.4  | 3.5 |                      | Volts |
| VOL        | Output LOW Voltage           | V <sub>CC</sub> = MIN, I <sub>OL</sub> = 1.6mA          |      | 0.2 | 0.4                  | Volts |
| VIL        | Input HIGH Level             | Guaranteed input logical<br>HIGH voltage for all inputs | 2.0  |     | V <sub>CC</sub> +0.3 | Volts |
| VIL        | Input LOW Level              | Guaranteed input logical<br>LOW voltage for all inputs  | -0.3 |     | 0.8                  | Volt  |
| ЧĽ         | Input LOW Current            | $V_{CC} = MAX, V_{IN} = 0V,$<br>$T_A = 25^{\circ}C$     |      |     | 10                   | μA    |
| las        | V <sub>CC</sub> Power Supply | f = 1.5 MHz SY2534/2535                                 |      | 16  | 35                   | mA    |
| ICC        | Current (Note 1)             | f = 3.0 MHz SY2534A/2535A                               |      | 25  | 45                   | mA    |

Note 1: Power Supply currents are with inputs and outputs open.

SWITCHING CHARACTERISTICS OVER OPERATING RANGE (Unless otherwise noted)

|                                 |                                      |                                        | SY25  | 534, SY | 2535 | SY253 | 4A, SY           | 2535A |       |
|---------------------------------|--------------------------------------|----------------------------------------|-------|---------|------|-------|------------------|-------|-------|
| Parameters                      | Description                          | Test Conditions                        | Min   | Typ1    | Max  | Min   | Typ <sup>1</sup> | Max   | Units |
| f <sub>max</sub>                | Maximum Clock Frequency              |                                        | 1.5   | 2.0     |      | 3.0   | 3.5              |       | MHz   |
| t <sub>pw</sub> L               | Clock LOW Time                       |                                        | 0.250 |         | ~~~~ | 0.170 |                  | ∞     | μS    |
| t <sub>Φpw</sub> H              | Clock HIGH Time                      |                                        | 0.350 |         | 100  | 0.165 |                  | 100   | μS    |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Times            |                                        |       |         | 1    |       |                  | 1     | μS    |
| t <sub>s</sub> (1)              | Setup Time I0 or I1 Input            | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns |       |         | 50   |       |                  | 50    | ns    |
| t <sub>h</sub> (I)              | Hold Time I0 or I1 Input             | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns |       |         | 50   |       |                  | 50    | ns    |
| t <sub>s</sub> (S)              | Setup Time, S Input                  | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns |       |         | 80   |       |                  | 80    | ris   |
| t <sub>h</sub> (S)              | Hold Time, S Input                   | t <sub>r</sub> = t <sub>f</sub> ≤ 25ns |       |         | 50   |       |                  | 50    | ns    |
| <sup>t</sup> pd                 | Delay Clock to Output<br>LOW or HIGH | RL=2.9K, CL=20pF                       |       |         | 300  |       |                  | 200   | ns    |
| tpr, tpf                        | Output Rise and Fall Times           | 10% to 90%                             |       |         | 150  |       |                  | 150   | ns    |
| Cin                             | Capacitance, Any Input <sup>2</sup>  | f = 1 MHz                              |       | 3       | 5    |       | 3                | 5     | pF    |

Note 1: Typical limits are at  $V_{CC} = 5.0V$ , and  $T_A = 25^{\circ}C$ .

Note 2: This parameter is periodically sampled but not 100% tested. It is guaranteed by design.

#### TIMING DIAGRAM



#### DEFINITION OF TERMS

Static Shift Register. A shift register capable of maintaining stored data without continuously being clocked. Most static shift registers are constructed with dynamic master and static slave flip-flops. The data is stored dynamically while the clock is HIGH and is transferred to the static slaves while the clock is LOW. The clock may be stopped indefinitely in the LOW state, but there are limitations on the time it may reside in the HIGH state.

Setup and Hold Times. The shift register will accept the data present on its input around the time the clock goes from HIGH to LOW. Because of variations in individual devices, there is some uncertainty as to exactly when, relative to this clock transition, the data will be stored. The setup and hold times define the limits on this uncertainty. To guarantee storing the correct data, the data inputs should not be changed between the maximum setup time before the clock transition and the maximum hold time after the clock transition. Data changes within this interval may or may not be detected.

### 1024-Bit Dynamic Shift Registers Quad, Dual, Single

### Synertek<sup>®</sup>

SY2802A SY2803A SY2804A MEMORY PRODUCTS

- Synertek ion implanted silicon gate process
- 10 MHz data rate--minimum
- 5 MHz clock rate

- TTL, DTL compatible
- Reduced clock capacitance, 85pF
- Reduced power dissipation, 80 μW/bit at 1.0 MHz

The SY2802A, 2803A and 2804A  $2\phi$  dynamic shift registers utilize I/O multiplexing techniques to attain a 10 MHz data rate with a clock rate of only 5 MHz. The inputs and outputs are bipolar and MOS compatible for ease of implementation in a TTL, DTL and a high- or low-threshold MOS system.

Clock power and  $V_{DD}$  current have been significantly reduced due to the advantages inherent in an ion implanted silicon gate design over a conventional

silicon gate design. These savings directly affect the cost of the overhead circuitry (clock drivers, power supplies) for a shift register memory system.

The SY2802A, 2803A and 2804A are used effectively in applications requiring low cost serial memory such as CRT refresh, line and page storage for facsimile transmitters and receivers, and character storage for high speed printers.

#### **PIN CONFIGURATION** PIN CONFIGURATION PIN CONFIGURATION VDD VDD OUTPUT 1 C 16 IN 4 8 OUT 1 φ2 15 D NC NCE 2 NC φ2 14 DOUT 4 3 IN 1 ( 2 6 IN 2 4 13 I NC d 1 [ IN 6 NC 2 12 VDD Vcc E 5 φ1 OUT 2 OUT OUT 2 6 11 $\Box \phi 2$ 01 Vcc NCE 7 10 DIN 3 Vcc IN 2 C 8 9 JOUT 3 SYM2803A SYM2804A SYP2802A ⊐ V<sub>CC</sub> OUT 2 10 8 SYC2802A OUTE J Vcc 1. 8 7 ¢1 IN 2 2 7 ¢2 C 7 INC 2 ¢2 🗖 3 6 I IN 1 3 6 NCE V<sub>DD</sub> C 5 OUT 1 4 VDDE 5 1 IN SYP2803A ORDERING INFORMATION SYP2804A Order Package Temperature Number Organization Range Type $0^{\circ}C$ to $+70^{\circ}C$ SYP2804A Plastic Dip 1024 x 1 SYM2804A 1024 x 1 $0^{\circ}$ C to $+70^{\circ}$ C TO Can $0^{\circ}$ C to $+70^{\circ}$ C SYP2803A Plastic Dip 512 x 2 $0^{\circ}$ C to $+70^{\circ}$ C SYM2803A TO Can 512 x 2 $0^{\circ}$ C to $+70^{\circ}$ C SYP2802A Plastic Dip 256 x 4 $0^{\circ}$ C to $+70^{\circ}$ C SYC2802A Ceramic Dip 256 x 4

## SHIFT REGISTERS

Synertek • P. O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135

#### ABSOLUTE MAXIMUM RATINGS <sup>1</sup>

| Temperature Under Bias           | 0°C to 70°C     |  |
|----------------------------------|-----------------|--|
| Storage Temperature              | –65°C to +160°C |  |
| Power Dissipation <sup>(2)</sup> | 1 Watt          |  |

Data and Clock Input Voltages and Supply Voltages with respect to V<sub>CC</sub>

+0.5V to -20V

#### **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ , unless otherwise specified

 $V_{DD} = -5V \pm 5\%$ 

| Symbol            | Test                               | Min.                 | Тур. <sup>(3)</sup>      | Max.                 | Unit | Conditions                                                                                                                                                     |
|-------------------|------------------------------------|----------------------|--------------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LI                | Input Load Current                 |                      | <10                      | 500                  | nA   | $T_A = 25^{\circ}C$                                                                                                                                            |
| LO                | Output Leakage Current             |                      | <10                      | 1000                 | nA   | $V_{OUT} = 0.0V, T_{A} = 25^{\circ}C$                                                                                                                          |
| LC                | Clock Leakage Current              |                      | 10                       | 1000                 | nA   | Max. $V_{ILC}$ , $T_A = 25^{\circ}C$                                                                                                                           |
| VIL               | Input "Low" Voltage                | V <sub>CC</sub> -10  |                          | V <sub>CC</sub> -4.2 | V    |                                                                                                                                                                |
| VIH               | Input "High" Voltage               | V <sub>CC</sub> -2   | a di secara da stratagan | V <sub>CC</sub> +.3  | V    |                                                                                                                                                                |
| V <sub>DD</sub> = | -5V ±5%                            |                      |                          |                      |      |                                                                                                                                                                |
| I <sub>DD1</sub>  | Power Supply Current               |                      | 35                       | 40                   | mA   | $T_{A} = 25^{\circ}C$ $T_{C} = 0^{\circ}C$ $C = 0^{\circ}C$ $Output at Logic "0", 10 MHz Data Rate, 40\% Duty Cycle, Continuous Operation VILC = V_{CC} - 17V$ |
| DD2               | Power Supply Current               |                      |                          | 45                   | mA   | $T_{C} = 0^{\circ}C$ Continuous Operation<br>$V_{ILC} = V_{CC} - 17V$                                                                                          |
| VILC              | Clock Input Low Voltage            | V <sub>CC</sub> -17  |                          | V <sub>CC</sub> -15  | V    |                                                                                                                                                                |
| VIHC              | Clock Input High Voltage           | V <sub>CC</sub> -1   |                          | V <sub>CC</sub> +.3  | V    |                                                                                                                                                                |
| VOL               | Output Low Voltage                 |                      | 3                        | 0.5                  | V    | $R_{L1}$ = 3K to $V_{DD}$ , $I_{OL}$ = 1.6 mA                                                                                                                  |
| V <sub>OH1</sub>  | Output High Voltage<br>Driving TTL | 2.4                  | 3.5                      |                      | V    | R <sub>L1</sub> = 3K to V <sub>DD</sub> , I <sub>OH</sub> = -100µA                                                                                             |
| V <sub>OH2</sub>  | Output High Voltage<br>Driving MOS | V <sub>CC</sub> -1.6 | V <sub>CC</sub> -1       |                      | V    | R <sub>L2</sub> = 4.7K to V <sub>DD</sub><br>(See p. 4 for connection)                                                                                         |

#### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = +5V \pm 5\%$

| Symbol                            | Test                     | $V_{DD} = -8$ | Unit   |      |
|-----------------------------------|--------------------------|---------------|--------|------|
|                                   |                          | Min.          | Max.   |      |
| Frequency                         | Clock Rep Rate           |               | 5.0    | MHz  |
| Frequency                         | Data Rep Rate            | Note 1        | 10.0   | MHz  |
| t <sub>¢</sub> PW                 | Clock Pulse Width        | .07           | 10     | μsec |
| t <sub>¢</sub> D                  | Clock Pulse Delay        | 10            | Note 1 | nsec |
| t <sub>R</sub> , t <sub>F</sub>   | Clock Pulse Transition   |               | 1000   | nsec |
| <sup>t</sup> DW                   | Data Write Time (Set Up) | 30            |        | nsec |
| <sup>t</sup> DH                   | Data To Clock Hold Time  | 20            |        | nsec |
| t <sub>A+</sub> , t <sub>A-</sub> | Clock To Data Out Delay  |               | 90     | nsec |

Note 1: Stresses listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The 1 watt dissipation is not to be construed as an operating rating (see note 1). For operating at elevated temperatures the device must be derated based as shown on page 4. When operating at  $V_{DD} = -5V\pm5\%$  the maximum duty cycle is 40%. In applications the duty cycle should be a minimum to reduce power dissipation. Duty cycle =  $[t_{\phi}p_W + 1/2 (t_R + t_F)] \times clock$  rate.

Note 3: Typical values are at  $T_A = 25^{\circ}$  C and at nominal voltages.



### SY2802A, SY2803A, SY2804A

REGISTERS SHIFT

| Symbol              | Test                       | Тур.  | Max.  | Conditions                                |         |
|---------------------|----------------------------|-------|-------|-------------------------------------------|---------|
| CIN                 | Input Capacitance          | 5 pF  | 10 pF | VIN = VCC                                 |         |
| COUT                | Output Capacitance         | 5 pF  | 10 pF | V <sub>OUT</sub> = V <sub>CC</sub>        | f =     |
| Cφ                  | Clock Capacitance          | 70 pF | 85 pF | $V_{OUT} = V_{CC}$<br>$V_{\phi} = V_{CC}$ | / 1 MH: |
| $C_{\phi 1 \phi 2}$ | Clock to Clock Capacitance | 11 pF | 16 pF | $V_{\phi} = V_{CC}$                       |         |

Note 1: See page 4 for guaranteed curve.

Note 2: This parameter is periodically sampled and is not 100% tested.

#### SWITCHING CHARACTERISTICS

#### **Conditions of Test**

Input rise and fall times: 10 nsec Output Load is 1 TTL gate



#### **Timing Diagram**



\*tDW and tDH same for to2

\*\*N = 256 for SY2802A, N = 512 for SY2803A, N = 1024 for SY2804A

### SY2802A, SY2803A, SY2804A



Synertek • P. O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135

SHIFT REGISTERS 5



#### **DEFINITION OF TERMS**

Dynamic Shift Register A shift register in which data storage occurs on small capacitive nodes rather than in bistable logic circuits. Dynamic shift registers must be clocked continuously to maintain the charge stored on the nodes.

 $\phi_1$ ,  $\phi_2$  The two clock pulses applied to the register. The clock is ON when it is at its negative voltage level and OFF when it is at V<sub>SS</sub>. Data is accepted into the master of each bit during one phase and is transferred to the slave of each bit during the other phase.

 $t_{\varphi d}$  Clock delay time. The time elapsing between the LOW-to-HIGH transition of one clock input and the HIGH-to-LOW transition of the other clock input. During  $t_{\varphi d}$  both clocks are HIGH and all data is stored on capacitive nodes.

 $t_{\phi pw}$  Clock pulse width. The LOW time of each clock signal. During  $t_{\phi pw}$  one of the clocks is ON, and the data transfer between master and slave or slave and master occurs.

 $t\Phi_t$  Clock rise and fall times. The time required for the clock signals to change from 10% to 90% of the total level change occuring.

 $t_{\rm S}({\rm D})$  Data set-up time. The time prior to the LOW-to-HIGH transition of  $\Phi$  during which the data on the data input must be steady to be correctly written into the memory.

 $t_h(D)$  Data hold time. The time following rhe LOW-to-HIGH transition of  $\Phi$  during which the data must be steady. To correctly write data into the register, the data must be applied by  $t_s(D)$  before this transition and must not be changed until  $t_h(D)$  after this transition.

 $t_{\mbox{pd}}$  The delay from a HIGH-to-LOW clock transition to correct data present at the register output.



#### **ABSOLUTE MAXIMUM RATINGS\***

| Storage Temperature65°C to +150°C            |
|----------------------------------------------|
| Temperature (Ambient)                        |
| Under Bias55°C to +125°C                     |
| DC Input Voltage                             |
| with Respect to $V_{\mbox{SS}}$ 20V to +0.3V |

#### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### OPERATING RANGE

 $V_{SS} = +5.0V \pm 5\%$ ,  $V_{GG} = -10.0V$  to -11.0V,  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ .

#### ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE (Unless Otherwise Noted)

| Parameters   | Description                 | Test Co                                                                                                                                                  | onditions                                | Min.                 | Typ.<br>(Note 1) | Max.                 | Units |
|--------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------|------------------|----------------------|-------|
| VOH          | Output High Voltage         | I <sub>OH</sub> = -0.5mA                                                                                                                                 |                                          | 2.4                  |                  | V <sub>SS</sub>      | Volts |
| VOL          | Output Low Voltage          | I <sub>OL</sub> = 1.6mA                                                                                                                                  |                                          | 0.0                  |                  | 0.4                  | Volts |
| VIH          | Input High Level            | Guaranteed input logical High Voltage for all inputs except clocks                                                                                       |                                          | V <sub>SS</sub> -1.0 |                  | V <sub>SS</sub> +0.3 | Volts |
| VIL          | Input Low Level             | Guaranteed input logical Low Voltage<br>for all inputs except clocks<br>$V_{IN} = -10V$ , $T_A = 25^{\circ}C$<br>$V_{\phi} = -15V$ , $T_A = 25^{\circ}C$ |                                          | V <sub>SS</sub> -10  |                  | V <sub>SS</sub> -4.2 | Volts |
| 4            | Input Leakage Current       |                                                                                                                                                          |                                          |                      | 10               | 500                  | nA    |
| $I_{\phi}$   | Clock Input Leakage Current |                                                                                                                                                          |                                          |                      | 50               | 1000                 | nA    |
| $V_{\phi H}$ | Clock High Level            |                                                                                                                                                          |                                          | V <sub>SS</sub> -1.0 |                  | V <sub>SS</sub> +0.3 | Volts |
| $V_{\phi L}$ | Clock Low Level             |                                                                                                                                                          |                                          | V <sub>GG</sub> -0.3 |                  | V <sub>GG</sub> +0.8 | Volts |
| IGG          | VGG Current                 | T <sub>A</sub> = 25°C                                                                                                                                    | .01MHz <f<sub>\$\phi\$&lt;0.1MHz</f<sub> |                      | 2.5              | 5                    |       |
|              |                             | V <sub>SS</sub> = 5.25V                                                                                                                                  | $f_{\phi} = 1.0MHz$                      |                      | 2.5              | 5                    | mA    |
|              |                             | $V_{GG} = -11.0V$                                                                                                                                        | $f_{\phi} = 3.0MHz$                      |                      | 2.5              | 5                    |       |
| DD           | V <sub>DD</sub> Current     | $V_{\phi L} = -11.0V$                                                                                                                                    | .01MHz< <sub>\$\phi\$</sub> <0.1MHz      |                      | 3                | 4                    |       |
|              |                             | t <sub>¢pw</sub> = 115ns                                                                                                                                 | $f_{\phi} = 1.0MHz$                      |                      | 15               | 20                   | mA    |
|              |                             | Data = 11110000                                                                                                                                          | $f_{\phi} = 3.0MHz$                      |                      | 30               | 40                   |       |

Note: 1. Typical Limits are at  $V_{SS}$  = 5.0V,  $V_{GG}$  = -10.5V and 25°C ambient.

#### SWITCHING CHARACTERISTICS AND OPERATING REQUIREMENTS OVER OPERATING RANGE

| Parameters       | Definition                                               | Test Conditions          | Min.  | Typ.<br>(Note 1) | Max. | Units |
|------------------|----------------------------------------------------------|--------------------------|-------|------------------|------|-------|
| fD               | Data Rate (Note 2)                                       |                          | 0.02  |                  | 6.0  | MHz   |
| $f_{\phi}$       | Clock Frequency                                          |                          | 0.01  |                  | 3.0  | MHz   |
| t <sub>ød</sub>  | Delay Between Clocks (Note 3)                            |                          | 10    |                  |      | ns    |
| t <sub>øpw</sub> | Clock Low Time                                           | t <sub>¢t</sub> = 20ns   | 0.115 |                  | 10   | μs    |
| t <sub>¢t</sub>  | Clock Rise and Fall Times                                | 10% to 90%               |       |                  | 0.5  | μs    |
| ts               | Set-Up Time, Data and Select Inputs<br>(See Definitions) |                          |       |                  | 40   | ns    |
| th               | Hold Time, Data and Select Inputs<br>(See Definitions)   |                          |       |                  | 20   | ns    |
| tpd              | Delay, Clock to Data Out                                 | C <sub>L</sub> = 15pF    |       |                  | 80   | ns    |
| C(D)             | Capacitance, Data Input                                  |                          |       |                  | 5    | эF    |
| C(S)             | Capacitance, Select Input or LC                          | $f = 1 MHz, V_{IN} = 0V$ |       |                  | 7    | pF    |
| C ( ( )          | Capacitance, Clock Input                                 | All other pins at GND    |       | 80               | 110  | pF    |

Note: 2. The Data Rate is twice the frequency of either clock phase.

### SY2825A SY2826/7



Since the two registers shift on opposite clock pulses, a new data bit is entered on both  $\phi 1$  and  $\phi 2$ . Data entering the register on  $\phi 1$  will appear at the output on  $\phi 1$  (from the negative edge of  $\phi 1$  to the negative edge of  $\phi 2$ ).

# SHIFT REGISTERS

# **Random Access Memories**

enone

0.05

Ş

69

<u>G</u>

3-2

.


# 1024x1 DynamicSY1103A-1Random Access Memory

### MEMORY PRODUCTS

- No precharge clock
- Lower chip enable capacitance-reduces clock driver requirements
- Plug-in compatible with 1103 and 1103-1
- 145 ns access time

- 10-bit address register on-chip
- Simple memory expansion
- NDRO operation
- OR-tie capability

Synertek's SY1103A-1 is a fully decoded 1024-bit dynamic silicon gate RAM which uses ion implanted load devices for superior performance. The 1024 x 1 organization and the low capacitance cenable signal allow for easy expanion in both the word and bit directions. The critical precharge clock needed with standard 1103 RAMs has been eliminated in the SY1103A-1 design. System timing requirements have been further simplified by the incorporation of onchip address holding registers which allow address stable timing to be only a small portion of the memory cycle. Memory refresh is required every 1 milli-

### PIN CONFIGURATION

| A <sub>3</sub>                   | 14  | TT | 1 18 | R/W             |
|----------------------------------|-----|----|------|-----------------|
| A <sub>2</sub>                   | 2 0 |    | 117  | VSS             |
| AO                               | 3 0 |    | 1 16 | CENABLE         |
| A                                | 40  |    | 1 15 | A4              |
| A <sub>1</sub><br>N.C.           | 50  |    | 1 14 | DOUT            |
| Ag                               | 60  |    | 1 13 | A <sub>8</sub>  |
| A <sub>6</sub><br>A <sub>5</sub> | 70  |    | 1 12 | DIN             |
| As                               | 80  |    | 111  | v <sub>DD</sub> |
| A7                               | 9   |    | 1 10 | VBB             |

### ORDERING INFORMATION

| Order      | Package     | Temperature   |
|------------|-------------|---------------|
| Number     | Туре        | Range         |
| SYP1103A-1 | Plastic Dip | 0°C to + 70°C |
| SYC1103A-1 | Ceramic Dip | 0°C to + 70°C |
|            |             |               |

second and can be readily accomplished by sequencing through the 32 combinations of address lines  $A_0$  through  $A_4$ . Readout is non-destructive and the  $\overline{D}_{out}$  line may be directly OR tied, reducing the number of sense amplifiers needed at the system level.

The high speed, ease of use, and low cost of the SY1103A-1 permit its use in a wide range of computer, minicomputer, and peripheral systems.

The SY1103A-1 is manufactured with ion implanted silicon gate technology which provides a dramatic improvement in features and functional density over standard MOS processes.

| D <sub>IN</sub> | DATA INPUT     | NC   | NO EXTERNAL CONNECTION<br>REQUIRED<br>(See Note 2, Page 3) |
|-----------------|----------------|------|------------------------------------------------------------|
| A0-A9           | ADDRESS INPUTS | CE   | CHIP ENABLE                                                |
| R/W             | READ/WRITE     | DOUT | DATA OUTPUT                                                |

**BLOCK DIAGRAM** 



#### **PIN NAMES**

Synertek • P. O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135

### Absolute Maximum Ratings\*

| Temperature Under Bias 0°C to 70°C                                                                     | All Input or Output Voltages with Respect to the |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Storage Temperature                                                                                    | most Positive Supply Voltage, VBB25V to 0.3V     |
| Supply Voltages $V_{\mbox{DD}}$ and $V_{\mbox{SS}}$ with Respect to $V_{\mbox{BB}}$ . $-25V$ to $0.3V$ | Power Dissipation 1.0W                           |

SY1103A-1

\*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. and Operating Characteristics

 $T_A = 0^\circ \text{C}$  to +55°C,  $V_{SS}^{[1]} = 19V \pm 5\%$ ,  $(V_{BB} - V_{SS})^{[2]} = 3V$  to 4V,  $V_{DD} = 0V$  unless otherwise specified.

| Symbol           | Test                                | Min.               | Typ.           | Max.               | Unit | Co                       | onditions                                           |
|------------------|-------------------------------------|--------------------|----------------|--------------------|------|--------------------------|-----------------------------------------------------|
| ILI              | Input Load Current (All Input Pins) |                    |                | 10                 | μA   | $V_{IN} = 0V$            |                                                     |
| ILO              | Output Leakage Current              |                    |                | 10                 | μA   | V <sub>OUT</sub> = 0V    |                                                     |
| IBB              | V <sub>BB</sub> Supply Current      |                    |                | 100                | μA   |                          |                                                     |
| I <sub>DD1</sub> | Supply Current During Cenable On    |                    | 4              | 11                 | mA   | Cenable = 0V             | $T_A = 25^{\circ}C$                                 |
| I <sub>DD2</sub> | Supply Current During Cenable Off   |                    | 0.01           | 0.5                | mA   | Cenable = V <sub>S</sub> | $_{\rm S}; {\rm T}_{\rm A} = 25^{\circ}{\rm C}$     |
| IDDAV            | Average Supply Current              |                    | 17             | 25                 | mA   | Cycle Time =             | 340ns; $T_A = 25^{\circ}C$                          |
| V <sub>IL</sub>  | Input Low Voltage                   | V <sub>DD</sub> -1 |                | V <sub>DD</sub> +1 | v    |                          |                                                     |
| V <sub>IH</sub>  | Input High Voltage                  | V <sub>SS</sub> -1 |                | V <sub>SS</sub> +1 | v    |                          |                                                     |
| I <sub>OH1</sub> | Output High Current                 | 1150               | 1300           | 7000               | μA   | $T_A = 25^{\circ}C$      | )                                                   |
| I <sub>OH2</sub> | Output High Current                 | 900                | 1150           | 7000               | μA   | $T_A = 55^{\circ}C$      |                                                     |
| I <sub>OL</sub>  | Output Low Current                  | S                  | See Note Three |                    |      |                          | $\left\{ R_{\text{LOAD}}^{[4]} = 100\Omega \right.$ |
| V <sub>OH1</sub> | Output High Voltage                 | 115                | 130            | 700                | mV   | $T_A = 25^{\circ}C$      |                                                     |
| V <sub>OH2</sub> | Output High Voltage                 | 90                 | 115            | 700                | mV   | $T_A = 55^{\circ}C$      | J                                                   |
| V <sub>OL</sub>  | Output Low Voltage                  | 5                  | See Note Thre  | ee                 |      |                          |                                                     |

NOTES:

- 1. The  $V_{SS}$  current drain is equal to  $(I_{DD} + I_{OH})$ .
- 2.  $(V_{BB} V_{SS})$  supply should be applied at or before  $V_{SS}$ .
- 3. The output current when reading a low output is the leakage current of the SY1103A-1 plus external noise coupled into the output line from the clocks. VOL equals IOL across the load resistor.
- 4. This value of load resistance is used for measurement purposes. In applications the resistance may range from  $100\Omega$  to  $1 k\Omega$ .

#### WRITE CYCLE OR READ/WRITE CYCLE

Timing illustrated for minimum cycle.



tDH is referenced to point 2 of the rising edge of cenable or Read/Write, whichever occurs first.

3-4

### A.C. Characteristics READ, WRITE, AND READ/WRITE CYCLE

| Symbol           | Test                           | Min. | Max. | Unit | Conditions |
|------------------|--------------------------------|------|------|------|------------|
| t <sub>REF</sub> | Time Between Refresh           |      | 1    | ms   |            |
| rAC              | Address to Cenable Set Up Time | 0    |      | ns   |            |
| t <sub>AH</sub>  | Address Hold Time              | 50   |      | ns   |            |
| tcc              | Cenable Off Time               | 120  |      | ns   |            |

#### READ CYCLE

| Symbol           | Test                     | Min | Max. | Unit | Conditio                                    | ons                     |
|------------------|--------------------------|-----|------|------|---------------------------------------------|-------------------------|
| t <sub>RC</sub>  | Read Cycle               | 300 |      | ns   | t <sub>T</sub> = 20ns                       |                         |
| <sup>t</sup> CV  | Cenable on Time          | 140 | 500  | ns   |                                             | $C_{LOAD} = 50 pF$      |
| <sup>t</sup> CO  | Cenable Output Delay     |     | 125  | ns   |                                             | $R_{LOAD} = 100 \Omega$ |
| <sup>t</sup> ACC | ADDRESS TO OUTPUT ACCESS |     | 145  | ns   | $t_{AC} min.$<br>+ $t_{CO} + 1t_{T}(20 ns)$ | $V_{REF} = 80 mV$       |

### WRITE OR READ/WRITE CYCLE

| Symbol | Test                        | Min. | Max. | Unit | Conditions                                                                                   |
|--------|-----------------------------|------|------|------|----------------------------------------------------------------------------------------------|
| tWCY   | Write Cycle                 | 340  |      | ns   |                                                                                              |
| tRWC   | Read/Write Cycle            | 340  |      | ns   | $t_{\rm T} = 20 \rm ns$                                                                      |
| tCW    | Cenable to Read/Write Delay | 140  | 500  | ns   | 1                                                                                            |
| twp    | Read/Write Pulse Width      | 20   |      | ns   |                                                                                              |
| tw     | Read/Write Set Up Time      | 20   |      | ns   |                                                                                              |
| tDW    | Data Set Up Time            | 40   |      | ns   | ſ                                                                                            |
| tDH    | Data Hold Time              | 10   |      | ns   | C = 50-E.B = 100-2                                                                           |
| tCO    | Output Delay                |      | 125  | ns   | $\begin{cases} C_{LOAD} = 50 pF; R_{LOAD} = 100 \Omega \\ R_{LOAD} = 100 \Omega \end{cases}$ |
| tWC    | Read/Write to Cenable       | 0    |      | ns   | $V_{REF} = 80 m V$                                                                           |

### **CAPACITANCE** <sup>1</sup> $T_A = 25^{\circ}C$

| Symbol              | Test                    | Typ. | Max. | Unit | Conditi                             | ons                                              |
|---------------------|-------------------------|------|------|------|-------------------------------------|--------------------------------------------------|
| C <sub>AD</sub>     | Address Capacitance     | 5    | 7    | pF   | V <sub>IN</sub> = V <sub>SS</sub>   |                                                  |
| CCE                 | Cenable Capacitance     | 14   | 18   | pF   | $V_{IN} = V_{SS}$                   | f = 1 MHz, All                                   |
| C <sub>RW</sub>     | Read/Write Capacitance  | 11   | 15   | pF   | V <sub>IN</sub> = V <sub>SS</sub>   | unused pins are                                  |
| C <sub>IN1</sub>    | Data Input Capacitance  | 3    | 4    | pF   | Cenable = $0V$<br>$V_{IN} = V_{SS}$ | at A.C. ground.<br>$V_{BB} = V_{SS} + 3^{\circ}$ |
| C <sub>IN2</sub>    | Data Input Capacitance  | 3    | 4    | pF   | Cenable = V <sub>SS</sub>           | - · BB · 33 ·                                    |
| COUT                | Data Output Capacitance | 2    | 3    | pF   | $V_{OUT} = 0V$                      |                                                  |
| <sup>2</sup> CPIN 5 | Dummy Clock Capacitance | 12   | 18   | pF   |                                     |                                                  |

NOTES: 1. These parameters are periodically sampled and are not 100% tested. They are measured at worst case operating conditions. 2. When mixing SY1103A-1 in 1103-1 system, this load will preserve system clock timing.

#### **READ CYCLE**







### 1024 x 1 Dynamic Random Access Memory

### SY1103A-X

### MEMORY PRODUCTS

- No precharge clock
- Lower chip enable capacitance reduces clock driver requirements
- Plug-in compatible with 1103-X & 1103-1
- t<sub>co</sub> = 90 ns

- 10-bit address register on-chip
- Simple memory expansion
- NDRO operation
- OR-tie capability
- Synertek's SY1103A-X is a fully decoded 1024-bit dynamic silicon gate RAM which uses ion implanted load devices for superior performance. The 1024 x 1 organization and the low capacitance cenable signal allow for easy expansion in both the word and bit directions. The critical precharge clock needed with standard 1103 RAMs has been eliminated in the SY1103A-X design. System timing requirements have been further simplified by the incorporation of on-chip address holding registers which allow address stable timing to be only a small portion of the memory cycle. Memory refresh is required every 1 millisecond and can be readily accomplished by

### PIN CONFIGURATION



### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Temperature<br>Range |  |
|-----------------|-----------------|----------------------|--|
| SYP1103A-X      | Plastic DIP     | 0°C to 70°C          |  |
| SYC1103A-X      | Ceramic DIP     | 0°C to 70°C          |  |
|                 |                 |                      |  |

P.O. Box 552

Svnertek®

sequencing through the 32 combinations of address lines  $A_0$  through A4. Readout is non-destructive and the  $D_{out}$  line may be directly OR tied, reducing the number of sense amplifiers needed at the system level.

The high speed, ease of use, and low cost of the SY1103A-X permit its use in a wide range of computer, minicomputer, and peripheral systems.

The SY1103A-X is manufactured with ion implanted silicon gate technology which provides a dramatic improvement in features and functional density over standard MOS processes.

**PIN NAMES** 

| D <sub>IN</sub>          | Data Input     |      | ernal Connection<br>Required<br>Note 2, Page 3) |
|--------------------------|----------------|------|-------------------------------------------------|
| <b>A<sub>0</sub>-A</b> 9 | Address Inputs | CE   | Chip Enable                                     |
| R/W                      | Read Write     | DOUT | Data Output                                     |



RAMs

### **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias                                                                 | 0°C to 70°C                      |  |
|----------------------------------------------------------------------------------------|----------------------------------|--|
| Storage Temperature                                                                    | $65^{\circ}C$ to $+150^{\circ}C$ |  |
| Supply Voltages V <sub>DD</sub> and V <sub>SS</sub><br>with respect to V <sub>BB</sub> | -25V to 0.3V                     |  |
| All Input or Output Voltages with<br>Respect to the most Positive                      |                                  |  |
| Supply Voltage, VBB                                                                    | -25V to 0.3V                     |  |
| Power Dissipation                                                                      | 1.0W                             |  |
|                                                                                        |                                  |  |

### **\*COMMENT**

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. AND OPERATING CHARACTERISTICS

 $T_{\Delta} = 0^{\circ}C$  to 70°C,  $V_{SS}[1] = 19V \pm 5\%$ ,  $(V_{BB} - V_{SS})[2] = 3V$  to 4V,  $V_{DD} = 0V$  unless otherwise specified.

| Symbol | Test                                | Min.  | Typ.   | Max.               | Unit | Conditions                                                                                                                                                                                                                                      |
|--------|-------------------------------------|-------|--------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILI    | Input Load Current (All Input Pins) |       |        | 10                 | μA   | V <sub>IN</sub> = 0V                                                                                                                                                                                                                            |
| LO     | Output Leakage Current              |       |        | 10                 | μA   | VOUT = 0V                                                                                                                                                                                                                                       |
| IBB    | VBB Supply Current                  |       |        | 100                | μA   |                                                                                                                                                                                                                                                 |
| IDD1   | Supply Current During Cenable On    |       | 6      | 11                 | mA   | Cenable = $0V$ ; T <sub>A</sub> = $25^{\circ}C$                                                                                                                                                                                                 |
| IDD2   | Supply Current During Cenable Off   |       | 0.01   | 0.5                | mA   | Cenable = V <sub>SS</sub> ; T <sub>A</sub> = 25°C                                                                                                                                                                                               |
| DDAV   | Average Supply Current              |       | 20     | 25                 | mA   | Cycle Time = $300$ ns; T <sub>A</sub> = $25^{\circ}$ C                                                                                                                                                                                          |
| VIL    | Input Low Voltage                   | VDD-1 |        | V <sub>DD</sub> +1 | V    |                                                                                                                                                                                                                                                 |
| VIH    | Input High Voltage                  | VSS-1 |        | VSS+1              | V    |                                                                                                                                                                                                                                                 |
| IOH1   | Output High Current                 | 2200  | 4500   | 7000               | μA   | $T_A = 25^{\circ}C_{\lambda}$                                                                                                                                                                                                                   |
| IOH2   | Output High Current                 | 2000  | 4000   | 7000               | μA   | $T_A = 70^{\circ}C$                                                                                                                                                                                                                             |
| IOL    | Output Low Current                  | See   | Note T | hree               |      | $R_{LOAD}^{[4]} = 100\Omega$                                                                                                                                                                                                                    |
| VOH1   | Output High Voltage                 | 220   | 450    | 700                | mV   | $ \begin{array}{c} T_{A} = 25^{\circ}C \\ T_{A} = 70^{\circ}C \\ T_{A} = 25^{\circ}C \\ T_{A} = 70^{\circ}C \end{array} \hspace{0.1cm} R_{LOAD} \hspace{0.1cm} \begin{bmatrix} 4 \end{bmatrix} = 100\Omega \\ T_{A} = 70^{\circ}C \end{array} $ |
| VOH2   | Output High Voltage                 | 200   | 400    | 700                | mV   | $T_A = 70^{\circ}C^{\prime}$                                                                                                                                                                                                                    |
| VOL    | Output Low Voltage                  | See   | Note T | hree               |      |                                                                                                                                                                                                                                                 |

NOTES:

- 1. The VSS current drain is equal to (IDD + IOH).
- 2. (VBB VSS) supply should be applied at or before VSS.
- 3. The output current when reading a low output is the leakage current of the SY1103A-X plus external noise coupled into the output line from the clocks. VOL equals IOL across the load resistor.
- 4. This value of load resistance is used for measurement purposes. In applications the resistance may range from 100 $\Omega$  to 1 k $\Omega$ .

WRITE OR READ/WRITE CYCLE Timing illustrated for minimum cycle.



NOTES

3 tow is referenced to point 1 of the rising edge of cenable or Read/Write, whichever occurs first.

tDH is referenced to point 2 of the rising edge of cenable or Read/Write, whichever occurs first

### A.C. CHARACTERISTICS

### READ, WRITE, AND READ/WRITE CYCLE

| Symbol | Test                           | Min. | Max. | Unit | Conditions |
|--------|--------------------------------|------|------|------|------------|
| tREF   | Time Between Refresh           |      | 1    | ms   |            |
| tAC    | Address to Cenable Set Up Time | 0    |      | ns   |            |
| tAH    | Address Hold Time              | 50   |      | ns   |            |
| tCC    | Cenable Off Time               | 110  |      | ns   |            |

### READ CYCLE

| Symbol | Test                     | Min.   | Max.   | Unit | Conditions                                    |
|--------|--------------------------|--------|--------|------|-----------------------------------------------|
| tRC    | Read Cycle               | 260(3) |        | ns   | tT = 20ns                                     |
| tCV    | Cenable on Time          | 110    | 500    | ns   | CLOAD = 50pF                                  |
| tCO    | Cenable Output Delay     |        | 90     | ns   | RLOAD = 100Ω                                  |
| tACC   | ADDRESS TO OUTPUT ACCESS |        | 110(3) | ns   | t <sub>AC</sub> min. V <sub>REF</sub> = 150mV |
|        |                          |        |        |      | +tCO +1tT(20ns)                               |

### WRITE CYCLE OR READ/WRITE CYCLE

| Symbol | Test                        | Min.   | Max. | Unit | Conditions                                |
|--------|-----------------------------|--------|------|------|-------------------------------------------|
| tWCY   | Write Cycle                 | 300(3) |      | ns   |                                           |
| tRWC   | Read/Write Cycle            | 300(3) |      | ns   | tT = 20ns                                 |
| tCW    | Cenable to Read/Write Delay | 110    | 500  | ns   |                                           |
| tWP    | Read/Write Pulse Width      | 20     |      | ns   |                                           |
| tw     | Read/Write Set Up Time      | 20     |      | ns   |                                           |
| tDW    | Data Set Up Time            | 40     |      | ns   |                                           |
| tDH    | Data Hold Time              | 10     |      | ns   |                                           |
| tCO    | Output Delay                |        | 90   | ns   | $C_{LOAD} = 50 pF; R_{LOAD} = 100 \Omega$ |
| tWC    | Read/Write to Cenable       | 0      |      | ns   | V <sub>REF</sub> = 150mV                  |

### **CAPACITANCE** $T_A = 25^{\circ}C$

| Symbol                              | Test                                               | Typ<br>Plastic |         | Ceramic<br>Pkg Max | Unit     | Co                                                                     | onditions                                               |
|-------------------------------------|----------------------------------------------------|----------------|---------|--------------------|----------|------------------------------------------------------------------------|---------------------------------------------------------|
| C <sub>AD</sub><br>C <sub>CE</sub>  | Address Capacitance<br>Cenable Capacitance         | 5<br>14        | 7<br>18 | 7<br>18            | pF<br>pF | V <sub>IN</sub> = V <sub>SS</sub><br>V <sub>IN</sub> = V <sub>SS</sub> | f = 1MHz. All<br>Unused pins are at                     |
| C <sub>RW</sub><br>C <sub>IN1</sub> | Read/Write Capacitance<br>Data Input Capacitance   | 11<br>2        | 15<br>5 | 15<br>5            | pF<br>pF | VIN = VSS<br>Cenable = 0V<br>VIN = VSS                                 | A.C. ground.<br>V <sub>BB</sub> = V <sub>SS</sub> + 3V. |
| CIN2                                | Data Input Capcitance                              | 2              | 5       | 5                  | pF       | Cenable = VSS                                                          |                                                         |
| COUT<br><sup>2</sup> CPIN 5         | Data Output Capacitance<br>Dummy Clock Capacitance | 2<br>10        | 3<br>15 | 5<br>15            | pF<br>pF | VOUT = 0V                                                              |                                                         |

NOTE: 1. These parameters are periodically sampled and are not 100% tested. They are measured at worst case operating conditions.

2. When mixing SY1103A-X in 1103-X system, this load will preserve system clock timing.

3. If  $t_T$  is reduced to 10ns, these parameters will change accordingly ( $t_{ACC} = 100$ ns).





RAMs

5

,

Synertek® Santa Clara, CA 95052 P.O. Box 552 . .

Telephone (408) 984-8900 • TWX: 910-338-0135

3-10

•

# 256x4 Static SY2101 Random Access Memory MEMORY PRODUCTS

- 256x4 Organization to Meet Needs For Small System Memories
- Access Time 250/350/450/500/ns
- Single +5V Supply Voltage
- Directly TTL Compatible All Inputs and Outputs
- Static MOS No Clocks or Refreshing Required
- Simple Memory Expansion Two Chip Enable Inputs

The SY2101 is a 256 word by 4 bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data.

The SY2101 is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. Two Chip Enables allow easy selection of an individual package when outputs are OR-tied. An output disable is provided

#### **PIN CONFIGURATION**

| A3   | 1  | 22 VCC |
|------|----|--------|
| A2   | 2  | 21 A4  |
| A1   | 3  | 20 R/W |
| A0 [ | 4  | 19 CE1 |
| A5 🗖 | 5  | 18 OD  |
| A6 🗖 | 6  | 17 CE2 |
| A7 🗖 | 7  | 16 D04 |
| GND  | 8  | 15 DI4 |
|      | 9. | 14 003 |
| D01  | 10 | 13 013 |
| DI2  | 11 | 12 002 |

#### ORDERING INFORMATION

| Order<br>'Number | Package<br>Type | Temperature<br>Range |
|------------------|-----------------|----------------------|
| SYP2101-1        | Plastic DIP     | 0°C to 70°C          |
| SYC2101-1        | Ceramic DIP     | 0°C to 70°C          |
| SYP2101A-2       | Plastic DIP     | 0°C to 70°C          |
| SYC2101A-2       | Ceramic DIP     | 0°C to 70°C          |
| SYP2101A         | Plastic DIP     | 0°C to 70°C          |
| SYC2101A         | Ceramic DIP     | 0°C to 70°C          |
| SYP2101A-4       | Plastic DIP     | 0°C to 70°C          |
| SYC2101A-4       | Ceramic DIP     | 0°C to 70°C          |

- Inputs Protected All Inputs Have Protection Against Static Charge
- Low Cost Packaging 22 Pin Plastic Dual-In-Line Configuration
- Low Power Typically 150 mW
- Three-State Output OR-Tie Capability
- Output Disable Provided For Ease of Use in Common Data Bus Systems

so that data inputs and outputs can be tied for common I/O systems. Output disable is then used to eliminate any bi-directional logic.

The SY2101 is fabricated with N-channel ion implanted silicon gate technology. This technology allows the design and production of high-performance, easy-to-use MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's ion implanted silicon gate technology also provides excellent protection against contamination. This permits the use of low cost plastic packaging.

**BLOCK DIAGRAM** (22) - VCC €\_\_ GND CELL ARRAY ROW 32 ROWS SELECT 32 COLUMNS 21 20 R/W COLUMN I/O CIRCUITS 9 COLUMN SELECTOR INPUT DI2 C DATA DO1 CONTROL 12 13 (5)  $\odot$ DIS D02 (15) A5 A6 A7 16 CE2 OD = PIN NUMBERS **PIN NAMES** DIN DATA INPUT OD OUTPUT DISABLE ADDRESS INPUTS DATA OUTPUT A0-A7 DOUT R/W **READ/WRITE INPUT** Vcc POWER (+5V) CE1, CE2 CHIP ENABLE

5

Synertek®

P.O. Box 552 • Santa Clara, CA 95052

52 • Telephone (408) 984-8900

TWX: 910-338-0135

### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bias | $0^{\circ}$ C to $70^{\circ}$ C |
|--------------------------------|---------------------------------|
| Storage Temperature            | -65°C to +150°C                 |
| Voltage On Any Pin With        |                                 |
| Respect to Ground              | -0.5V to +7V                    |
| Power Dissipation              | 1 Watt                          |

### COMMENT:

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. AND OPERATING CHARACTERISTICS

| $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless | otherwise specified. |
|--------------------------------------------------------------------|----------------------|
|--------------------------------------------------------------------|----------------------|

|                  |                        | 2101-1 |         |       | 2101A-2<br>2101A, 2101A-4 |         |      |      |                                                                        |  |
|------------------|------------------------|--------|---------|-------|---------------------------|---------|------|------|------------------------------------------------------------------------|--|
| Symbol           | Parameter              | Min.   | Typ.(1) | Max.  | Min.                      | Typ.(1) | Max. | Unit | Test Conditions                                                        |  |
| LI               | Input Current          |        |         | 10    |                           |         | 10   | μA   | V <sub>IN</sub> = 0 to 5.25V                                           |  |
| LOH              | I/O Leakage Current(2) |        |         | 15    |                           |         | 15   | μA   | CE = 2.2V, V <sub>OUT</sub> = 4.0V                                     |  |
| LOL              | I/O Leakage Current(2) |        |         | -50   |                           |         | -50  | μA   | CE = 2.2V, V <sub>OUT</sub> = 0.45V                                    |  |
| ICC1             | Power Supply Current   |        | 30      | 60    |                           | 30      | 50   | mA   | V <sub>IN</sub> = 5.25V, I <sub>O</sub> = 0mA<br>T <sub>A</sub> = 25°C |  |
| I <sub>CC2</sub> | Power Supply Current   |        |         | 70    |                           |         | 55   | mA   | V <sub>IN</sub> = 5.25V, I <sub>O</sub> = 0mA<br>T <sub>A</sub> = 0°C  |  |
| VIL              | Input Low Voltage      | -0.5   |         | +0.65 | -0.5                      |         | +0.8 | v    |                                                                        |  |
| VIH              | Input High Voltage     | 2.2    |         | Vcc   | 2.0                       |         | Vcc  | V    |                                                                        |  |
| V <sub>OL</sub>  | Output Low Voltage     |        |         | +0.45 |                           |         | +0.4 | v    | I <sub>OL</sub> = 3.2mA<br>(I <sub>OL</sub> = 2.0mA 2101-1)            |  |
| VOH              | Output High Voltage    | 2.2    |         |       | 2.4                       |         |      | v    | I <sub>OH</sub> = -150µA                                               |  |

NOTE: 1. Typical Values are for  $T_A = 25^{\circ}C$  and nominal supply voltage. 2. Input and Output tied together.

### A.C. CHARACTERISTICS - SY2101-1

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol                         | Parameter                                        | Min. | Max. | Unit |
|--------------------------------|--------------------------------------------------|------|------|------|
| READ CYCLE                     |                                                  |      |      |      |
| tRCY                           | Read Cycle                                       | 500  |      | ns   |
| tĄ                             | Access Time                                      |      | 500  | ns   |
| tCO                            | Chip Enable To Output                            |      | 350  | ns   |
| tOD                            | Output Disable To Output                         |      | 300  | ns   |
| <sup>t</sup> DF <sup>[1]</sup> | Data Output to High Z State                      | 0    | 150  | ns   |
| tOH                            | Previous Data Read Valid after change of Address | 0    |      | ns   |
| WRITE CYCLE                    |                                                  |      |      |      |
| tWCY                           | Write Cycle                                      | 500  |      | ns   |
| tAW                            | Write Delay                                      | 100  |      | ns   |
| tCW                            | Chip Enable To Write                             | 400  |      | ns   |
| tDW                            | Data Setup                                       | 280  |      | ns   |
| <sup>t</sup> DH                | Data Hold                                        | 100  |      | ns   |
| tWP                            | Write Pulse                                      | 300  |      | ns   |
| tWR                            | Write Recovery                                   | 50   |      | ns   |

5

1

-

### A.C. CHARACTERISTICS - SY2101A-2

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol                         | Parameter                                        | Min. | Max. | Unit |
|--------------------------------|--------------------------------------------------|------|------|------|
| READ CYCLE                     |                                                  |      |      |      |
| tRCY                           | Read Cycle                                       | 250  |      | ns   |
| tĄ                             | Access Time                                      |      | 250  | ns   |
| tCO                            | Chip Enable To Output                            |      | 130  | ns   |
| tOD                            | Output Disable To Output                         |      | 100  | ns   |
| <sup>t</sup> DF <sup>[1]</sup> | Data Output to High Z State                      | 0    | 100  | ns   |
| tOH                            | Previous Data Read Valid after change of Address | 0    |      | ns   |
| WRITE CYCLE                    |                                                  |      |      |      |
| tWCY                           | Write Cycle                                      | 250  |      | ns   |
| tAW                            | Write Delay                                      | 0    |      | ns   |
| tCW                            | Chip Enable To Write                             | 150  |      | ns   |
| tDW                            | Data Setup                                       | 150  |      | ns   |
| <sup>t</sup> DH                | Data Hold                                        | 0    |      | ns   |
| tWP                            | Write Pulse                                      | 200  |      | ns   |
| tWR                            | Write Recovery                                   | 0    |      | ns   |

### A.C. CHARACTERISTICS - SY2101A

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol             | Parameter                                        | Min. | Max. | Unit |
|--------------------|--------------------------------------------------|------|------|------|
| READ CYCLE         |                                                  |      |      |      |
| tRCY               | Read Cycle                                       | 350  |      | ns   |
| tA                 | Access Time                                      |      | 350  | ns   |
| tCO                | Chip Enable To Output                            |      | 170  | ns   |
| tOD                | Output Disable To Output                         |      | 140  | ns   |
| tDF <sup>[1]</sup> | Data Output to High Z State                      | 0    | 130  | ns   |
| tOH                | Previous Data Read Valid after change of Address | 0    |      | ns   |
| WRITE CYCLE        |                                                  |      |      |      |
| tWCY               | Write Cycle                                      | 350  |      | ns   |
| tAW                | Write Delay                                      | 0    |      | ns   |
| tCW                | Chip Enable To Write                             | 200  |      | ns   |
| tDW                | Data Setup                                       | 200  |      | ns   |
| <sup>t</sup> DH    | Data Hold                                        | 0    |      | ns   |
| tWP                | Write Pulse                                      | 250  |      | ns   |
| tWR                | Write Recovery                                   | 0    |      | ns   |

NOTE: 1 t<sub>DF</sub> is with respect to the trailing edge of  $\overline{CE1}$ , CE2, or OD, whichever occurs first.

3-13

| Symbol                         | Parameter                                        | Min. | Max. | Unit |
|--------------------------------|--------------------------------------------------|------|------|------|
| EAD CYCLE                      |                                                  |      |      |      |
| tRCY                           | Read Cycle                                       | 450  |      | ns   |
| tA                             | Access Time                                      |      | 450  | ns   |
| tCO                            | Chip Enable To Output                            |      | 200  | ns   |
| tOD                            | Output Disable To Output                         |      | 170  | ns   |
| <sup>t</sup> DF <sup>[1]</sup> | Data Output to High Z State                      | 0    | 150  | ns   |
| tOH                            | Previous Data Read Valid after change of Address | 0    |      | ns   |
| RITE CYCLE                     |                                                  |      |      |      |
| tWCY                           | Write Cycle                                      | 450  |      | ns   |
| tAW                            | Write Delay                                      | 0    |      | ns   |
| tCW                            | Chip Enable To Write                             | 250  |      | ns   |
| tDW                            | Data Setup                                       | 250  |      | ns   |
| <sup>t</sup> DH                | Data Hold                                        | 0    |      | ns   |
| tWP                            | Write Pulse                                      | 300  |      | ns   |
| tWR                            | Write Recovery                                   | 0    |      | ns   |

### A.C. CONDITIONS OF TEST

### 2101A-2 2101A 2101A-4

#### 2101-1

| Input Pulse Levels: +0.8V to 2.0V                | +0.65V to 2.2V          |
|--------------------------------------------------|-------------------------|
| Input Pulse Rise & Fall Times: 10ns              | 10ns                    |
| Timing Measurement Reference Level: Inputs: 1.5V | 1.5V                    |
| Outputs: 0.8V & 2.0V                             |                         |
| Output Load: 1 TTL Gate & CL = 100pF             | 1 TTL Gate & CL = 100pF |

### CAPACITANCE T<sub>A</sub> = $25^{\circ}$ C, f = 1MHz

| Symbol | Test                                        | Тур. | Max. | Unit |
|--------|---------------------------------------------|------|------|------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 4    | 8    | pF   |
| COUT   | Output Capacitance VOUT = 0V                | 8    | 12   | pF   |

### TIMING DIAGRAMS

### READ CYCLE

Synertek®





.

P.O. Box 552 • Santa Clara, CA 95052 3-14

Telephone (408) 984-8900

•

5

# 5

**Synertek**<sup>®</sup>

### 256x4 Static Random Access Memory

# SY21H01

### MEMORY PRODUCTS

### 256x4 Organization to Meet Needs for Small System Memories

- Access Time 175/200 ns
- Single +5V Supply Voltage
- Directly TTL Compatible All Inputs and Outputs
- Static MOS No Clocks or Refreshing Required
- Simple Memory Expansion Two Chip Enable Inputs
- Inputs Protected All Inputs Have Protection Against Static Charge
- Low Cost Packaging 22 Pin Plastic Dual-In-Line Configuration
- Three-State Output OR-Tie Capability
- Output Disable Provided for Ease of Use in Common Data Bus Systems

RAMs

The SY21H01 is a 256-word by 4-bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data.

The SY21H01 is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. Two Chip Enables allow easy selection of an individual package when

### PIN CONFIGURATION

| - 1 C (193) |    |        |
|-------------|----|--------|
| A3 [        | 1  | 22 VCC |
| A2          | 2  | 21 A4  |
| A1          | 3  | 20 R/W |
| A0 [        | 4  | 19 CE1 |
| A5 🗖        | 5  | 18 OD  |
| A6 🗖        | 6  | 17 CE2 |
| A7 🗖        | 7  | 16 D04 |
|             | 8  | 15 DI4 |
|             | 9  | 14 DO3 |
| D01         | 10 | 13 013 |
| D12         | 11 | 12 002 |

### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Temperature<br>Range |
|-----------------|-----------------|----------------------|
| SYP21H01        | Plastic DIP     | 0°C to 55°C          |
| SYC21H01        | Ceramic DIP     | 0°C to 55°C          |
| SYP21H01-2      | Plastic DIP     | 0°C to 55°C          |
| SYC21H01-2      | Ceramic DIP     | 0°C to 55°C          |
|                 |                 |                      |

P.O. Box 552

outputs are OR-tied. An output disable is provided so that data inputs and outputs can be tied for common I/O systems. Output disable is then used to eliminate any bi-directional logic.

The SY21H01 is fabricated with N-channel ion implanted silicon gate technology. This technology allows the design and production of high performance, easyto-use MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's ion implanted silicon gate technology also provides excellent protection against contamination. This permits the use of low cost packaging.

#### **BLOCK DIAGRAM**



5

Synertek®

Ð •

Santa Clara, CA 95052 3-15 Telephone (408) 984-8900 • TW

| Ambient Temperature Under Bias | 0°C to 55°C     |
|--------------------------------|-----------------|
| Storage Temperature            | -65°C to +150°C |
| Voltage On Any Pin             |                 |
| With Respect to Ground         | -0.5V to +7V    |
| Power Dissipation              | 1 Watt          |

### COMMENT:

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C \text{ to } +55^{\circ}C, V_{CC} = 5V \pm 5\%$  (Unless Otherwise Specified)

| Symbol           | Parameter              | Min  | Typ(1) | Max             | Units | Test Conditions                                                        |
|------------------|------------------------|------|--------|-----------------|-------|------------------------------------------------------------------------|
| I <sub>LI</sub>  | Input Current          |      |        | 10              | μA    | V <sub>IN</sub> = 0 to 5.25V                                           |
| LOH              | I/O Leakage Current[2] |      |        | 15              | μΑ    | CE = 2.2V, V <sub>OUT</sub> = 4.0V                                     |
| ILOL             | I/O Leakage Current[2] |      |        | -50             | μA    | CE = 2.2V, V <sub>OUT</sub> = 0.45V                                    |
| I <sub>CC1</sub> | Power Supply Current   |      | 50     | 80              | mA    | V <sub>IN</sub> = 5.25V, I <sub>O</sub> = 0mA<br>T <sub>A</sub> = 25°C |
| CC2              | Power Supply Current   |      |        | 90              | mA    | $V_{IN}$ = 5.25V, $I_O$ = 0mA<br>$T_A$ = 0°C                           |
| VIL              | Input "Low" Voltage    | -0.5 |        | +0.8            | V     |                                                                        |
| V <sub>IH</sub>  | Input "High" Voltage   | 2.0  |        | V <sub>CC</sub> | V     |                                                                        |
| V <sub>OL</sub>  | Output "Low" Voltage   |      |        | +0.4            | V     | I <sub>OL</sub> = 3.2mA                                                |
| V <sub>OH</sub>  | Output "High" Voltage  | 2.4  |        |                 | V     | $I_{OH} = -150 \mu A$                                                  |

NOTES: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage. 2. Input and Output tied together.

### A.C. CHARACTERISTICS - SY21H01

 $T_A = 0^{\circ}C$  to 55°C,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified

| Symbol              | Parameter                   | Min | Тур | Max | Unit                                                                                                            |
|---------------------|-----------------------------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------|
| READ CYCLE          | 1                           |     |     |     |                                                                                                                 |
| tRCY                | Read Cycle                  | 175 |     |     | ns                                                                                                              |
| t <sub>A</sub>      | Access Time                 |     |     | 175 | ns                                                                                                              |
| tco                 | Chip Enable to Output       |     |     | 110 | ns                                                                                                              |
| top                 | Output Disable to Output    |     |     | 90  | ns                                                                                                              |
| t <sub>DF</sub> [1] | Data Output to High Z State | 0   |     | 70  | ns                                                                                                              |
|                     | Previous Data Read Valid    | 0   |     |     |                                                                                                                 |
| <sup>t</sup> он     | after change of Address     | 0   |     |     | ns                                                                                                              |
| WRITE CYCL          | E                           |     |     |     | hanne and a second s |
| twcy                | Write Cycle                 | 175 |     |     | ns                                                                                                              |
| tAW                 | Write Delay                 | 0   |     |     | ns                                                                                                              |
| tcw                 | Chip Enable to Write        | 100 |     |     | ns                                                                                                              |
| t <sub>DW</sub>     | Data Setup                  | 100 |     |     | ns                                                                                                              |
| tDH                 | Data Hold                   | 0   |     |     | ns                                                                                                              |
| twp                 | Write Pulse                 | 150 |     |     | ns                                                                                                              |
| twR                 | Write Recovery              | 0   |     |     | ns                                                                                                              |

NOTES: 1. tDF is with respect to the trailing edge of CE1, CE2, or OD, whichever occurs first.

### A.C. CHARACTERISTICS - SY21H01-2

 $T_A = 0^{\circ}C$  to +55°C,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol              | Parameter                   | Min | Тур | Max | Unit |
|---------------------|-----------------------------|-----|-----|-----|------|
| READ CYCLE          |                             |     |     |     |      |
| TRCY                | Read Cycle                  | 200 |     |     | ns   |
| t <sub>A</sub>      | Access Time                 |     |     | 200 | ns   |
| tco                 | Chip Enable to Output       |     |     | 120 | ns   |
| top                 | Output Disable to Output    |     |     | 100 | ns   |
| t <sub>DF</sub> [1] | Data Output to High Z State | 0   |     | 80  | ns   |
|                     | Previous Data Read Valid    | 0   |     |     |      |
| tон                 | after change of Address     | 0   |     |     | ns   |
| WRITE CYCL          | E                           |     |     |     |      |
| twcy                | Write Cycle                 | 200 |     |     | ns   |
| tAW                 | Write Delay                 | 0   |     |     | ns   |
| tcw                 | Chip Enable to Write        | 120 |     |     | ns   |
| t <sub>DW</sub>     | Data Setup                  | 120 |     |     | ns   |
| t <sub>DH</sub>     | Data Hold                   | 0   |     |     | ns   |
| t <sub>WP</sub>     | Write Pulse                 | 170 |     |     | ns   |
| twn                 | Write Recovery              | 0   |     |     | ns   |

NOTE: 1.  $t_{DF}$  is with respect to the trailing edge of  $\overline{CE1}$ , CE2, or OD, whichever occurs first.

### A.C. CONDITIONS OF TEST

| Input Pulse Levels:         | +0.8V to 2.0V      |
|-----------------------------|--------------------|
| Input Pulse Rise & Fall Tir | mes:               |
| Timing Measurement          | Input:             |
| Reference Level             | Output:0.8V & 2.0V |
| Output Load:                |                    |

### **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1MHz

| Symbol | Test                                                    | Тур | Max | Units |
|--------|---------------------------------------------------------|-----|-----|-------|
| CIN    | Input Capacitance (All Input Pins) V <sub>IN</sub> = 0V | 4   | 8   | pF    |
| COUT   | Output Capacitance $V_{OUT} = 0V$                       | 8   | 12  | pF    |

NOTE: This parameter is periodically sampled and not 100% tested.

### TIMING DIAGRAMS



RAMs

5



P.O. Box 552 Santa Clara, CA 95052 Telephone (408) 984-8900 • TWX: 910-338-0135 . • . 3-18





Synertek<sup>®</sup>

### 1024x1 Static Random **Access Memory**

### SY2102

MEMORY PRODUCTS

- Single +5 Volt Operation
- Directly TTL Compatible
- Standby Power Mode

- 3-State Outputs
- Low Power Dissipation .

The 2102 family is a series of 1024 word by one bit static random access memory devices fabricated using Synertek's silicon gate technology. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data.

The 2102 family is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

### **PIN CONFIGURATION**



#### **PIN NAMES**

| DIN                  | Data Input       | CE   | Chip Enable |  |  |
|----------------------|------------------|------|-------------|--|--|
| A0-A9 Address Inputs |                  | DOUT | Data Output |  |  |
| R/W                  | Read/Write Input | Vcc  | Power (+5V) |  |  |

### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Standby | Temperature<br>Range          |
|-----------------|-----------------|----------------|---------|-------------------------------|
| SYP2102A-2      | Plastic DIP     | 250nsec        | No      | 0°C to 70°C                   |
| SYC2102A-2      | Ceramic DIP     | 250nsec        | No      | 0°C to 70°C                   |
| SYP2102A-4      | Plastic DIP     | 450nsec        | No      | 0°C to 70°C                   |
| SYC2102A-4      | Ceramic DIP     | 450nsec        | No      | 0°C to 70°C                   |
| SYP2102-1       | Plastic DIP     | 500nsec        | No      | 0°C to 70°C                   |
| SYC2102-1       | Ceramic DIP     | 500nsec        | No      | 0°C to 70°C                   |
| SYP2102-1L      | Plastic DIP     | 500nsec        | Yes     | 0°C to 70°C                   |
| SYC2102-1L      | Ceramic DIP     | 500nsec        | Yes     | 0°C to 70°C                   |
| SYP2102-6       | Plastic DIP     | 650nsec        | No      | $0^{\circ}C$ to $70^{\circ}C$ |

A low standby power version is also available. It has all the same operating characteristics of the 2102-1 with the added feature of 35mW maximum power dissipation in standby and 174mW in operations.

The family is directly TTL compatible in all respects: inputs, output, and a single +5 volt supply. A separate chip enable  $(\overline{CE})$  lead allows easy selection of an individual package when outputs are OR-tied.

### **BLOCK DIAGRAM**



### TRUTH TABLE

| CE | R/W | DIN | DOUT   | MODE         |
|----|-----|-----|--------|--------------|
| н  | Х   | Х   | HIGH Z | NOT SELECTED |
| L  | L   | L   | L      | WRITE "0"    |
| L  | L   | н   | н      | WRITE "1"    |
| L  | н   | х   | DOUT   | READ         |

Svnertek®

Santa Clara, CA 95052 P.O. Box 552 •

Telephone (408) 984-8900 • TWX: 910-338-0135

### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bias | $-0^{\circ}C$ to $70^{\circ}C$ |
|--------------------------------|--------------------------------|
| Storage Temperature            | -65°C to +150°C                |
| Voltage On Any Pin             |                                |
| With Respect To Ground         | -0.5V to +7V                   |
| Power Dissipation              | 1 Watt                         |

### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the divice at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. AND OPERATING CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

|        |                           | 2102A-4<br>Limits |      | 2102A-2<br>Limits |      | 2102-1, 2102-1L<br>2102A-6<br>Limits |      |      |      |      |      |                                                                           |
|--------|---------------------------|-------------------|------|-------------------|------|--------------------------------------|------|------|------|------|------|---------------------------------------------------------------------------|
| Symbol | Parameter                 | Min.              | Typ. | Max.              | Min. | Typ.                                 | Max. | Min. | Typ. | Max. | Unit | Test Conditions                                                           |
| LI     | Input Load Current        |                   | 1    | 10                |      | 1                                    | 10   |      | 1    | 10   | μA   | V <sub>IN</sub> = 0 to 5.25V                                              |
| LOH    | Output Leakage<br>Current |                   | 1    | 5                 |      | 1                                    | 5    |      | 1    | 5    | μA   | СЕ = 2.0V,<br>Vout = Voh                                                  |
| LOL    | Output Leakage<br>Current |                   | -1   | -10               |      | -1                                   | -10  |      | -1   | -10  | μA   | CE = 2.0V,<br>V <sub>OUT</sub> = 0.4V                                     |
| ICC    | Power Supply<br>Current   |                   | 33   | 55                |      | 45                                   | 65   |      | 33   | 55   | mA   | All Inputs = $5.25V$ ,<br>Data Out Open,<br>T <sub>A</sub> = $0^{\circ}C$ |
| VIL    | Input Low Voltage         | -0.5              |      | 0.8               | -0.5 |                                      | 0.8  | -0.5 |      | 0.65 | V    |                                                                           |
| VIH    | Input High Voltage        | 2.0               |      | Vcc               | 2.0  |                                      | Vcc  | 2.2  |      | Vcc  | v    |                                                                           |
| VOL    | Output Low Voltage        |                   |      | 0.4               |      |                                      | 0.4  |      |      | 0.4  | V    | I <sub>OL</sub> = 2.1mA                                                   |
| VOH    | Output High Voltage       | 2.4               |      |                   | 2.4  |                                      |      | 2.2  |      |      | V    | I <sub>OH</sub> = 100µA                                                   |

### STANDBY CHARACTERISTICS - 2102-IL

### $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                    |                               |      | Limits |      |      |                                    |
|--------------------|-------------------------------|------|--------|------|------|------------------------------------|
| Symbol             | Parameter                     | Min. | Тур.   | Max. | Unit | Test Conditions                    |
| VPD                | V <sub>CC</sub> in Standby    | 1.5  |        |      | V    |                                    |
| VCES(1)            | CE Bias in Standby            | 2.0  |        |      | V    | $2.0V \leq V_{PD} \leq V_{CC} Max$ |
|                    |                               | VPD  |        |      | V    | 1.5V ≤ V <sub>PD</sub> < 2.0V      |
| IPD1               | Standby Current               |      | 15     | 23   | mA   | All Inputs = VPD1 = 1.5V           |
| IPD2               | Standby Current               |      | 20     | 30   | mA   | All Inputs = VPD2 = 2.0V           |
| tCP                | Chip Deselect to Standby Time | 0    |        |      | ns   |                                    |
| t <sub>R</sub> (2) | Standby Recovery Time         | tRC  |        |      | ns   |                                    |

#### STANDBY WAVEFORMS



#### NOTES:

1. Consider the test conditions as shown: if the standby voltage (V<sub>PD</sub>) is between 5.25V (V<sub>CC</sub> Max.) and 2.0V, then  $\overline{CE}$  must be held at 2.0V Min. (V<sub>IH</sub>). If the standby voltage is less than 2.0V but greater than 1.5V (V<sub>PD</sub> Min.), then  $\overline{CE}$  and standby voltage must be at least the same value or, if they are different,  $\overline{CE}$  must be the more positive of the two. 2. t<sub>R</sub> = t<sub>RC</sub> (READ CYCLE TIME).

### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified.

### READ CYCLE

<sup>t</sup>DH

tCW

|                  |                                                         | 210<br>Limi | 2102-1, 2102-1L<br>Limits (ns) |      | 2102A-4<br>Limits (ns) |      | 2102A-6<br>Limits (ns) |      |     |
|------------------|---------------------------------------------------------|-------------|--------------------------------|------|------------------------|------|------------------------|------|-----|
| Symbol           | Parameter                                               | Min.        | Max.                           | Min. | Max.                   | Min. | Max.                   | Min. | Max |
| tRC              | Read Cycle                                              | 250         |                                | 500  |                        | 450  |                        | 650  |     |
| tA               | Access Time                                             |             | 250                            |      | 500                    |      | 450                    |      | 650 |
| tCO              | Chip Enable to Output Time                              |             | 130                            |      | 350                    |      | 230                    |      | 400 |
| <sup>t</sup> OH1 | Previous Read Data Valid with<br>Respect to Address     | 40          |                                | 40   |                        | 40   |                        | 50   |     |
| <sup>t</sup> OH2 | Previous Read Data Valid with<br>Respect to Chip Enable | 0           |                                | 0    | 1.41                   | 0    |                        | 0    |     |
| VRITE CY         | CLE<br>Write Cycle                                      | 250         |                                | 500  |                        | 450  |                        | 650  |     |
| tWC              | Address to Write Setup Time                             | 20          |                                | 150  |                        | 20   |                        | 200  |     |
| tAW              | Write Pulse Width                                       | 180         |                                | 300  |                        | 300  |                        | 400  |     |
| tWP              |                                                         | 0           |                                | 50   |                        | 0    |                        | 50   |     |
| tWR              | Write Recovery Time                                     |             |                                |      |                        |      |                        |      |     |
| tDW              | Data Setup Time                                         | 180         |                                | 330  |                        | 300  |                        | 450  |     |

### A.C. CONDITIONS OF TEST

Data Hold Time

Chip Enable to Write Setup Time

| Input Pulse Levels                  |                                               |
|-------------------------------------|-----------------------------------------------|
| Input Rise and Fall Times           |                                               |
| Timing Measurement Reference Levels | Inputs 1.5 Volts                              |
|                                     | Outputs                                       |
| Output Load                         | $\dots$ 1 TTL Gate and C <sub>L</sub> = 100pF |

0

180

100

400

0

300

20

550

### **CAPACITANCE**[1] $T_A = 25^{\circ}C$ , f = 1 MHz

| Symbol | Test                                        | Typ. | Max. | Unit |
|--------|---------------------------------------------|------|------|------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 3    | 5    | pF   |
| COUT   | Output Capacitance V <sub>OUT</sub> = 0V    | 7    | 10   | pF   |





# RAMs

5

### PACKAGING DIAGRAM







Synertek®

.

P.O. Box 552 • Santa Clara, CA 95052 3-22 Telephone (408) 984-8900 •

.



Synertek<sup>®</sup>

### 1024 x 1 Static Random Access Memory

# SY21H02

### MEMORY PRODUCTS

- 175/200 nsec Maximum Access Times
- Maximum Times Apply over Temperature Range and Supply Voltage Variation

As C

A1[

A2[

**PIN CONFIGURATION** 

74

DATA OUT

DATAIN



RAMs

### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Temperature<br>Range |
|-----------------|-----------------|----------------------|
| SYP21H02        | Plastic DIP     | 0°C to +55°C         |
| SYC21H02        | Ceramic DIP     | 0°C to +55°C         |
| SYP21H02-2      | Plastic DIP     | 0°C to +55°C         |
| SYC21H02-2      | Ceramic DIP     | 0°C to +55°C         |
|                 |                 |                      |

### ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias  | $-10^{\circ}$ C to $80^{\circ}$ C |
|-------------------------|-----------------------------------|
| Storage Temperature     | -65°C to 150°C                    |
| Voltage on Any Pin with |                                   |
| Respect to Ground       | -0.5V to +7V                      |
| Power Dissipation       | 1.0W                              |

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

**D.C. CHARACTERISTICS**  $T_A = 0^{\circ}C$  to +55°C,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol | Deveryon                            |      | Limits   |      | Unit | Test Conditions                                                   |  |
|--------|-------------------------------------|------|----------|------|------|-------------------------------------------------------------------|--|
| Symbol | Parameter                           | Min. | Тур. (1) | Max. |      | Test conditions                                                   |  |
| ILI    | Input Load Current (All Input Pins) |      |          | 10   | μA   | V <sub>IN</sub> = 0 to 5.25V                                      |  |
| LOH    | Output Leakage Current              |      |          | 5    | μA   | $\overline{CE}$ = 2.0V, V <sub>OUT</sub> = 2.4 to V <sub>CC</sub> |  |
| LOL    | Output Leakage Current              |      |          | -10  | μA   | <u>CE</u> = 2.0V, V <sub>OUT</sub> = 0.4V                         |  |
| ICC1   | Power Supply Current                | 1 1  | 50       | 80   | mA   | All Inputs = 5.25V, Data Out Open                                 |  |
|        |                                     |      |          |      |      | $T_A = 25^{\circ}C$                                               |  |
| ICC2   | Power Supply Current                |      |          | 90   | mA   | All Inputs = 5.25V, Data Out Open                                 |  |
|        |                                     |      |          |      |      | $T_A = 0^{\circ}C$                                                |  |
| VIL    | Input "Low" Voltage                 | -0.5 |          | 0.8  | V    |                                                                   |  |
| VIH    | Input "High" Voltage                | 2.0  |          | Vcc  | V    |                                                                   |  |
| VOL    | Output "Low" Voltage                |      |          | 0.4  | V    | IOL = 2.1mA                                                       |  |
| VOH    | Output "High" Voltage               | 2.4  |          |      | V    | I <sub>OH</sub> = -100μA                                          |  |

NOTE: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

G

Synertek<sup>®</sup> • P.O. Box 552

Santa Clara, CA 95052

Telephone (408) 984-8900 •

### SY21H02

|                 |                                                      |      | SY211-02 |      | SY21H02-2 |  |
|-----------------|------------------------------------------------------|------|----------|------|-----------|--|
| Symbol          | Parameter (All Limits in ns)                         | Min. | Max.     | Min. | Max       |  |
| READ CYCLE      |                                                      |      |          |      |           |  |
| tRC             | Read Cycle                                           | 175  |          | 200  |           |  |
| tA              | Access Time                                          |      | 175      |      | 200       |  |
| tCO             | Chip Enable to Output Time                           |      | 110      |      | 120       |  |
| tOH1            | Previous Read Data Valid with Respect to Address     | 40   |          | 40   |           |  |
| tOH2            | Previous Read Data Valid with Respect to Chip Enable | 0    |          | 0    |           |  |
| WRITE CYCLE     |                                                      |      | 1.5.5    |      |           |  |
| tWC             | Write Cycle                                          | 175  |          | 200  |           |  |
| tAW             | Address to Write Setup Time                          | 20   |          | 20   |           |  |
| tWP             | Write Pulse Width                                    | 120  |          | 150  |           |  |
| tWR             | Write Recovery Time                                  | 0    |          | 0    |           |  |
| tDW             | Data Setup Time                                      | 120  |          | 150  |           |  |
| <sup>t</sup> DH | Data Hold Time                                       | 0    |          | 0    |           |  |
| tCW             | Chip Enable to Write Setup Time                      | 120  |          | 150  |           |  |

### A.C. TEST CONDITIONS

5

RAMs

| Input Pulse Levels                          | to 2.0 Volts |
|---------------------------------------------|--------------|
| Input Rise and Fall Times                   | 10 nsec      |
| Timing Measurement Reference Levels: Inputs | . 1.5 Volts  |
| Outputs                                     | nd 2.0 Volts |
| Output Load 1 TTL Gate and 0                | CL = 100 pF  |

### CAPACITANCE (1) $T_A = 25^{\circ}C$ , f = 1MHz

| Symbol | Test                                        | Тур (2) | Max | Unit |
|--------|---------------------------------------------|---------|-----|------|
| CIN    | Input Capacitance (All input pins) VIN = 0V | 3       | 5   | pF   |
| COUT   | Output Capacitance VOUT = 0V                | 7       | 10  | pF   |

NOTE: 1. This parameter is periodically sampled and not 100% tested.

NOTE: 2. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

tco

### TIMING DIAGRAMS

1

1 1.5 VOLTS

2 2.0 VOLTS

3 0.8 VOLTS

ADDRESS

CHIP

DATA

OUT



tA

### WRITE CYCLE



Synertek®

Santa Clara, CA 95052 3-24

tOH2

+ tOH

Telephone (408) 984-8900



Synertek<sup>®</sup>

### 1024 x 1 Static Random Access Memory

# SY21L02

### MEMORY PRODUCTS

RAMs

- Low Power Maximum ICC = 15mA (SY21L02)
- Directly TTL Compatible
- 200mV Noise Immunity

- Single +5V Supply
- Standby Power Mode 23mW

The Synertek SY21L02 is a 1024 word by one bit static random access memory element using N-channel depletion mode silicon gate devices. It uses fully stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data.

The SY21L02 is designed for memory applications where very low power dissipation is required in the operating and standby modes. It is directly TTL compatible in all respects: inputs, output, and a single +5 volt supply. A separate chip enable ( $\overline{CE}$ ) lead allows easy selection of an individual package when outputs are OR-tied.

### PIN CONFIGURATION



BLOCK DIAGRAM



### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range            |
|-----------------|-----------------|----------------|---------------------------------|
| SYP21L02        | Plastic DIP     | 1µsec          | 0°C to 70°C                     |
| SYC21L02        | Ceramic DIP     | 1µsec          | 0°C to 70°C                     |
| SYP21L02-1      | Plastic DIP     | 500nsec        | 0°C to 70°C                     |
| SYC21L02-1      | Ceramic DIP     | 500nsec        | 0°C to 70°C                     |
| SYP21L02A       | Plastic DIP     | 350nsec        | 0°C to 70°C                     |
| SYC21L02A       | Ceramic DIP     | 350nsec        | 0°C to 70°C                     |
| SYP21L02B       | Plastic DIP     | 400nsec        | 0°C to 70°C                     |
| SYC21L02B       | Ceramic DIP     | 400nsec        | $0^{\circ}$ C to $70^{\circ}$ C |

| 2   | 1L02  |
|-----|-------|
| PIN | NAMES |

| ГS   |
|------|
| IPUT |
|      |
|      |
|      |
| -    |

NOTE: An "L" suffix (SYP21L02L, SYC21L02BL, etc.) indicates standby operation.



Synertek<sup>®</sup> • P.O. Box 552

Santa Clara, CA 95052 3-25 Telephone (408) 984-8900

TWX: 910-338-0135 J-10K-11/77

### ABSOLUTE MAXIMUM RATINGS\*

Ambient Temperature Under Bias0°C to 70°CStorage Temperature-65°C to +150°CVoltage On Any Pin With<br/>Respect to Ground-0.5V to +7VPower Dissipation1 Watt

#### \*COMMENTS

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC AND OPERATING CHARACTERISTICS (SY21L02)

 $T_{A}$  = 0°C to +70°C,  $V_{CC}$  = 5V  $\pm 5\%$  unless otherwise specified

| Symbol | Parameter                              | Min. | Typ. <sup>(1)</sup> | Max.            | Unit | Test Conditions                                              |
|--------|----------------------------------------|------|---------------------|-----------------|------|--------------------------------------------------------------|
| ILI    | Input Load Current<br>(All Input Pins) |      |                     | 10              | μΑ   | V <sub>IN</sub> = 0 to 5.25V                                 |
| LOH    | Output Leakage Current                 |      |                     | 10              | μΑ   | CE = 2.2V, V <sub>OUT</sub> = 4.0V                           |
| LOL    | Output Leakage Current                 |      |                     | 100             | μΑ   | CE = 2.2V, V <sub>OUT</sub> = 0.45V                          |
| ICC1   | Power Supply Current                   |      | 11                  | 14              | mA   | All Inputs = 5.25V<br>Data Out Open<br>T <sub>A</sub> = 25°C |
| ICC2   | Power Supply Current                   |      | 12                  | 15              | mA   | All Inputs = 5.25V<br>Data Out Open<br>T <sub>A</sub> = 0°C  |
| VIL    | Input "Low" Voltage                    | -0.5 |                     | +0.65           | V    |                                                              |
| VIH    | Input "High" Voltage                   | 2.2  |                     | V <sub>CC</sub> | V    |                                                              |
| VOL    | Output "Low" Voltage                   |      |                     | +0.45           | V    | I <sub>OL</sub> = 1.9mA                                      |
| VOH    | Output "High" Voltage                  | 2.4  |                     |                 | V    | $I_{OH} = -100 \mu A$                                        |

(1) Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

### DC AND OPERATING CHARACTERISTICS (SY21L02-1, SY21L02A, SY21L02B)

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

|        | D                                   |          | Limits  | Limits |      | Test Constitutions                              |
|--------|-------------------------------------|----------|---------|--------|------|-------------------------------------------------|
| Symbol | Parameter                           | Min. Typ | Typ.(1) | Max.   | Unit | Test Conditions                                 |
| LI     | Input Load Current (All Input Pins) |          |         | 10     | μA   | V <sub>IN</sub> = 0 to 5.25V                    |
| LOH    | Output Leakage Current              |          |         | 5      | μA   | $\overline{CE}$ = 2.0V, VOUT = 2.4 to VCC       |
| LOL    | Output Leakage Current              |          |         | -10    | μΑ   | $\overline{CE}$ = 2.0V, V <sub>OUT</sub> = 0.4V |
| VIL    | Input "Low" Voltage                 | -0.5     |         | 0.8    | V    |                                                 |
| VIH    | Input ''High'' Voltage              | 2.0      |         | Vcc    | V    |                                                 |
| VOL    | Output "Low" Voltage                |          |         | 0.4    | V    | IOL = 3.2mA                                     |
| Vон    | Output ''High'' Voltage             | 2.4      |         |        | V    | I <sub>OH</sub> = -100μA                        |
| ICC1   | Power Supply Current: SY21L02B      |          | 20      | 26     | mA   | All Inputs = 5.25V, Data                        |
|        | SY21L02A                            |          | 22      | 26     | mΑ   | Out Open, $T_A = 25^{\circ}C$                   |
|        | SY21L02-1                           |          | 24      | 34     | mA   |                                                 |
| ICC2   | Power Supply Current: SY21L02B      |          |         | 30     | mA   | All Inputs = 5.25V, Data                        |
|        | SY21L02A                            |          |         | 30     | mA   | Out Open, $T_A = 0^{\circ}C$                    |
|        | SY21L02-1                           |          |         | 40     | mA   |                                                 |

NOTE: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

### STANDBY CHARACTERISTICS (SY21L02L, SY21L02-1L, SY21L02AL, SY21L02BL)

### $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Symbol               | Parameter                        | Min.                   | Typ. <sup>(1)</sup> | Max. | Unit   | Test Conditions                                               |
|----------------------|----------------------------------|------------------------|---------------------|------|--------|---------------------------------------------------------------|
| VPD                  | V <sub>CC</sub> in Standby       | 1.5                    |                     |      | V      |                                                               |
| V <sub>CES</sub> (2) | CE Bias in Standby               | 2.0<br>V <sub>PD</sub> |                     |      | v<br>v | $2.0V \leq V_{PD} \leq V_{CC} Max.$ $1.5V \leq V_{PD} < 2.0V$ |
| IPD1                 | Standby Current Drain            |                        | 9                   | 10   | mA     | All Inputs = V <sub>PD1</sub> = 1.5V                          |
| PD2                  | Standby Current Drain            |                        | 11                  | 12   | mA     | All Inputs = V <sub>PD2</sub> = 2.0V                          |
| <sup>t</sup> CP      | Chip Deselect to Standby<br>Time | 0                      |                     |      | ns     |                                                               |
| t <sub>R</sub> (3)   | Standby Recovery Time            | <sup>t</sup> RC        |                     |      | ns     |                                                               |

NOTE 1: Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

NOTE 2: Consider the test conditions as shown: If the standby voltage (V<sub>PD</sub>) is between 5.25V (V<sub>CC</sub> Max.) and 2.0V, then CE must be held at 2.0V Min. (V<sub>IH</sub>). If the standby voltage is less than 2.0V but greater than 1.5V (V<sub>PD</sub> Min.), then CE and standby voltage must be at least the same value or, if they are different, CE must be the more positive of the two.

NOTE 3:  $t_R = t_{RC}$  (READ CYCLE TIME).

### AC CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified

|                  | P                                                    | SY21L02 |      | SY21L02-1 |     | SY21L02A |     | SY21L02B |     |      |
|------------------|------------------------------------------------------|---------|------|-----------|-----|----------|-----|----------|-----|------|
| Symbol           | Parameter                                            | Min     | Max  | Min       | Max | Min      | Max | Min      | Max | Unit |
| READCY           | CLE                                                  |         |      |           |     |          |     |          |     |      |
| tRC              | Read Cycle                                           | 1000    |      | 500       |     | 350      |     | 400      |     | nsec |
| tA               | Access Time                                          |         | 1000 |           | 500 |          | 350 |          | 400 | nsec |
| tCO              | Chip Enable to Output Time                           |         | 500  |           | 350 |          | 180 |          | 150 | nsec |
| tOH1             | Previous Read Data Valid with Respect to Address     | 50      |      | 50        |     | 40       |     | 40       |     | nsec |
| <sup>t</sup> OH2 | Previous Read Data Valid with Respect to Chip Enable | 0       |      | 0         |     | 0        |     | 0        |     | nsec |
| VRITE C          | YCLE                                                 |         |      |           |     |          |     |          |     |      |
| tWC              | Write Cycle                                          | 1000    |      | 500       |     | 350      |     | 400      |     | nsec |
| tAW              | Address to Write Setup Time                          | 200     |      | 150       |     | 20       |     | 20       |     | nsec |
| tWP              | Write Pulse Width                                    | 750     |      | 300       |     | 250      |     | 150      |     | nsec |
| tWR              | Write Recovery Time                                  | 50      |      | 50        |     | 0        |     | 0        |     | nsec |
| <sup>t</sup> DW  | Data Setup Time                                      | 800     |      | 330       |     | 250      |     | 125      |     | nsec |
| <sup>t</sup> DH  | Data Hold Time                                       | 100     |      | 100       |     | 0        |     | 0        |     | nsec |
| tCW              | Chip Enable to Write Setup Time                      | 900     |      | 400       |     | 250      |     | 150      |     | nsec |

#### **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1MHz

| Symbol | Test                                        | Typ. | Max. | Units |
|--------|---------------------------------------------|------|------|-------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 3    | 5    | pF    |
| COUT   | Output Capacitance VOUT = 0V                | 7    | 10   | pF    |

NOTE: This parameter is periodically sampled and is not 100% tested.

### AC TEST CONDITIONS

Input Pulse Levels: +0.65 Volt to 2.2 Volt Input Pulse Rise and Fall Times: 20nsec Timing Measurement Reference Level: 1.5 Volt Output Load: 1 TTL Gate and CL = 100 pF

### SY21L02



5

Telephone (408) 984-8900 .

TWX: 910-338-0135 .

3-28

.



### 256x4 Static **Random Access Memory**

# SY2111

### MEMORY PRODUCTS

### Synertek<sup>®</sup>

- Organization 256 Words By 4 Bits
- Common Data Input And Output
- Single +5V Supply Voltage
- . Directly TTL Compatible - All Inputs and Outputs
- Static MOS No Clocks or Refreshing Required •
- Access Time 250/350/450/500ns .
- . Simple Memory Expansion - 2 Chip Enable Inputs

The SY2111 is a 256 word by 4 bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided.

The SY2111 is designed for memory applications in small systems where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs,



### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Temperature<br>Range            |
|-----------------|-----------------|---------------------------------|
| SYP2111-1       | Plastic DIP     | 0°C to 70°C                     |
| SYC2111-1       | Ceramic DIP     | $0^{\circ}$ C to $70^{\circ}$ C |
| SYP2111A-2      | Plastic DIP     | $0^{\circ}$ C to $70^{\circ}$ C |
| SYC2111A-2      | Ceramic DIP     | $0^{\circ}$ C to $70^{\circ}$ C |
| SYP2111A        | Plastic DIP     | $0^{\circ}$ C to $70^{\circ}$ C |
| SYC2111A        | Ceramic DIP     | 0°C to 70°C                     |
| SYP2111A-4      | Plastic DIP     | $0^{\circ}$ C to $70^{\circ}$ C |
| SYC2111A-4      | Ceramic DIP     | 0°C to 70°C                     |

- Fully Decoded On-Chip Address Decode
- Inputs Protected All Inputs have Protection Against Static Charge
- Low Cost Packaging 18 Pin Plastic Dual-In-Line Configuration
- Low Power Typically 150mW
- Three State Output OR Tie Capability

outputs, and a single +5V supply. Separate Chip Enable leads allow easy selection of an individual package when outputs are OR-tied.

The SY2111 is fabricated with N-channel ion-implanted silicon gate technology, which allows the design and production of high performance, easy-to-use MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's silicon gate technology also provides excellent protection against contamination. This permits the use of low cost plastic packaging.

BLOCK DIAGRAM



Santa Clara, CA 95052 3-29

Telephone (408) 984-8900 TWX: 910-338-0135

### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bias | $0^{\circ}$ C to $70^{\circ}$ C |
|--------------------------------|---------------------------------|
| Storage Temperature            | -65°C to +150°C                 |
| Voltage on Any Pin             |                                 |
| With Respect to Ground         | -0.5V to +7V                    |
| Power Dissipation              | 1 Watt                          |

### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. AND OPERATING CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

|               | 2111-1               |      |         |       | 2111A<br>2111A-2, 2111A-4 |    |      |      |                                                                          |  |
|---------------|----------------------|------|---------|-------|---------------------------|----|------|------|--------------------------------------------------------------------------|--|
| Symbol Parame | Parameter            | Min. | Typ.(1) | Max.  | Min.                      |    |      | Unit | Test Conditions                                                          |  |
| ILI           | Input Load Current   |      |         | 10    |                           |    | 10   | μA   | VIN = 0 to 5.25V                                                         |  |
| LOH           | I/O Leakage Current  |      |         | 15    |                           |    | 15   | μA   | $\overline{CE}$ = 2.2V, V <sub>I/O</sub> = 4.0V                          |  |
| LOL           | I/O Leakage Current  |      |         | -50   |                           |    | -50  | μA   | CE = 2.2V, VI/O = 0.45V                                                  |  |
| ICC1          | Power Supply Current |      | 30      | 60    |                           | 30 | 50   | mA   | V <sub>IN</sub> = 5.25V<br>I <sub>I/O</sub> = 0mA, T <sub>A</sub> = 25°C |  |
| ICC2          | Power Supply Current |      |         | 70    |                           |    | 55   | mA   | V <sub>IN</sub> = 5.25V<br>I <sub>I/O</sub> = 0mA, T <sub>A</sub> = 0°C  |  |
| VIL           | Input Low Voltage    | -0.5 |         | +0.65 | -0.5                      |    | +0.8 | V    |                                                                          |  |
| VIH           | Input High Voltage   | 2.2  |         | Vcc   | 2.0                       |    | Vcc  | V    |                                                                          |  |
| VOL           | Output Low Voltage   |      |         | 0.45  |                           |    | 0.4  | v    | I <sub>OL</sub> = 3.2mA<br>(I <sub>OL</sub> = 2.0mA - 2111-1)            |  |
| Vон           | Output High Voltage  | 2.2  |         |       | 2.4                       |    |      | v    | l <sub>OH</sub> = -150μA                                                 |  |

NOTES: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

### A.C. CHARATERISTICS - SY2111-1

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol          | Parameter Min. Max.                                |     |     |    |  |
|-----------------|----------------------------------------------------|-----|-----|----|--|
| EAD CYC         | LE                                                 |     |     |    |  |
| tRCY            | Read Cycle                                         | 500 |     | ns |  |
| tĄ              | Access Time                                        |     | 500 | ns |  |
| tCO             | Chip Enable To Output                              |     | 350 | ns |  |
| tOD             | Output Disable To Output                           |     | 300 | ns |  |
| tDF[1]          | Data Output To High Z State                        | 0   | 150 | ns |  |
| tOH             | Previous Data Read Valid After Change Of Address 0 |     |     |    |  |
| RITE CYC        | CLE                                                |     |     |    |  |
| tWCY            | Write Cycle                                        | 500 |     | ns |  |
| tAW             | Write Delay                                        | 100 |     | ns |  |
| tCW             | Chip Enable To Write                               | 400 |     | ns |  |
| tDW             | Data Setup                                         | 280 |     | ns |  |
| <sup>t</sup> DH | Data Hold                                          | 100 |     | ns |  |
| tWP             | Write Pulse                                        | 300 |     | ns |  |
| tWR             | Write Recovery                                     | 50  |     | ns |  |

NOTE: 1. tDF is with respect to the trailing edge of CE1, CE2, or OD, whichever comes first.

### A.C. CHARACTERISTICS - SY2111A-2

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol          | Parameter                                          | Parameter Min. Max. |     |    |  |  |
|-----------------|----------------------------------------------------|---------------------|-----|----|--|--|
| READ CYC        | LE                                                 |                     |     |    |  |  |
| tRCY            | Read Cycle                                         | 250                 |     | ns |  |  |
| tĄ              | Access Time                                        |                     | 250 | ns |  |  |
| tCO             | Chip Enable To Output                              |                     | 130 | ns |  |  |
| tOD             | Output Disable To Output                           |                     | 100 | ns |  |  |
| tDF[1]          | Data Output To High Z State                        | 0                   | 100 | ns |  |  |
| tOH             | Previous Data Read Valid After Change Of Address 0 |                     |     |    |  |  |
| VRITE CYC       | CLE                                                |                     |     |    |  |  |
| tWCY            | Write Cycle                                        | 250                 |     | ns |  |  |
| tAW             | Write Delay                                        | 0                   |     | ns |  |  |
| tCW             | Chip Enable To Write                               | 150                 |     | ns |  |  |
| tDW             | Data Setup                                         | 150                 |     | ns |  |  |
| <sup>t</sup> DH | DH Data Hold 0                                     |                     |     |    |  |  |
| twp             | Write Pulse                                        | 200                 |     | ns |  |  |
| tWR             | Write Recovery                                     | 0                   |     | ns |  |  |

### A.C. CHARACTERISTICS - SY2111A

 $T_{\mbox{\scriptsize A}}$  = 0°C to 70°C,  $V_{\mbox{\scriptsize CC}}$  = 5V ±5%, unless otherwise specified.

| Symbol    | Parameter                                        | Min. | Max. | Unit |
|-----------|--------------------------------------------------|------|------|------|
| READ CYC  | LE                                               |      |      |      |
| tRCY      | Read Cycle                                       | 350  |      | ns   |
| tA        | Access Time                                      |      | 350  | ns   |
| tCO       | Chip Enable To Output                            |      | 170  | ns   |
| tOD       | Output Disable To Output                         |      | 140  | ns   |
| tDF[1]    | Data Output To High Z State                      | 0    | 130  | ns   |
| tOH       | Previous Data Read Valid After Change Of Address | 0    |      | ns   |
| VRITE CYC | CLE                                              |      |      |      |
| tWCY      | Write Cycle                                      | 350  |      | ns   |
| tAW       | Write Delay                                      | 0    |      | ns   |
| tCW       | Chip Enable To Write                             | 200  |      | ns   |
| tDW       | Data Setup                                       | 200  |      | ns   |
| tDH       | Data Hold                                        | 0    |      | ns   |
| tWP       | Write Pulse                                      | 250  |      | ns   |
| tWR       | Write Recovery                                   | 0    |      | ns   |

NOTE: 1.  $t_{DF}$  is with respect to the trailing edge of  $\overline{CE1}$ ,  $\overline{CE2}$ , or OD, whichever comes first.

### A.C. CHARACTERISTICS - SY2111A-4

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol          | Parameter                                          | Min. | Max. | Unit |  |
|-----------------|----------------------------------------------------|------|------|------|--|
| READ CYC        | LE                                                 |      |      |      |  |
| tRCY            | Read Cycle                                         | 450  |      | ns   |  |
| tA              | Access Time                                        |      | 450  | ns   |  |
| tCO             | Chip Enable To Output                              |      | 200  | ns   |  |
| tOD             | Output Disable To Output                           |      | 170  | ns   |  |
| tDF[1]          | Data Output To High Z State                        | 0    | 150  | ns   |  |
| tOH             | Previous Data Read Valid After Change Of Address 0 |      |      |      |  |
| RITE CYC        | CLE                                                |      |      |      |  |
| tWCY            | Write Cycle                                        | 450  |      | ns   |  |
| tAW             | Write Delay                                        | 0    |      | ns   |  |
| tCW             | Chip Enable To Write                               | 250  |      | ns   |  |
| tDW             | Data Setup                                         | 250  |      | ns   |  |
| <sup>t</sup> DH | Data Hold                                          | 0    |      | ns   |  |
| tWP             | Write Pulse                                        | 300  |      | ns   |  |
| twr             | Write Recovery                                     | 0    |      | ns   |  |

### A.C. CONDITIONS OF TEST

#### 2111A, 2111A-2, 2111A-4

#### 2111-1

| Input Pulse Levels                | +0.8V to 2.0V           | +0.65V to 2.2V          |
|-----------------------------------|-------------------------|-------------------------|
| Input Pulse Rise & Fall Times:    | 10ns                    | 10ns                    |
| Timing Measuremnt Reference Level | Inputs: 1.5V            |                         |
|                                   | Outputs: 0.8V & 2.0V    | 0.8V & 2.0V             |
| Output Load:                      | 1 TTL Gate & CL = 100pF | 1 TTL Gate & CL = 100pF |

### CAPACITANCE T<sub>A</sub> = 25°C, f = 1 MHz

| Symbol | Test                                        | Typ. | Max | Unit |
|--------|---------------------------------------------|------|-----|------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 4    | 8   | pF   |
| COUT   | Output Capacitance VOUT = 0V                | 10   | 15  | pF   |

### TIMING DIAGRAMS



5



### 256x4 Static Random Access Memory

# SY21H11

MEMORY PRODUCTS

- Organization 256 Words By 4 Bits
- Common Data Input and Output
- Single +5V Supply Voltage
- Directly TTL Compatible All Inputs and Outputs
- Static MOS No Clocks or Refreshing Required
- Access Time 175/200 ns
- Fully Decoded On-Chip Address Decode
- Inputs Protected All Inputs Have Protection Against Static Charge
- Low Cost Packaging 18 Pin Plastic Dual-In-Line Configuration
- Three-State Output OR-Tie Capability
- Simple Memory Expansion 2 Chip Enable Inputs

The SY21H11 is a 256-word by 4-bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided.

The SY21H11 is designed for memory applications in small systems where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs,

### PIN CONFIGURATION



### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Temperature<br>Range          |
|-----------------|-----------------|-------------------------------|
| SYP21H11        | Plastic DIP     | 0°C to 55°C                   |
| SYC21H11        | Ceramic DIP     | 0°C to 55°C                   |
| SYP21H11-2      | Plastic DIP     | 0°C to 55°C                   |
| SYC21H11-2      | Ceramic DIP     | $0^{\circ}C$ to $55^{\circ}C$ |
|                 |                 |                               |

outputs, and a single +5V supply. Separate Chip Enable leads allow easy selection of an individual package when outputs are OR-tied.

The SY21H11 is fabricated with N-channel ionimplanted silicon gate technology, which allows the design and production of high performance, easy-touse MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's silicon gate technology also provides excel-, lent protection against contamination. This permits the use of low cost packaging.

#### **BLOCK DIAGRAM**



5

Synertek<sup>®</sup>

ek<sup>®</sup> ● P.O. Box 552

Santa Clara, CA 95052 3-33 Telephone (408) 984-8900

TWX: 910-338-0135

### ABSOLUTE MAXIMUM RATINGS

| $0^{\circ}$ C to $55^{\circ}$ C |
|---------------------------------|
| -65°C to +150°C                 |
|                                 |
| -0.5V to +7V                    |
| 1 Watt                          |
|                                 |

### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to 55°C,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol           | Parameter            | Min  | Typ.(1) | Max             | Unit | Test Conditions                                                          |
|------------------|----------------------|------|---------|-----------------|------|--------------------------------------------------------------------------|
| ILI              | Input Load Current   |      |         | 10              | μA   | V <sub>IN</sub> = 0 to 5.25V                                             |
| LOH              | I/O Leakage Current  |      |         | 15              | μA   | $\overline{CE} = 2.2V, V_{I/O} = 4.0V$                                   |
| LOL              | I/O Leakage Current  |      |         | -50             | μA   | $\overline{\text{CE}}$ = 2.2V, V <sub>I/O</sub> = 0.45V                  |
| I <sub>CC1</sub> | Power Supply Current |      | 50      | 80              | mA   | V <sub>IN</sub> = 5.25V<br>I <sub>I/O</sub> = 0mA, T <sub>A</sub> = 25°C |
| I <sub>CC2</sub> | Power Supply Current |      |         | 90              | mA   | $V_{IN} = 5.25V$<br>$I_{I/O} = 0mA, T_A = 0^{\circ}C$                    |
| VIL              | Input Low Voltage    | -0.5 |         | +0.8            | V    |                                                                          |
| VIH              | Input High Voltage   | 2.0  |         | V <sub>CC</sub> | V    |                                                                          |
| VOL              | Output Low Voltage   |      |         | 0.4             | V    | I <sub>OL</sub> = 3.2 mA                                                 |
| VOH              | Output High Voltage  | 2.4  |         |                 | V    | $I_{OH} = -150 \mu A$                                                    |

NOTES: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

### A.C. CHARACTERISTICS - SY21H11

| READ CYCLE | $T_A = 0^\circ C$ to $55^\circ C$ , | V <sub>CC</sub> = 5V ±5% unless | otherwise specified. |
|------------|-------------------------------------|---------------------------------|----------------------|
|------------|-------------------------------------|---------------------------------|----------------------|

| Symbol | Parameter                                        | Min. | Тур. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|------|
| tRCY   | Read Cycle                                       | 175  |      |      | ns   |
| tA     | Access Time                                      |      |      | 175  | ns   |
| tCO    | Chip Enable to Output                            |      |      | 100  | ns   |
| tOD    | Output Disable to Output                         |      |      | 90   | ns   |
| tDF[1] | Data Output to High Z State                      | 0    |      | 70   | ns   |
| tOH    | Previous Data Read Valid After Change of Address | 0    |      |      | ns   |

### WRITE CYCLE

| Symbol | Parameter            | Min. | Typ. | Max. | Uni |
|--------|----------------------|------|------|------|-----|
| tWCY   | Write Cycle          | 175  |      |      | ns  |
| tAW    | Write Delay          | 0    |      |      | ns  |
| tCW    | Chip Enable to Write | 100  |      |      | ns  |
| tDW    | Data Setup           | 100  |      |      | ns  |
| tDH    | Data Hold            | 0    |      |      | ns  |
| tWP    | Write Pulse          | 150  |      |      | ns  |
| tWR    | Write Recovery       | 0    |      |      | ns  |

NOTE: 1. tDF is with respect to the trailing edge of CE1, CE2, or OD, whichever comes first.

5

### A.C. CHARACTERISTICS - SY21H11-2

**READ CYCLE**  $T_A = 0^{\circ}C$  to  $55^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol | Parameter                                        | Min. | Typ. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|------|
| tRCY   | Read Cycle                                       | 200  |      |      | ns   |
| tA     | Access Time                                      |      |      | 200  | ns   |
| tco    | Chip Enable to Output                            |      |      | 120  | ns   |
| tOD    | Output Disable to Output                         |      |      | 100  | ns   |
| tDF[1] | Data Output to High Z State                      | 0    |      | 80   | ns   |
| tон    | Previous Data Read Valid After Change of Address | 0    |      |      | ns   |

### WRITE CYCLE

5

| Symbol          | Parameter            | Min. | Тур. | Max. | Unit |
|-----------------|----------------------|------|------|------|------|
| tWCY            | Write Cycle          | 200  |      |      | ns   |
| tAW             | Write Delay          | 0    |      |      | ns   |
| tCW             | Chip Enable to Write | 120  |      |      | ns   |
| tDW             | Data Setup           | 120  |      |      | ns   |
| <sup>t</sup> DH | Data Hold            | 0    |      |      | ns   |
| tWP             | Write Pulse          | 170  |      |      | ns   |
| tWB             | Write Recovery       | 0    |      |      | ns   |

### A.C. CONDITIONS OF TEST

| Input Pulse Levels:                | +0.8V to 2.0V           |  |
|------------------------------------|-------------------------|--|
| Input Rise & Fall Times:           |                         |  |
| Timing Measurement Reference Level | Input: 1.5V             |  |
|                                    | Output:0.8V & 2.0V      |  |
| Output Load:                       | 1 TTL Gate & CL = 100pF |  |

### CAPACITANCE $T_A = 25^{\circ}C$ , f = 1 MHz

| Symbol | Test                                        | Typ. | Max | Unit |
|--------|---------------------------------------------|------|-----|------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 4    | 8   | pF   |
| COUT   | Output Capacitance VOUT = 0V                | 10   | 15  | pF   |

TIMING DIAGRAMS

READ CYCLE

### WRITE CYCLE





5





### 256 x 4 Static Random Access Memory

# SY2112

MEMORY PRODUCTS

### Synertek<sup>®</sup>

- Organization 256 Words by 4 Bits
- Common Data Input and Output
- Single +5V Supply Voltage
- Directly TTL Compatible All Inputs and Outputs
- Static MOS No Clocks or Refreshing Required
- Access Time 250/350/450/500 ns
- Simple Memory Expansion Chip Enable Input

The SY2112 is a 256 word by 4 bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided.

The SY2112 is designed for memory applications in small systems where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. A separate Chip



#### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range            |
|-----------------|-----------------|----------------|---------------------------------|
| SYP2112A-2      | Plastic DIP     | 250nsec        | 0°C to 70°C                     |
| SYC2112A-2      | Ceramic DIP     | 250nsec        | 0°C to 70°C                     |
| SYP2112A        | Plastic DIP     | 350nsec        | 0°C to 70°C                     |
| SYC2112A        | Ceramic DIP     | 350nsec        | 0°C to 70°C                     |
| SYP2112A-4      | Plastic DIP     | 450nsec        | 0°C to 70°C                     |
| SYC2112A-4      | Ceramic DIP     | 450nsec        | 0°C to 70°C                     |
| SYP2112-1       | Plastic DIP     | 500nsec        | 0°C to 70°C                     |
| SYC2112-1       | Ceramic DIP     | 500nsec        | $0^{\circ}$ C to $70^{\circ}$ C |

- Fully Decoded On-Chip Address Decode
- Inputs Protected All Inputs Have Protection Against Static Charge
- Low Cost Packaging 16 Pin Plastic Dual-In-Line Configuration
- Low Power Typically 150 mW
- Three-State Output OR-tie Capability

Enable lead allows easy selection of an individual package when outputs are OR-tied.

The SY2112 is fabricated with ion implanted Nchannel silicon gate technology. This technology allows the design and production of high performance, easy-to-use MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's ion implanted silicon gate technology also provides excellent protection against contamination. This permits the use of low cost plastic packaging.

#### **BLOCK DIAGRAM**



RAMs

5

Synertek<sup>®</sup> • P.O. Box 552

Santa Clara, CA 95052 3-37 Telephone (408) 984-8900

TWX: 910-338-0135 B-5K-11/77



### **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Temperature Under Bias | 0°C to 70°C     |
|--------------------------------|-----------------|
| Storage Temperature            | -65°C to +150°C |
| Voltage On Any Pin             |                 |
| With Respect to Ground         | -0.5V to +7V    |
| Power Dissipation              | 1 Watt          |
|                                |                 |

### **\*COMMENT**

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### D. C. AND OPERATING CHARACTERISTICS - SY2112A, SY2112A-2, SY2112A-4

| $T_A = 0^\circ C$ to $70^\circ C$ | VCC = 5V | ±5% unless | otherwise | specified. |
|-----------------------------------|----------|------------|-----------|------------|
|-----------------------------------|----------|------------|-----------|------------|

| Symbol | Parameter             | Min. | Typ. (1) | Max. | Unit | Test Conditions                                                              |
|--------|-----------------------|------|----------|------|------|------------------------------------------------------------------------------|
| LI     | Input Current         |      |          | 10   | μA   | V <sub>IN</sub> = 0 to 5.25V                                                 |
| LOH    | I/O Leakage Current   |      |          | 15   | μA   | $\overline{CE} = 2.2V, V_{1/O} = 4.0V$                                       |
| LOL    | I/O Leakage Current   |      |          | -50  | μA   | CE = 2.2V, VI/O = 0.45V                                                      |
| ICC1   | Power Supply Current  |      | 30       | 50   | mA   | V <sub>IN</sub> = 5.25V, I <sub>I/O</sub> = 0mA                              |
| ICC2   | Power Supply Current  |      |          | 55   | mA   | $T_A = 25^{\circ}C$<br>$V_{IN} = 5.25V, I_{I/O} = 0mA$<br>$T_A = 0^{\circ}C$ |
| VIL    | Input "Low" Voltage   | -0.5 |          | +0.8 | V    |                                                                              |
| VIH    | Input "High" Voltage  | 2.0  |          | Vcc  | v    |                                                                              |
| VOL    | Output "Low" Voltage  |      |          | +0.4 | v    | IOL = 3.2mA                                                                  |
| VOH    | Output "High" Voltage | 2.4  |          |      | v    | I <sub>OH</sub> = -150μA                                                     |

NOTES: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

### D. C. AND OPERATING CHARACTERISTICS - SY2112-1

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol | Parameter             | Min. | Typ. (1) | Max.  | Unit | Test Conditions                                                          |
|--------|-----------------------|------|----------|-------|------|--------------------------------------------------------------------------|
| ILI    | Input Current         |      |          | 10    | μA   | V <sub>IN</sub> = 0 to 5.25V                                             |
| LOH    | I/O Leakage Current   |      |          | 15    | μA   | CE = 2.2V, VI/O = 4.0V                                                   |
| LOL    | I/O Leakage Current   |      |          | -50   | μA   | CE = 2.2V, VI/O = 0.45V                                                  |
| ICC1   | Power Supply Current  |      | 30       | 60    | mA   | V <sub>IN</sub> = 5.25V, I <sub>I/O</sub> = 0mA<br>T <sub>A</sub> = 25°C |
| ICC2   | Power Supply Current  |      |          | 70    | mA   | V <sub>IN</sub> = 5.25V, I <sub>I/O</sub> = 0mA<br>T <sub>A</sub> = 0°C  |
| VIL    | Input "Low" Voltage   | -0.5 |          | +0.65 | v    |                                                                          |
| VIH    | Input "High" Voltage  | 2.2  |          | Vcc   | V    |                                                                          |
| VOL    | Output "Low" Voltage  |      |          | +0.45 | V    | IOL = 2mA                                                                |
| VOH    | Output "High" Voltage | 2.2  |          |       | V    | IOH = -150μA                                                             |

NOTES: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.
### A. C. CHARACTERISTICS – SY2112A-2

5

| READ CYCLE | $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified. |
|------------|-----------------------------------------------------------------------------------------|
|------------|-----------------------------------------------------------------------------------------|

| Symbol | Parameter                                           | Min. | Max. | Unit |
|--------|-----------------------------------------------------|------|------|------|
| tRCY   | Read Cycle                                          | 250  |      | ns   |
| tA     | Access Time                                         |      | 250  | ns   |
| tCO    | Chip Enable to Output Time                          |      | 130  | ns   |
| tCD    | Chip Enable to Output Disable Time                  | 0    | 100  | ns   |
| tон    | Previous Read Data Valid After Change<br>of Address | 0    |      | ns   |

### WRITE CYCLE NO. 1 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol | Parameter                       | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| tWCY1  | Write Cycle                     | 250  |      | ns   |
| tAW1   | Address to Write Setup Time     | 0    |      | ns   |
| tDW1   | Write Setup Time                | 150  |      | ns   |
| tWP1   | Write Pulse Width               | 250  |      | ns   |
| tCS1   | Chip Enable Setup Time          | 0    | 100  | ns   |
| tCH1   | Chip Enable Hold Time           | 0    |      | ns   |
| tWR1   | Write Recovery Time             | 0    |      | ns   |
| tDH1   | Data Hold Time                  | 0    |      | ns   |
| tCW1   | Chip Enable to Write Setup Time | 150  |      | ns   |

### WRITE CYCLE NO. 2 T<sub>A</sub> = $0^{\circ}$ C to $70^{\circ}$ C, V<sub>CC</sub> = 5V ±5%

| Symbol | Parameter                    | Min. | Max. | Unit |
|--------|------------------------------|------|------|------|
| tWCY2  | Write Cycle                  | 250  |      | ns   |
| tAW2   | Address to Write Setup Time  | 0    |      | ns   |
| tDW2   | Write Setup Time             | 150  |      | ns   |
| tWD2   | Write To Output Disable Time |      | 100  | ns   |
| tCS2   | Chip Enable Setup Time       | 0    |      | ns   |
| tCH2   | Chip Enable Hold Time        | 0    |      | ns   |
| tWR2   | Write Recovery Time          | 0    |      | ns   |
| tDH2   | Data Hold Time               | 0    |      | ns   |

### A. C. CHARACTERISTICS - SY2112A

READ CYCLE  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol | Parameter                                           | Min. | Max. | Unit |
|--------|-----------------------------------------------------|------|------|------|
| tRCY   | Read Cycle                                          | 350  |      | ns   |
| tA     | Access Time                                         |      | 350  | ns   |
| tCO    | Chip Enable to Output Time                          |      | 170  | ns   |
| tCD    | Chip Enable to Output Disable Time                  | 0    | 130  | ns   |
| tон    | Previous Read Data Valid After Change<br>of Address | 0    |      | ns   |

#### A. C. CHARACTERISTICS - SY2112A (Cont.)

WRITE CYCLE NO. 1  $T_A = 0^{\circ}C$  to 70°C, V<sub>CC</sub> = 5V ±5%

| Symbol | Parameter                       | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| tWCY1  | Write Cycle                     | 350  | 100  | ns   |
| tAW1   | Address to Write Setup Time     | 0    |      | ns   |
| tDW1   | Write Setup Time                | 200  |      | ns   |
| tWP1   | Write Pulse Width               | 300  |      | ns   |
| tCS1   | Chip Enable Setup Time          | 0    |      | ns   |
| tCH1   | Chip Enable Hold Time           | 0    |      | ns   |
| tWR1   | Write Recovery Time             | 0    |      | ns   |
| tDH1   | Data Hold Time                  | 0    |      | ns   |
| tCW1   | Chip Enable to Write Setup Time | 200  |      | ns   |

WRITE CYCLE NO. 2 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V  $\pm$ 5%

| Symbol | Parameter                    | Min. | Max. | Unit |
|--------|------------------------------|------|------|------|
| tWCY2  | Write Cycle                  | 350  |      | ns   |
| tAW2   | Address to Write Setup Time  | 0    |      | ns   |
| tDW2   | Write Setup Time             | 200  |      | ns   |
| tWD2   | Write To Output Disable Time |      | 130  | ns   |
| tCS2   | Chip Enable Setup Time       | 0    |      | ns   |
| tCH2   | Chip Enable Hold Time        | 0    |      | ns   |
| tWR2   | Write Recovery Time          | 0    |      | ns   |
| tDH2   | Data Hold Time               | 0    |      | ns   |

#### A. C. CHARACTERISTICS - SY2112A-4

READ CYCLE  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified.

| Symbol | Parameter                             | Min. | Max. | Unit |
|--------|---------------------------------------|------|------|------|
| tRCY   | Read Cycle                            | 450  |      | ns   |
| tA     | Access Time                           |      | 450  | ns   |
| tco    | Chip Enable to Output Time            |      | 200  | ns   |
| tCD    | Chip Enable to Output Disable Time    | 0    | 150  | ns   |
| tOH    | Previous Read Data Valid After Change | 0    |      | ns   |
|        | of Address                            |      |      |      |

WRITE CYCLE NO. 1 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V  $\pm$ 5%

| Symbol | Parameter                       | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| tWCY1  | Write Cycle                     | 450  |      | ns   |
| tAW1   | Address to Write Setup Time     | 0    | 100  | ns   |
| tDW1   | Write Setup Time                | 250  |      | ns   |
| tWP1   | Write Pulse Width               | 350  |      | ns   |
| tCS1   | Chip Enable Setup Time          | 0    |      | ns   |
| tCH1   | Chip Enable Hold Time           | 0    |      | ns   |
| tWR1   | Write Recovery Time             | 0    |      | ns   |
| tDH1   | Data Hold Time                  | 0    |      | ns   |
| tCW1   | Chip Enable to Write Setup Time | 250  |      | ns   |

## A. C. CHARACTERISTICS - SY2112A-4 (Cont.)

### WRITE CYCLE NO. 2 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol | Parameter                    | Min. | Max. | Unit |
|--------|------------------------------|------|------|------|
| tWCY2  | Write Cycle •                | 450  |      | ns   |
| tAW2   | Address to Write Setup Time  | 0    |      | ns   |
| tDW2   | Write Setup Time             | 250  |      | ns   |
| tWD2   | Write To Output Disable Time |      | 150  | ns   |
| tCS2   | Chip Enable Setup Time       | 0    |      | ns   |
| tCH2   | Chip Enable Hold Time        | 0    |      | ns   |
| tWR2   | Write Recovery Time          | 0    |      | ns   |
| tDH2   | Data Hold Time               | 0    |      | ns   |

#### A. C. CHARACTERISTICS - SY2112-1

READ CYCLE  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol | Parameter                                           | Min. | Max. | Unit | Test Conditions                       |
|--------|-----------------------------------------------------|------|------|------|---------------------------------------|
| tRCY   | Read Cycle                                          | 500  |      | ns   | t <sub>r</sub> , t <sub>f</sub> ≤20ns |
| tA     | Access Time                                         |      | 500  | ns   | 0.65V ≥ V <sub>IN</sub> ≥ 2.2V        |
| tco    | Chip Enable To Output Time                          |      | 350  | ns   | Timing Reference = 1.5                |
| tCD    | Chip Enable To Output Disable Time                  | 0    | 150  | ns   | Load = 1 TTL Gate                     |
| tOH    | Previous Read Data Valid After Change<br>of Address | 0    |      | ns   | C <sub>L</sub> = 100pF                |

### WRITE CYCLE NO. 1 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol | Parameter                       | Min. | Max. | Unit | Test Conditions                        |
|--------|---------------------------------|------|------|------|----------------------------------------|
| tWCY1  | Write Cycle                     | 500  |      | ns   | t <sub>r</sub> , t <sub>f</sub> ≤20ns  |
| tAW1   | Address To Write Setup Time     | 100  |      | ns   | $0.65 \vee \ge \vee_{IN} \ge 2.2 \vee$ |
| tDW1   | Write Setup Time                | 200  |      | ns   | Timing Reference = 1.5V                |
| tWP1   | Write Pulse Width               | 300  |      | ns   | Load = 1 TTL Gate                      |
| tCS1   | Chip Enable Setup Time          | 0    | 100  | ns   | CL = 100pF                             |
| tCH1   | Chip Enable Hold Time           | 0    |      | ns   |                                        |
| tWR1   | Write Recovery Time             | 50   |      | ns   |                                        |
| tDH1   | Data Hold Time                  | 100  |      | ns   |                                        |
| tCW1   | Chip Enable to Write Setup Time | 200  |      | ns   |                                        |

### WRITE CYCLE NO. 2 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol | Parameter                    | Min. | Max. | Unit | Test Conditions                       |
|--------|------------------------------|------|------|------|---------------------------------------|
| tWCY2  | Write Cycle                  | 500  |      | ns   | t <sub>r</sub> , t <sub>f</sub> ≤20ns |
| tAW2   | Address To Write Setup Time  | 100  |      | ns   | 0.65V ≥ V <sub>IN</sub> ≥ 2.2V        |
| tDW2   | Write Setup Time             | 200  |      | ns   | Timing Reference = 1.5                |
| twD2   | Write To Output Disable Time | 100  |      | ns   | Load = 1 TTL Gate                     |
| tCS2   | Chip Enable Setup Time       | 0    |      | ns   | CL = 100pF                            |
| tCH2   | Chip Enable Hold Time        | 0    |      | ns   |                                       |
| tWR2   | Write Recovery Time          | 50   |      | ns   |                                       |
| tDH2   | Data Hold Time               | 100  |      | ns   |                                       |



#### CAPACITANCE

ADDRESS

|        | Test                                                       | Limits (pF) |      |  |
|--------|------------------------------------------------------------|-------------|------|--|
| Symbol | Test                                                       | Тур.        | Max. |  |
| CIN    | Input Capacitance<br>(All Input Pins) V <sub>IN</sub> = 0V | 4           | 8    |  |
| C1/0   | $I/O$ Capacitance $V_{I/O} = 0V$                           | 10          | 18   |  |

#### WRITE CYCLE #2 T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V±5%

- tCS2

tWD2-

+tAW2-

tWCY2-

tDW2

DATA IN STABLE

tCH2

- tDH2(1)

twR2-



NOTE 1. Data Hold Time. (TOH) is reference to the trailing edge of CHIP

WRITE CYCLE #1  $T_A = 0^{\circ}C$  to 70°C,  $V_{CC} = 5V\pm5\%$ 



### A.C. CONDITIONS OF TEST

| Input Pulse Leads                         | 0.8 to 2.0 Volt  |
|-------------------------------------------|------------------|
| Input Pulse Rise and Fall Times           | 10 nsec          |
| Timing Measurement Reference Level: Input | 1.5 Volt         |
| Output                                    | 0.8 and 2.0 Volt |
| Output Load 1 TTL Gate a                  | ind CL = 100 pF  |



#### MOLDED PACKAGE



5

Svnertek®

P.O. Box 552 Santa Clara, CA 95052

. Telephone (408) 984-8900 3-42

TWX: 910-338-0135

.



**Synertek**<sup>®</sup>

## 256 x 4 Static Random Access Memory

## SY21H12

## MEMORY PRODUCTS

- Organization-256 Words By 4 Bits
- Common Data Input and Output
- Single +5V Supply Voltage
- Directly TTL Compatible All Inputs and Outputs
- Access Time 175/200 ns
- Simple Memory Expansion Chip Enable Input

The SY21H12 is a 256 word by 4 bit static random access memory element using N-channel MOS devices integrated on a monolithic array. It uses fully DC stable (static) circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided.

The SY21H12 is designed for memory applications in small systems where high performance, low cost, large bit storage, and simple interfacing are important design objectives.

It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. A separate Chip

- Fully Decoded On-Chip Address Decode
- Inputs Protected All Inputs Have Protection Against Static Charge
- Low Cost Packaging 16 Pin Plastic Dual-In-Line Configuration
- Three-State Output OR-Tie Capability

Enable lead allows easy selection of an individual package when outputs are OR-tied.

The SY21H12 is fabricated with ion implanted Nchannel silicon gate technology. This technology allows the design and production of high performance, easy-to-use MOS circuits and provides a higher functional density on a monolithic chip than either conventional MOS technology or N-channel silicon gate technology.

Synertek's ion implanted silicon gate technology also provides excellent protection against contamination. This permits the use of low cost packaging.



# RAMs

Synertek<sup>®</sup> • P.O. Box 552

Santa Clara, CA 95052 3-43 Telephone (408) 984-8900

TWX: 910-338-0135

<sup>13</sup> 

#### **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Temperature Under Bias | 0°C to 55°C    |
|--------------------------------|----------------|
| Storage Temperature            | -65°C to 150°C |
| Voltage On Any Pin             |                |
| With Respect to Ground         | -0.5V to +7V   |
| Power Dissipation              | 1 Watt         |
|                                |                |

#### \*COMMENTS

Stresses above those liste under "Absolute Maximum Ratings" may cause damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### D. C. AND OPERATING CHARACTERISTICS

 $T_A = 0^{\circ}C$  to 55°C,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified.

| Symbol | Parameter             | Min. | Typ.(1) | Max. | Unit | Test Conditions                                                          |
|--------|-----------------------|------|---------|------|------|--------------------------------------------------------------------------|
| LI     | Input Current         |      |         | 10   | μA   | V <sub>IN</sub> = 0 to 5.25V                                             |
| LOH    | I/O Leakage Current   |      |         | 15   | μA   | $\overline{CE}$ = 2.2V, V <sub>1/O</sub> = 4.0V                          |
| LOL    | I/O Leakage Current   |      |         | -50  | μA   | $\overline{CE}$ = 2.2V, V <sub>1/O</sub> = 0.45V                         |
| ICC1   | Power Supply Current  |      | 50      | 80   | mA   | V <sub>IN</sub> = 5.25V, I <sub>I/O</sub> = 0mA<br>T <sub>A</sub> = 25°C |
| ICC2   | Power Supply Current  |      |         | 90   | mA   | V <sub>IN</sub> = 5.25V, I <sub>I/O</sub> = 0mA                          |
| VIL    | Input ''Low'' Voltage | -0.5 |         | +0.8 | v    | $T_A = 0^{\circ}C$                                                       |
| VIH    | Input "High" Voltage  | 2.0  |         | Vcc  | V    |                                                                          |
| VOL    | Output "Low" Voltage  |      |         | +0.4 | V    | IOL = 3.2mA                                                              |
| VOH    | Output "High" Voltage | 2.4  |         |      | v    | I <sub>OH</sub> = -150μA                                                 |

NOTE: 1. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage.

#### A. C. CHARACTERISTICS - SY21H12

READ CYCLE  $T_A = 0^{\circ}C$  to  $55^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified

| Symbol | Parameter                             | Min. | Max. | Unit |
|--------|---------------------------------------|------|------|------|
| tRCY   | Read Cycle                            | 175  |      | ns   |
| tA     | Access Time                           |      | 175  | ns   |
| tCO    | Chip Enable to Output Time            |      | 110  | ns   |
| tCD    | Chip Enable to Output Disable Time    | 0    | 70   | ns   |
| tон    | Previous Read Data Valid After Change | 0    |      | ns   |
|        | of Address                            |      |      |      |

#### WRITE CYCLE NO. 1 T<sub>A</sub> = $0^{\circ}$ C to $55^{\circ}$ C, V<sub>CC</sub> = 5V ±5%

| Symbol | Parameter                       | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| tWCY1  | Write Cycle                     | 175  |      | ns   |
| tAW1   | Address to Write Setup Time     | 0    |      | ns   |
| tDW1   | Write Setup Time                | 100  |      | ns   |
| tWP1   | Write Pulse Width               | 150  |      | ns   |
| tCS1   | Chip Enable Setup Time          | 0    | 50   | ns   |
| tCH1   | Chip Enable Hold Time           | 0    |      | ns   |
| tWR1   | Write Recovery Time             | 0    |      | ns   |
| tDH1   | Data Hold Time                  | 0    |      | ns   |
| tCW1   | Chip Enable to Write Setup Time | 100  |      | ns   |

| Symbol           | Parameter                    | Min. | Max. | Unit |
|------------------|------------------------------|------|------|------|
| tWCY2            | Write Cycle                  | 175  |      | ns   |
| tAW2             | Address to Write Setup Time  | 0    |      | ns   |
| tDW2             | Write Setup Time             | 100  |      | ns   |
| tWD2             | Write to Output Disable Time |      | 70   | ns   |
| tCS2             | Chip Enable Setup Time       | 0    |      | ns   |
| tCH2             | Chip Enable Hold Time        | 0    |      | ns   |
| tWR2             | Write Recovery Time          | 0    |      | ns   |
| <sup>t</sup> DH2 | Data Hold Time               | 0    |      | ns   |

#### WRITE CYCLE NO. 2 T<sub>A</sub> = $0^{\circ}$ C to $55^{\circ}$ C, V<sub>CC</sub> = 5V ±5%

#### A. C. CHARACTERISTICS – SY21H12-2

READ CYCLE  $T_A = 0^{\circ}C$  to 55°C,  $V_{CC} = 5V \pm 5\%$  unless otherwise specified

| Symbol | Parameter                             | Min. | Max. | Unit |
|--------|---------------------------------------|------|------|------|
| tRCY   | Read Cycle                            | 200  |      | ns   |
| tA     | Access Time                           |      | 200  | ns   |
| tCO    | Chip Enable to Output Time            |      | 120  | ns   |
| tCD    | Chip Enable to Output Disable Time    | 0    | 80   | ns   |
| tОН    | Previous Read Data Valid After Change | 0    |      | ns   |
|        | of Address                            |      |      |      |

### WRITE CYCLE NO. 1 T<sub>A</sub> = 0°C to 55°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol           | Parameter                       | Min. | Max. | Unit |
|------------------|---------------------------------|------|------|------|
| tWCY1            | Write Cycle                     | 200  |      | ns   |
| tAW1             | Address to Write Setup Time     | 0    |      | ns   |
| <sup>t</sup> DW1 | Write Setup Time                | 120  |      | ns   |
| tWP1             | Write Pulse Width               | 170  |      | ns   |
| tCS1             | Chip Enable Setup Time          | 0    | 50   | ns   |
| <sup>t</sup> CH1 | Chip Enable Hold Time           | 0    |      | ns   |
| tWR1             | Write Recovery Time             | 0    |      | ns   |
| <sup>t</sup> DH1 | Data Hold Time                  | 0    |      | ns   |
| tCW1             | Chip Enable to Write Setup Time | 120  |      | ns   |

## WRITE CYCLE NO. 2 TA = 0°C to 55°C, V<sub>CC</sub> = 5V $\pm$ 5%

| Symbol | Parameter                    | Min. | Max.         | Unit |
|--------|------------------------------|------|--------------|------|
| tWCY2  | Write Cycle                  | 200  |              | ns   |
| tAW2   | Address to Write Setup Time  | 0    |              | ns   |
| tDW2   | Write Setup Time             | 120  |              | ns   |
| tWD2   | Write to Output Disable Time |      | 80           | ns   |
| tCS2   | Chip Enable Setup Time       | 0    | 1.1.0 -1.1.0 | ns   |
| tCH2   | Chip Enable Hold Time        | 0    |              | ns   |
| tWR2   | Write Recovery Time          | 0    |              | ns   |
| tDH2   | Data Hold Time               | 0    | 1            | ns   |

## SY21H12



R

Synertek<sup>®</sup>

Santa Clara, CA 95052

P.O. Box 552

Telephone (408) 984-8900

TWX: 910-338-0135

.

3-46

.



## 1024x4 Static Random Access Memory

## SY2114 MEMORY PRODUCTS

- 300 ns Maximum Access
- Low Operating Power Dissipation 0.1 mW/Bit
- No Clocks or Strobes Required
- Identical Cycle and Access Times
- Single +5V Supply

The SY2114 is a 4096-Bit static Random Access Memory organized 1024 words by 4-bits and is fabricated using Synertek's N-channel Silicon-Gate MOS technology. It is designed using fully DC stable (static) circuitry in both the memory array and the decoding and therefore requires no clock or refreshing to operate. Address setup times are not required and the data is read out nondestructively with the same polarity as the input data. Common Input/Output pins are provided to simplify design of the bus oriented systems, and can drive 2 TTL loads.

#### PIN CONFIGURATION

|                |   |      | _  |                   |
|----------------|---|------|----|-------------------|
| A <sub>6</sub> | 1 |      | 18 | □ v <sub>cc</sub> |
| A5             | 2 |      | 17 | A7                |
| A4 🗆           | 3 |      | 16 | A8                |
| A3 🗆           | 4 |      | 15 | □ A <sub>9</sub>  |
| A0             | 5 | 2114 | 14 | 1/01              |
| A1 🗆           | 6 |      | 13 | 1/0 <sub>2</sub>  |
| A2             | 7 |      | 12 | 1/03              |
| cs 🗆           | 8 |      | 11 | 1/04              |
|                | 9 |      | 10 | WE WE             |
|                |   |      |    |                   |

#### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Supply<br>Current<br>(Max) | Temperature<br>Range            |  |
|-----------------|-----------------|----------------|----------------------------|---------------------------------|--|
| SYC2114         | Ceramic         | 450nsec        | 100mamp                    | $0^{\circ}$ C to $70^{\circ}$ C |  |
| SYP2114         | Molded          | 450nsec        | 100mamp                    | 0°C to 70°C                     |  |
| SYC2114-3       | Ceramic         | 300nsec        | 100mamp                    | 0°C to 70°C                     |  |
| SYP2114-3       | Molded          | 300nsec        | 100mamp                    | $0^{\circ}$ C to $70^{\circ}$ C |  |
| SYC2114L        | Ceramic         | 450nsec        | 70mamp                     | 0°C to 70°C                     |  |
| SYP2114L        | Molded          | 450nsec        | 70mamp                     | 0°C to 70°C                     |  |
| SYC2114L-3      | Ceramic         | 300nsec        | 70mamp                     | 0°C to 70°C                     |  |
| SYP2114L-3      | Molded          | 300nsec        | 70mamp                     | $0^{\circ}C$ to $70^{\circ}C$   |  |
|                 |                 |                |                            |                                 |  |

- Totally TTL Compatible: All Inputs, Outputs, and Power Supply
- Common Data I/O
- 400 mv Noise Immunity
- High Density 18 Pin Package

The SY2114 is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are important design objectives. It is totally TTL compatible in all respects: inputs, outputs, and the single +5V supply. A separate Chip Select  $\overline{(CS)}$  input allows easy selection of an individual device when outputs are or-tied.

The SY2114 is packaged in an 18-pin DIP for the highest possible density and is fabricated with N-channel, lon Implanted, Silicon-Gate technology – a technology providing excellent performance characteristics as well as protection against contamination allowing the use of low cost packaging techniques.

#### **BLOCK DIAGRAM**



5

Synertek®

P.O. Box 552 • Santa Clara, CA 95052

Telephone (408) 984-8900 • TWX: 910-338-0135

#### ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias  | $-10^{\circ}$ C to $80^{\circ}$ C |
|-------------------------|-----------------------------------|
| Storage Temperature     | -65°C to 150°C                    |
| Voltage on Any Pin with |                                   |
| Respect to Ground       | -0.5V to +7V                      |
| Power Dissipation       | 1.0W                              |
|                         |                                   |

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

| D.C. CHARACTERISTICS | $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ (Unless Otherwise Specified) |
|----------------------|-------------------------------------------------------------------------------------------|
|----------------------|-------------------------------------------------------------------------------------------|

|        |                                        | 2114-3 | 3, 2114 | 2114L, 2114L-3 |     |      |                                                                       |  |
|--------|----------------------------------------|--------|---------|----------------|-----|------|-----------------------------------------------------------------------|--|
| Symbol | Parameter                              | Min    | Max     | Min            | Max | Unit | Conditions                                                            |  |
| ΙLI    | Input Load Current<br>(All input pins) |        | 10      |                | 10  | μA   | V <sub>IN</sub> = 0 to 5.25V                                          |  |
| LO     | I/O Leakage Current                    |        | 10      |                | 10  | μA   | $\overline{CS} = 2.0V,$<br>V <sub>1/O</sub> = 0.4V to V <sub>CC</sub> |  |
| ICC1   | Power Supply Current                   |        | 95      |                | 65  | mA   | $V_{CC} = 5.25V, I_{1/O} = 0 \text{ mA},$<br>$T_A = 25^{\circ}C$      |  |
| ICC2   | Power Supply Current                   |        | 100     |                | 70  | mA   | $V_{CC} = 5.25V, I_{1/O} = 0 \text{ mA},$<br>$T_A = 0^{\circ}C$       |  |
| VIL    | Input Low Voltage                      | -0.5   | 0.8     | -0.5           | 0.8 | V    |                                                                       |  |
| VIH    | Input High Voltage                     | 2.0    | Vcc     | 2.0            | Vcc | V    |                                                                       |  |
| VOL    | Output Low Voltage                     |        | 0.4     |                | 0.4 | V    | IOL = 3.2 mA                                                          |  |
| VOH    | Output High Voltage                    | 2.4    | Vcc     | 2.4            | Vcc | V    | IOH = -1.0 mA                                                         |  |

#### CAPACITANCE T<sub>A</sub> = 25°C, f = 1.0 MHz

| Symbol | Test                     | Тур | Max | Units |
|--------|--------------------------|-----|-----|-------|
| CI/O   | Input/Output Capacitance |     | 5   | pF    |
| CIN    | Input Capacitance        |     | 5   | pF    |

NOTE: This parameter is periodically sampled and not 100% tested.

### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ (Unless Otherwise Specified)

|            |                                 | 2114-3 | 2114-3,2114L-3 |     | 2114, 2114L |      |
|------------|---------------------------------|--------|----------------|-----|-------------|------|
| SYMBOL     | PARAMETER                       | MIN    | MAX            | MIN | MAX         | UNIT |
| READ CYCLE |                                 |        |                |     |             |      |
| tRC        | Read Cycle Time                 | 300    |                | 450 |             | nsec |
| tA         | Access Time                     |        | 300            |     | 450         | nsec |
| tCO        | Chip Select to Output Valid     |        | 100            |     | 120         | nsec |
| tCX        | Chip Select to Output Enabled   | 20     |                | 20  |             | nsec |
| tOTD       | Chip Deselect to Output Off     | 0      | 80             | 0   | 100         | nsec |
| tOHA       | Output Hold From Address Change | 50     |                | 50  |             | nsec |
| WRITECYCLE |                                 |        | Ì              | Ì   | 1 1         |      |
| tWC        | Write Cycle Time                | 300    |                | 450 |             | nsec |
| tAW        | Address to Write Setup Time     | 0      |                | 0   |             | nsec |
| tw         | Write Pulse Width               | 150    |                | 200 |             | nsec |
| tWR        | Write Release Time              | 0      |                | 0   |             | nsec |
| totw       | Write to Output Off             | 0      | 80             | 0   | 100         | nsec |
| tDW        | Data to Write Overlap           | 150    |                | 200 |             | nsec |
| tDH        | Data Hold                       | 0      |                | 0   |             | nsec |

| Input Pulse Levels                |
|-----------------------------------|
| Input Rise and Fall Time 10 n sec |
| Timing Measurement Levels: Input  |
| Output                            |
| Output Load 1TTL Gate and 100pF   |

RAMs



#### DATA STORAGE

When  $\overline{\text{WE}}$  is high, the data input buffers are inhibited to prevent erroneous data from being written into the array. As long as  $\overline{\text{WE}}$  remains high, the data stored cannot be affected by the Address, Chip Select, or Data I/O logic levels or timing transitions.

Data storage also cannot be affected by  $\overline{WE}$ ; Addresses, or the I/O ports as long as  $\overline{CS}$  is high. Either  $\overline{CS}$  or  $\overline{WE}$  or both can prevent extraneous writing due to signal transitions.

Data within the array can only be changed during Write time – defined as the overlap of  $\overline{\text{CS}}$  low and

 $\overline{\text{WE}}$  low. The addresses must be properly established during the entire Write time plus  $t_{\text{WR}}$ .

Internal delays are such that address decoding propagates ahead of data inputs and therefore no address setup time is required. If the Write time precedes the addresses, the data in previously addressed locations, or some other location, may be changed. Addresses must remain stable for the entire Write cycle but the Data Inputs may change. The data which is stable for tDW at the end of the Write time will be written into the addressed location.



5

G

P.O. Box 552

.

Santa Clara, CA 95052 3-50

Telephone (408) 984-8900

TWX: 910-338-0135

.



## 4096 x 1 Dynamic Random Access Memory

## SY4050

## **MEMORY** PRODUCTS

- 4096 x 1 Organization
- 18-Pin Package
- Multiplexed Data Input/Output 3 Performance Ranges:

| O I CITOITTUIT | o munges. |         |                             |   |
|----------------|-----------|---------|-----------------------------|---|
|                |           |         | READ,                       |   |
|                |           | READ OR | MODIFY                      |   |
|                | ACCESS    | WRITE   | WRITE                       |   |
|                | TIME      | CYCLE   | CYCLE                       |   |
|                | (MAX)     | (MIN)   | (MIN)                       |   |
| SY4050         | 300ns     | 470ns   | 730ns                       |   |
| SY4050-1       | 250ns     | 430ns   | 660ns                       |   |
| SY4050-2       | 200ns     | 400ns   | 600ns                       |   |
|                |           |         | and a second state from the | _ |

The SY4050 series is composed of high speed dynamic 4096-bit MOS random access memories, organized as 4096 one-bit words. N-channel silicon-gate technology is employed to optimize the speed/power/density trade-off. Three performance options are offered: 300ns access for the SY4050, 250ns for the SY4050-1, and 200ns for the SY4050-2. These options allow the system designer to more closely watch the memory performance to the capability of the processor.

All inputs except the chip enable are fully TTL-compatible and require no pull-up resistors. The input buffers allow a minimum 200 mV noise margin when

· Full TTL Campatibility on All Inputs (No Pull-Up Resistors Needed)

- Registers for Addresses Provided on Chip
- Open-Drain Output Buffer
- Single Low-Capacitance Clock
- Low-Power Dissipation
  - 420 mW Operating (Typical)
  - 0.1 mW Standby (Typical)
- N-Channel Silicon-Gate Technology

driven by a series 74 TTL device. The TTL-compatible open-drain buffer is guaranteed to drive 1 series 74 TTL gate. The low capacitance of address and control inputs precludes the need for specializided drivers. The SY4050 series uses only one clock (chip enable) to simplify system design. The low-capacitance chip enable input requires a positive voltage swing (12 volts), which can be driven by a variety of widely available drivers. The data input and output are multiplexed to facilitate compatibility with a common bus system. A 12 line address is available, which minimizes external control logic and optimizes system performance.



#### PIN CONFIGURATION

18

10

VBB

1/0 2

A1

R/W 6

A2 🗖 5

CE 7

A3 🗖 8

A4 9

A0 🗖 3

4

ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range |
|-----------------|-----------------|----------------|----------------------|
| SYP4050         | Plastic DIP     | 300nsec        | 0°C to 70°C          |
| SYC4050         | Ceramic DIP     | 300nsec        | 0°C to 70°C          |
| SYP4050-1       | Plastic DIP     | 250nsec        | 0°C to 70°C          |
| SYC4050-1       | Ceramic DIP     | 250nsec        | 0°C to 70°C          |
| SYP4050-2       | Plastic DIP     | 200nsec        | 0°C to 70°C          |
| SYC4050-2       | Ceramic DIP     | 200nsec        | 0°C to 70°C          |
|                 |                 |                |                      |

RAMs

Synertek<sup>®</sup>

P.O. Box 552

Santa Clara, CA 95052 3-51 Telephone (408) 984-8900 . TWX: 910-338-0135

.

#### ABSOLUTE MAXIMUM RATINGS

| Supply voltage, VDD (see Note 1)0.3 to 20V                         |
|--------------------------------------------------------------------|
| Supply voltage, VSS (see Note 1)0.3 to 20V                         |
| All input voltages (see Note 1)0.3 to 20V                          |
| Chip enable voltage (see Note 1)0.3 to 20V                         |
| Output voltage (operating with                                     |
| respect to VSS)2 to 7V                                             |
| Operating free-air temperature range $0^{\circ}C$ to $70^{\circ}C$ |
| Storage temperature range $\dots -55^{\circ}C$ to $150^{\circ}C$   |

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTE: 1. Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, VBB (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to VSS.

| Parameter                                                                 | Min.                 | Тур. | Max.   | Units |
|---------------------------------------------------------------------------|----------------------|------|--------|-------|
| Supply voltage, VDD                                                       | 11.4                 | 12   | 12.6   | V     |
| Supply voltage, V <sub>SS</sub>                                           |                      | 0    |        | V     |
| Supply voltage, VBB                                                       | -4.5                 | -5   | -5.5   | V     |
| High-level input voltage, VIH (all inputs except chip enable)             | 2.2                  |      | 5.5    | V     |
| High-level chip enable input voltage, V1H(CE)                             | V <sub>DD</sub> -0.6 |      | VDD +1 | V     |
| Low-level input voltage, VIL (all inputs except chip enable) (see Note 2) | -0.6                 |      | 0.6    | V     |
| Low-level chip enable input voltage, VIL(CE) (see Note 2)                 | -1                   |      | 0.6    | V     |
| Refresh time, t <sub>refresh</sub>                                        |                      |      | 2      | ms    |

NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only.

ELECTRICAL CHARACTERISTICS Over full ranges of recommended operating conditions,

 $T_A = 0^\circ$  to  $70^\circ C$  (unless otherwise noted)

| Symbol         | Parameter                                                                   | Test Con                                                                                                                                  | ditions                  | Min.                   | Typ <sup>(1)</sup> | Max. | Units  |
|----------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------|--------------------|------|--------|
| Voh<br>Vol     | High-level output voltage<br>Low-level output voltage                       | $t_a$ = guaranteed maximum access time,<br>R <sub>L</sub> = 2.2 k $\Omega$ to 5.5V, C <sub>L</sub> =50 pF,<br>Load = 1 series 74 TTL gate |                          | 2.4<br>V <sub>SS</sub> |                    | 0.4  | v<br>v |
| IOL            | Low-level output current                                                    | t <sub>a</sub> = guaranteed maximum access time,<br>C <sub>L</sub> = 50 pF, V <sub>OL</sub> = 0.4V                                        |                          | 5                      |                    |      | mA     |
| I <sub>I</sub> | Input current (all inputs including I/O except chip enable)                 | V <sub>I</sub> = -0.6 to 5.5V                                                                                                             |                          |                        |                    | 10   | μA     |
| II(CE)         | Chip enable input current                                                   | V <sub>I</sub> = -1 to 13.2V                                                                                                              |                          |                        |                    | 10   | μA     |
| IDD            | Supply current from VDD                                                     | VIH(CE) = 13.2V                                                                                                                           | 4050<br>4050-1           |                        | 35                 | 60   | mA     |
|                |                                                                             |                                                                                                                                           | 4050-2                   |                        | 35                 | 70   | ]      |
| DD             | Supply current from VDD, standby                                            | VIL(CE) = 0.6V                                                                                                                            |                          |                        | 10                 | 200  | μΑ     |
| IDD(av)        | Average supply current from VDD<br>during read or write cycle               | Minimum cycle                                                                                                                             | 4050<br>4050-1<br>4050-2 |                        | 32<br>35<br>38     |      | mA     |
| IDD(av)        | Average supply current from V <sub>DD</sub> during read, modify write cycle | timing                                                                                                                                    | 4050<br>4050-1<br>4050-2 |                        | 32<br>35<br>38     |      | mA     |
| IBB            | Supply current from VBB                                                     | V <sub>BB</sub> = -5.5V,<br>V <sub>SS</sub> = 0V                                                                                          | V <sub>DD</sub> = 12.6V, |                        | 5                  | 100  | μA     |

NOTE 1: All typical values are at  $T_A = 25^{\circ}C$ .

Capacitance at V<sub>DD</sub> = 12V, V<sub>SS</sub> = 0V, V<sub>BB</sub> = -5V, V<sub>I</sub>(CE) = 0V, V<sub>I</sub> = 0V, f = 1MHz, T<sub>A</sub> = 0°C to 70°C (Unless otherwise noted)

| Symbol  | Parameter                          | Test Conditions  | Min. | Typ <sup>(1)</sup> | Max. | Unit |
|---------|------------------------------------|------------------|------|--------------------|------|------|
| Ci(ad)  | Input capacitance address inputs   |                  |      | 5                  | 7    | pF   |
| 0       |                                    | VI(CE) = 12V     |      | 24                 | 28   | pF   |
| Ci(CE)  | Input capacitance clock input      | $V_{I(CE)} = 0V$ |      | 29                 | 33   | pF   |
| Ci(R/W) | Input capacitance read/write input |                  |      | 5                  | 7    | pF   |
| C(I/O)  | I/O terminal capacitance           |                  |      | 7                  | 9    | pF   |

NOTE 1: All typical values are at  $T_A = 25^{\circ}C$ .

Write cycle timing requirements over recommended supply voltage range,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ .

| Cumbed.                | Devenuetar                            | 40   | 050  | 405  | 50-1 | 40   | 50-2 |      |
|------------------------|---------------------------------------|------|------|------|------|------|------|------|
| Symbol                 | Parameter                             | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| <sup>t</sup> c(wr)     | Write cycle time                      | 470  |      | 430  |      | 400  |      | ns   |
| tw(CEH)                | Pulse width, chip enable high         | 300  | 4000 | 260  | 4000 | 230  | 4000 | ns   |
| <sup>t</sup> w(CEL)    | Pulse width, chip enable low          | 130  |      | 130  |      | 130  |      | ns   |
| <sup>t</sup> w(wr)     | Write pulse width                     | 200  |      | 190  |      | 180  |      | ns   |
| tr(CE)                 | Chip enable rise time                 |      | 40   |      | 40   |      | 40   | ns   |
| tf(CE)                 | Chip enable fall time                 |      | 40   |      | 40   |      | 40   | ns   |
| t <sub>su(ad)</sub>    | Address setup time                    | 01   |      | 01   |      | 01   |      | ns   |
| <sup>t</sup> su(da-wr) | Data-to-write setup time*             | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>su(wr)</sub>    | Write-pulse setup time                | 240↓ |      | 220↓ |      | 210↓ |      | ns   |
| td(CEH-wr)             | Chip-enable-high-to-write delay time† |      | 401  |      | 40↑  |      | 401  | ns   |
| th(ad)                 | Address hold time                     | 150↑ |      | 1501 |      | 150↑ |      | ns   |
| <sup>t</sup> h(da)     | Data hold time                        | 40↓  |      | 40↓  |      | 40↓  |      | ns   |

 $^{\dagger}$   $\downarrow$  The arrow indicates the edge of the chip enable pulse used for reference:  $\dagger$  for the rising edge,  $\downarrow$  for the falling edge.

\*If  $R/\overline{W}$  is low before CE goes high, then I/O (data in) must be valid when CE goes high.

The write pulse must go low at least  $t_{su(wr)}$  minimum before CE goes low. If R/W remains high more than  $t_{d(CEH-wr)}$  maximum (40 ns) after CE goes high, the data-in driver must be disabled until R/W goes low since additional power to overcome the output buffer may be required when writing in a high with some of the faster devices (see comments on Region 1 under read, modify write timing diagram).

#### WRITE CYCLE TIMING



NOTE: For the chip enable input, high and low timing points are 3.0V (high) and 1.0V (low). Other timing points are 0.6V (low) and 2.2V (high). Output timing points are 0.4V (low) and 2.4V (high).

\*The write pulse must go low at least  $t_{su(wr)}$  minimum before CE goes high. If R/W remains high more than  $t_d(CEL wr)$  maximum (60 ns) after CE goes low, the data-in driver must be disabled until R/W goes low since additional power to overcome the output buffer may be required when writing in a high with some of the faster devices. During  $t_d(CEH wr)$ , R/W is permitted to change from high to low only.

5

RAMs

| C                  | Deserved                      | 40   | 4050-1 |      | 4050-2 |      |      |      |
|--------------------|-------------------------------|------|--------|------|--------|------|------|------|
| Symbol             | Parameter                     | Min. | Max.   | Min. | Max.   | Min. | Max. | Unit |
| tc(rd)             | Read cycle time               | 470  |        | 430  |        | 400  |      | ns   |
| tw(CEH)            | Pulse width, chip enable high | 300  | 4000   | 260  | 4000   | 230  | 4000 | ns   |
| tw(CEL)            | Pulse width, chip enable low  | 130  |        | 130  |        | 130  |      | ns   |
| tr(CE)             | Chip enable rise time         |      | 40     |      | 40     |      | 40   | ns   |
| tf(CE)             | Chip enable fall time         |      | 40     |      | 40     |      | 40   | ns   |
| tsu(ad)            | Address setup time            | 01   |        | 01   |        | 01   |      | ns   |
| tsu(rd)            | Read setup time               | 0↑   |        | 0↑   |        | 01   |      | ns   |
| <sup>t</sup> h(ad) | Address hold time             | 150↑ |        | 1501 |        | 1501 |      | ns   |
| <sup>t</sup> h(rd) | Read hold time                | 40↓  | 1.11   | 40↓  |        | 40↓  |      | ns   |

↑↓ The arrow indicates the edge of the chip enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge.

Read cycle switching characteristics over recommended supply voltage range,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ .

|                  |                                                                    | 40   | 4050-1 |      | 4050-2 |      | Unit |      |
|------------------|--------------------------------------------------------------------|------|--------|------|--------|------|------|------|
| Symbol           | Parameter                                                          | Min. | Max.   | Min. | Max.   | Min. | Max. | onit |
| ta(CE)           | Access time from chip enable*                                      |      | 280    |      | 230    |      | 180  | ns   |
| ta(ad)           | Access time from addresses†                                        |      | 300    |      | 250    |      | 200  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output from chip enable* | 40   |        | 40   |        | 40   |      | ns   |

\*Test conditions: CL = 50 pF, RL = 2.2 k $\Omega$  to 5.5 V, Load = 1 Series 74 TTL gate.

†Test conditions: CL = 50 pF, RL = 2.2 k $\Omega$  to 5.5 V, Load = 1 Series 74 TTL gate, tr(CE) = 20 ns.

#### **READ OR REFRESH CYCLE TIMING**



NOTE: For the chip-enable input, high and low timing points are 3.0V (high) and 1.0V (low). Other timing points are 0.6V (low) and 2.2V (high). Output timing points are 0.4V (low) and 2.4V(high). For minimum cycle,  $t_r(\overline{CE})$  and  $t_f(\overline{CE})$  are equal to 20 ns.

3-54

| Symbol                  | Parameter                       | 40   | 50   | 4050-1 |      | 4050-2 |      | Unit |
|-------------------------|---------------------------------|------|------|--------|------|--------|------|------|
| Symbol                  | Farameter                       | Min. | Max. | Min.   | Max. | Min.   | Max. | Unn  |
| <sup>t</sup> c(RMW)     | Read modify write cycle time†   | 730  |      | 660    |      | 600    |      | ns   |
| tw(CEH)                 | Pulse width, chip enable hight  | 560  | 4000 | 490    | 4000 | 430    | 4000 | ns   |
| <sup>t</sup> w(CEL)     | Pulse width, chip enable low    | 130  |      | 130    |      | 130    |      | ns   |
| tw(wr)                  | Write pulse width               | 200  |      | 190    |      | 180    |      | ns   |
| tr(CE)                  | Chip enable rise time           |      | 40   |        | 40   |        | 40   | ns   |
| tf(CE)                  | Chip enable fall time           |      | 40   |        | 40   |        | 40   | ns   |
| <sup>t</sup> d(wr-da L) | Write to data-in-low delay time |      | 20   |        | 20   |        | 20   | ns   |
| t <sub>su(ad)</sub>     | Address setup time              | 01   |      | 01     |      | 01     |      | ns   |
| <sup>t</sup> su(daH)    | Data-in-high setup time         | 240↓ |      | 220↓   |      | 210↓   |      | ns   |
| t <sub>su(rd)</sub>     | Read-pulse setup time           | 0↑   |      | 01     |      | 01     |      | ns   |
| <sup>t</sup> su(wr)     | Write-pulse setup time          | 240↓ |      | 240↓   |      | 240↓   |      | ns   |
| <sup>t</sup> h(ad)      | Address hold time               | 150↑ |      | 150↑   |      | 1501   |      | ns   |
| <sup>t</sup> h(rd)      | Read hold time                  | 300↑ |      | 2501   |      | 2001   |      | ns   |
| th(da)                  | Data hold time                  | 40↓  |      | 40↓    |      | 40↓    | ·    | ns   |

↑↓ The arrow indicates the edge of the chip enable pulse for reference: ↑ for the rising edge; ↓ for the falling edge. † Test conditions: tf(rd) = 20 ns.

Read, modify write cycle switching characteristics over recommended supply voltage range, TA = 0°C to 70°C.

| Symbol              | Baramatar                     | 40   | 405-1 |      | 4050-2 |      |      |      |
|---------------------|-------------------------------|------|-------|------|--------|------|------|------|
|                     | Parameter                     | Min. | Max.  | Min. | Max.   | Min. | Max. | Unit |
| t <sub>a</sub> (CE) | Access time from chip enable* |      | 280   |      | 230    |      | 180  | ns   |
| ta(ad)              | Access time from addresses†   |      | 300   |      | 250    |      | 200  | ns   |

\* Test conditions: CL = 50 pF, RL = 2.2 k $\Omega$ , Load = 1 Series 74 TTL gate.

† Test conditions: CL = 50 pF, RL = 2.2 k $\Omega$ , Load = 1 Series 74 TTL gate. t<sub>r(CE)</sub> = 20 ns.

#### READ, MODIFY WRITE CYCLE TIMING



REGION 1 In region 1, data-out is valid until the I/O terminal is forced high or low by the data-in driver. A transition from low to high is permissible but additional power to overcome the output buffer is required. A transition from high to low is permitted without power penalty.

- REGION 2 In region 2 a single transition is permitted. It is NOT a true "Don't Care" region. If a low is to be written it must be read by the end of region 2.
- NOTE: For the chip enable input high and low timing points are 90% and 10% of VIH(CE). Other input timing points are 0.6V (low) 2.2V (high). Output timing points are 0.4V (low) and 2.4V (high). For minimum cycle,  $t_{f(CE)}$  and  $t_{f(CE)}$  are equal to 20ns.

TWX: 910-338-0135

.

Telephone (408) 984-8900



Santa Clara, CA 95052

3-56

P.O. Box 552

5



**Synertek**<sup>®</sup>

## CMOS 256 x 4 Static Random Access Memory

## SY5101

## MEMORY PRODUCTS

- Very Low Power 100mW operating – 50μW standby
- Pin compatible with SY2101 RAM-operates in same sockets
- Standby operation whenever chip is not selected

The SY5101, a 256 word x 4 bit CMOS static RAM is a low power pin-for-pin replacement for the industry standard 2101. The device is fabricated with Synertek's silicon gate, ion implanted CMOS process which allows production of very low power, high performance memories.

The 5101 is a completely static design, requiring no refresh or clocks. Low standby power can be achieved without external power down circuits—whenever the device is not enabled (CE2 = Logic 0) minimum standby current is drawn from the +5 volt supply. To simplify design of systems using battery backup for non volatility, the SY5101L will also maintain memory storage at supply voltages as low as 2.0 volts.

#### PIN CONFIGURATION

| A3   | 1  | 22 | D vcc |
|------|----|----|-------|
| A2   | 2  | 21 | A4    |
| A1   | 3  | 20 | R/W   |
| AO   | 4  | 19 | CE1   |
| A5   | 5  | 18 | DOD   |
| A6   | 6  | 17 | CE2   |
| A7   | 7  | 16 | DO4   |
| GND  | 8  | 15 | DI4   |
| DI 1 | 9  | 14 | 003   |
| D01  | 10 | 13 | DI3   |
| DI2  | 11 | 12 | DO2   |
|      |    |    |       |

#### ORDERING INFORMATION

| Order<br>Number | Access<br>Time | Standby<br>Current<br>μA/Device | 2.0 Volt<br>Memory<br>Retention |
|-----------------|----------------|---------------------------------|---------------------------------|
| SYP5101L-3      | 650nsec        | 200                             | Yes                             |
| SYC5101L-3      | 650nsec        | 200                             | Yes                             |
| SYP5101L        | 650nsec        | 10                              | Yes                             |
| SYC5101L        | 650nsec        | 10                              | Yes                             |
| SYP5101L-1      | 450nsec        | 10                              | Yes                             |
| SYC5101L-1      | 450nsec        | 10                              | Yes                             |
| SYP5101-8       | 800nsec        | 500                             | No                              |
| SYC5101-8       | 800nsec        | 500                             | No                              |
|                 |                |                                 |                                 |

- Single +5V power supply
- Power Down (2 volt) memory retention
- Totally TTL compatible—inputs and outputs
- 3-state output

An output disable input controls the 3-state output to make construction of large memory systems simple. Write and Read cycles are selected by applying the appropriate logic signal to the R/W input with V<sub>CC</sub> at +5 volts.

The 5101 is intended for use in memory systems using battery backup and/or power down techniques in order to reduce standby power dissipation and in battery powered systems where low operating power is needed. The 5101 will extend battery life in an existing 2101 design and will also permit the elimination of expensive power down circuits.

#### **BLOCK DIAGRAM**



5

Synertek • P.O. Box 552 •

Santa Clara, CA 95051

Telephone (408) 984-8900 • TW>

#### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bia | as 0°C to 70°C     |
|-------------------------------|--------------------|
| Storage Temperature           | -65°C to + 150°C   |
| *Voltage on Any Pin           |                    |
| With Respect to Ground        | -0.3V to VCC +0.3V |
| Maximum Power Supply Veltag   | +7 01/             |

Maximum Power Supply Voltage +7.0V Power Dissipation 1 Watt

\*Note: During application of power care must be taken to assure that the input voltage on any pin (VIN) is constrained as follows:  $-0.3V \le V_{IN} \le V_{CC}+0.3V$ 

#### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute rating conditions for extended periods may affect device reliability.

| D.C. CHARACTERISTICS | $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified. |
|----------------------|-----------------------------------------------------------------------------------------|
|----------------------|-----------------------------------------------------------------------------------------|

| Symbol  | Parameter              |      | and 51<br>Limits<br>Typ.[1] |      | Min. | 5101L -<br>Limits<br>Typ.[1] |      | Min. | 5101-8<br>Limits<br>Typ.[1] | Max. | Units | Test Conditions                                                    |
|---------|------------------------|------|-----------------------------|------|------|------------------------------|------|------|-----------------------------|------|-------|--------------------------------------------------------------------|
| IL2[2]  | Input Current          |      | .005                        | 1    |      | .005                         | 1    |      | .005                        | 1    | μA    | VIN = 0.0V to VCC                                                  |
| ILO[2]  | Output Leakage Current |      |                             | 1    |      |                              | 1    |      |                             | 2    | μA    | CE1 = 2.2V, VOUT =<br>0 to VCC                                     |
| ICC1    | Operating Current      |      | 8                           | 22   |      | 8                            | 22   |      | 10                          | 25   | mA    | VIN = VCC, Except<br>$\overline{CE1} \le 0.65V$ ,<br>Outputs, Open |
| ICC2    | Operating Current      |      | 11                          | 27   |      | 11                           | 27   |      | 13                          | 30   | mA    | VIN = 2.2V, Except<br>$\overline{CE1} \le 0.65V$ ,<br>Outputs Open |
| ICCL[2] | Standby Current        |      |                             | 10   |      |                              | 200  |      |                             | 500  | μA    | CE2 ≤ 0.2V, TA=<br>70°C                                            |
| VIL     | Input Low Voltage      | -0.3 |                             | 0.65 | -0.3 |                              | 0.65 | -0.3 |                             | 0.65 | V     |                                                                    |
| VIH     | Input High Voltage     | 2.2  |                             | VCC  | 2.2  |                              | Vcc  | 2.2  |                             | Vcc  | V     |                                                                    |
| VOL     | Output Low Voltage     |      |                             | 0.4  |      |                              | 0.4  |      |                             | 0.4  | V     | IOL = 2.0 mA                                                       |
| VOH     | Output High Voltage    | 2.4  |                             |      | 2.4  |                              |      | 2.4  |                             |      | V     | IOH = -1.0 mA                                                      |

Low V<sub>CC</sub> Data Retention Characteristics (For 5101L, 5101L-1 and 5101L-3)  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol          | Parameter                                  | Min.                | Typ.[1] | Max. | Units | Test Conditions |                                                   |  |
|-----------------|--------------------------------------------|---------------------|---------|------|-------|-----------------|---------------------------------------------------|--|
| V <sub>DR</sub> | V <sub>CC</sub> for Data Retention         | 2.0                 |         |      | v     |                 |                                                   |  |
| ICCDR1          | 5101L or 5101L-1 Data Retention<br>Current |                     | 0.14    | 10   | μA    | CE2≤0.2V        | V <sub>DR</sub> = 2.0 V,<br>T <sub>A</sub> = 70°C |  |
| ICCDR2          | 5101L-3 Data Retention Current             |                     | 0.70    | 200  | μA    |                 | V <sub>DR</sub> =2.0V,<br>T <sub>A</sub> =70°C    |  |
| tCDR            | Chip Deselect to Data Retention Time       | 0                   |         |      | ns    |                 |                                                   |  |
| tR              | Operation Recovery Time                    | t <sub>RC</sub> [3] |         |      | ns    |                 |                                                   |  |

NOTES:

1. Typical values are  $T_A = 25^{\circ}C$  and nominal supply voltage.

2. Current through all inputs and outputs included in ICCL measurement.

3. t<sub>RC</sub> = Read Cycle Time.

#### Low V<sub>CC</sub> Data Retention Waveform



RAMs

| Symbol           | Parameter                                                  |     | 1L-1<br>ts (ns)<br>Max. | 510 | L and<br>1L-3<br>ts (ns)<br>Max. |     | )1-8<br>ts (ns)<br>Max |
|------------------|------------------------------------------------------------|-----|-------------------------|-----|----------------------------------|-----|------------------------|
| tRC              | Read Cycle                                                 | 450 |                         | 650 |                                  | 800 |                        |
| t <sub>A</sub>   | Access Time                                                |     | 450                     |     | 650                              |     | 800                    |
| tCO1             | Chip Enable (CE 1) to Output                               |     | 500                     |     | 600                              |     | 800                    |
| tCO2             | Chip Enable (CE 2) to Output                               |     | 500                     |     | 700                              |     | 850                    |
| tOD              | Output Disable to Output                                   |     | 250                     |     | 350                              |     | 450                    |
| tDF              | Data Output to High Z State                                | 0   | 130                     | 0   | 150                              | 0   | 200                    |
| <sup>t</sup> OH1 | Previous Read Data Valid with<br>Respect to Address Change | 0   |                         | 0   |                                  | 0   |                        |
| <sup>t</sup> OH2 | Previous Read Data Valid with<br>Respect to Chip Enable    | 0   |                         | 0   |                                  | 0   |                        |
| RITE CYCL        | -E                                                         |     |                         |     |                                  |     |                        |
| tWC              | Write Cycle                                                | 450 |                         | 650 |                                  | 800 |                        |
| tAW              | Write Delay                                                | 130 |                         | 150 |                                  | 200 |                        |

|      |                                            | the second s |     |     |
|------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|
| tAW  | Write Delay                                | 130                                                                                                            | 150 | 200 |
| tCW1 | Chip Enable ( $\overline{CE 1}$ ) to Write | 350                                                                                                            | 550 | 650 |
| tCW2 | Chip Enable (CE 2) to Write                | 350                                                                                                            | 550 | 650 |
| tDW  | Data Setup                                 | 250                                                                                                            | 400 | 450 |
| tDH  | Data Hold                                  | 50                                                                                                             | 100 | 100 |
| tWP  | Write Pulse                                | 250                                                                                                            | 400 | 450 |
| tWR  | Write Recovery                             | 50                                                                                                             | 50  | 100 |
| tDS  | Output Disable Setup                       | 130                                                                                                            | 150 | 200 |

**READ CYCLE** 

#### TIMING DIAGRAMS



#### NOTES:

5

- 1. During the write cycle, OD is a logical 1 for common I/O and "don't care" for separate I/O operation.
- 2. OD may be tied low for separate I/O operation.

## $\textbf{CAPACITANCE}^3 \quad \textbf{T}_{\textbf{A}} = 25^{\circ}\textbf{C}, \text{ f} = 1 \text{ MHz}$

|                   |                   | X   |
|-------------------|-------------------|-----|
| CEI               | icw1              |     |
| CE2               | 1cw2              |     |
| OD <sup>(1)</sup> |                   |     |
| DATA<br>IN        | DATA IN<br>STABLE | рХС |

| Symbol | Test                                        | Typ. | Max. | Unit |
|--------|---------------------------------------------|------|------|------|
| CIN    | Input Capacitance (All Input Pins) VIN = OV | 4    | 8    | pF   |
| COUT   | Output Capacitance VOUT = OV                | 8    | 12   | pF   |





5





Synertek • P.O. Box 552 • Santa Clara, CA 95051 • Telephone (408) 984-8900 • TWX: 910-338-0135 3-60



## CMOS 1024 x1 Static Random Access Memory

## SY5102

## MEMORY PRODUCTS

- Very Low Power 100mW operating – 1mW standby
- Pin compatible with SY2102 RAM-operates in same sockets
- Standby operation whenever chip is not selected

The SY5102, a 1024 word x 1 bit CMOS static RAM is a low power pin-for-pin replacement for the industry standard 2102. The device is fabricated with Synertek's silicon gate, ion implanted CMOS process which allows production of very low power, high performance memories.

The 5102 is a completely static design, requiring no refresh or clocks. Low standby power can be achieved without external power down circuits—whenever the device is not enabled ( $\overline{CE}$ =Logic1) minimum standby current is drawn from the +5 volt supply. To simplify design of systems using battery backup for non volatility, the SY5102L will also maintain memory storage at supply voltages as low as 2.0 volts.

- Single +5V power supply
- Power Down (2 volt) memory retention
- Totally TTL compatible—inputs and outputs
- 3-state output

A Chip Enable input controls the 3-state output to make construction of large memory systems simple. Write and Read cycles are selected by applying the appropriate logic signal to the R/W input with V<sub>CC</sub> at +5 volts.

The 5102 is intended for use in memory systems using battery backup and/or power down techniques in order to reduce standby power dissipation and in battery powered systems where low operating power is needed. The 5102 will extend battery life in an existing 2102 design and will also permit the elimination of expensive power down circuits.



PRELIMINARY DATA SHEET. Subject to change. Supplemental data may be released at a later date. Synertek reserves the right to make changes in these specifications at any time without notice.

Synertek

P.O. Box 552
San

Santa Clara, CA 95051

Telephone (408) 984-8900

RAMs

#### ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature Under Bias | $-10^{\circ}$ C to $80^{\circ}$ C |
|--------------------------------|-----------------------------------|
| Storage Temperature            | -65°C to +150°C                   |
| *Voltage on Any Pin            |                                   |
| With Respect to Ground -       | 0.3V to V <sub>CC</sub> +0.3V     |
| Maximum Power Supply Voltage   | +7.0V                             |
| Power Dissipation              | 1 Watt                            |

\*Note: During application of power care must be taken to assure that the input voltage on any pin (V<sub>IN</sub>) is constrained as follows:  $-0.3 V \leqslant V_{IN} \leqslant V_{CC} + 0.3 V$ 

#### D.C. CHARACTERISTICS

#### COMMENT

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute rating conditions for extended periods may affect device reliability.

 $T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 5\%$  (Unless Otherwise Specified) (For SY5102-3, 5102L-3)

| Symbol            | Parameter              | Min  | Тур | Max | Units | Test Conditions                                       |
|-------------------|------------------------|------|-----|-----|-------|-------------------------------------------------------|
| LI                | Input Current          |      |     | 5   | μΑ    |                                                       |
| LO                | Output Leakage Current |      |     | ±5  | μΑ    | $\overline{CE} = 2.0V$ ; VOUT = 0V to VCC             |
| ICC1              | Supply Current         |      | 10  | 20  | mA    | VIN=V <sub>CC</sub> Except CE ≤ 0.8V<br>Output Open   |
| ICC2              | Supply Current         |      | 14  | 25  | mA    | V <sub>IN</sub> =2.0V Except CE ≤ 0.8V<br>Output Open |
| ICCL <sup>1</sup> | Standby Supply Current |      | 1   | 200 | μΑ    | $\overline{CE} = V_{CC}; V_{CC} = 5.25V$              |
| VIL               | Input Low Voltage      | -0.3 |     | 0.8 | V     |                                                       |
| VIH               | Input High Voltage     | 2.0  |     | Vcc | V     |                                                       |
| VOL               | Output Low Voltage     |      |     | 0.4 | V     | $I_{OL} = 2.0 \text{mA}$                              |
| Vон               | Output High Voltage    | 2.4  |     |     | V     | IOH = 1.0mA                                           |

NOTE 1: Includes ILI and ILO

### LOW $\mathsf{V}_{\mathsf{CC}}$ DATA RETENTION CHARACTERISTICS

 $T_A = 0^{\circ}C$  to +70°C (For SY5102L-3)

| Symbol | Parameter                | Min                          | Max | Unit | Test Conditions                           |
|--------|--------------------------|------------------------------|-----|------|-------------------------------------------|
| VDR    | VCC                      | 2.0                          |     | V    | CE = VDR, VIN = VDR                       |
| DR     | ICC                      |                              | 200 | μA   | $\overline{CE} = V_{DR}, V_{IN} = V_{DR}$ |
| tCDR   | Data Retention Lead Time | 0                            |     | nsec |                                           |
| tR     | Operation Recovery Time  | <sup>t</sup> RC <sup>2</sup> | d = |      |                                           |

NOTE 2: tRC is Read Cycle Time



5

| Symbol           | Parameter                                                         | Min | Max | Unit |
|------------------|-------------------------------------------------------------------|-----|-----|------|
| READ CYCLE       |                                                                   |     |     |      |
| tRC              | Read Cycle                                                        | 650 |     | rs   |
| tA               | Access Time                                                       |     | 650 | ns   |
| tCO              | Chip Enable to Output Time                                        |     | 650 | ns   |
| <sup>t</sup> OH1 | Previous Read Data Valid with Respect to Address Change           | 50  |     | ns   |
| <sup>t</sup> OH2 | H2 Previous Read Data Valid with Respect<br>to Chip Enable Change |     |     | ns   |
| WRITE CYCLE      |                                                                   |     |     |      |
| tWC              | Write Cycle                                                       | 650 |     | ns   |
| tAW              | Address to Write Setup Time                                       | 150 |     | ns   |
| tWP              | Write Pulse Width                                                 | 400 |     | ns   |
| tWR              | Write Recovery Time                                               | 50  |     | ns   |
| tDW              | Data Setup Time                                                   | 400 |     | ns   |
| <sup>t</sup> DH  | Data Hold Time                                                    | 100 |     | ns   |
| tCW              | Chip Enable to Write Setup Time                                   | 550 |     | ns   |

### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified

#### A.C. TEST CONDITIONS

| Input Pulse Levels:              | +0.8V to 2.0V | Timing Measuremen | nt Reference Level: INPUT: 1.5V |
|----------------------------------|---------------|-------------------|---------------------------------|
|                                  |               |                   | OUTPUT: 0.8 and 2.0V            |
| Input Pulse Rise and Fall Times: | 20nsec        | Output Load:      | 1 TTL Gate and $C_L$ = 100 pF   |

#### WAVEFORMS



### **CAPACITANCE**<sup>3</sup> $T_A = 25^{\circ}C$ , f = 1 MHz

| Symbol | Test                                        | Тур. | Max. | Unit |
|--------|---------------------------------------------|------|------|------|
| CIN    | Input Capacitance (All Input Pins) VIN = 0V | 3    | 5    | pF   |
| COUT   | Output Capacitance VOUT = 0V                | 7    | 10   | pF   |

5

RAMs

## SY5102



P.O. Box 552 Santa Clara, CA 95051 .

Telephone (408) 984-8900

3-64

TWX: 910-338-0135

•

# **Read Only Memories**

onone

200

# 512x8 Static Read Only Memory

## SY2530

## MEMORY PRODUCTS

RÒMs

- Single +5 Volt Supply No –12 Volt Supply
- Up to 75% Power Reduction Over PMOS Part
- Two Week Prototype Turnaround
- 512x8 Bit Organization

Synertek<sup>®</sup>

- Access Time 550ns. (max.)
- Synchronous or Asynchronous Operation
- Totally Static Operation
- Completely TTL Compatible
- On-Chip Address Registers
- Two Programmable Output Enables
- Three-State Output for Wire-OR Expansion
- Replaces Signetics 2530

The SY2530 high performance read only memory is organized 512 words by 8 bits. This device is designed to be compatible with all microprocessor and similar memory applications where large bit storage and simple interfacing are important. Synertek's N-channel ion-implanted silicon gate process eliminates the -12 Volt supply requirement, producing a completely TTL compatible ROM without increasing the +5 Volt supply current. This SY2530 dissipates only 30% on the power of the P-channel competitive device.

Clocking the Address Read  $(\overline{AR})$  input stores the applied address information in the address registers. The outputs appear and remain stable until a new address is read. If the  $\overline{AR}$  input is tied LOW, output data asynchronously appear 550ns after the application of a new address.



PIN CONFIGURATION



#### ORDERING INFORMATION

| Order   | Package | Access | Temperature  |
|---------|---------|--------|--------------|
| Number  | Type    | Time   | Range        |
| SYC2530 | Ceramic | 500ns  | 0°C to +70°C |
| SYP2530 | Plastic | 500ns  | 0°C to +70°C |

A custom number will be assigned by Synertek.

5

Synertek

P.O. Box 552

Santa Clara, CA 95051

Telephone (408) 984-8900 • TWX: 910-338-0135

#### ABSOLUTE MAXIMUM RATINGS

| Ambient Operating Temperature      | $0^{\circ}$ to $+70^{\circ}C$     |
|------------------------------------|-----------------------------------|
| Storage Temperature                | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Supply Voltage to Ground Potential | -0.5V to +7.0V                    |
| Applied Output Voltage             | -0.5V to +7.0V                    |
| Applied Input Voltage              | -0.5V to +7.0V                    |
| Power Dissipation                  | 1.0W                              |

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0V \pm 5\%$  (unless otherwise specified)

| Symbol | Parameter              | Min. | Max. | Units | Test Conditions               |
|--------|------------------------|------|------|-------|-------------------------------|
| Vон    | Output HIGH Voltage    | 2.4  | Vcc  | Volts | Vcc = 4.75V, Іон = -200 µА    |
| Vol    | Output LOW Voltage     |      | 0.4  | Volts | Vcc = 4.75V, Іон = 2.4 mA     |
| VIH    | Input HIGH Voltage     | 2.0  | Vcc  | Volts |                               |
| VIL    | Input LOW Voltage      | -0.5 | 0.8  | Volts | See Note 1                    |
| L      | Input Load Current     | -1.0 | +1.0 | uA    | Vcc = 5.25V, 0V ≤ Vin ≤ 5.25V |
| ILO    | Output Leakage Current | -1.0 | +1.0 | uA    | Chip Deselected               |
|        |                        |      |      |       | $V_{out} = +0.4V$ to Vcc      |
| Icc    | Power Supply Current   |      | 50   | mA    | Output Unloaded               |
|        |                        |      |      |       | Vcc = 5.25V, $Vin = Vcc$      |

Note 1: Input levels that swing more negative than -0.5V will be clamped and may cause damage to the device.

#### A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0 V \pm 5\%$  (unless otherwise specified)

#### CLOCKED MODE TIMING SPECIFICATIONS (See Figure 1)

| Symbol | Parameter                 | Min. | Max. | Units | Test Conditions             |
|--------|---------------------------|------|------|-------|-----------------------------|
| tc     | Cycle Time                | 700  |      | ns    | Output load: 1.5 TTL gates  |
| tACC1  | Address to Output Access  |      | 550  | ns    | and 100pf                   |
|        | Time                      |      |      |       | Input transition time: 20ns |
| tACC2  | End of AR to Output Delay |      | 100  | ns    | Timing reference levels:    |
| tpw    | AR LOW Pulse Width        | 500  |      | ns    | Input: 1.5V                 |
| tAD    | Address Delay Time        | 0    | 50   | ns    | Output: 0.4V and 2.4V       |
| tAG    | Address to AR Gap         | 0    | 50   | ns    |                             |
| tARD   | Previous Data Valid After | 20   |      | ns    |                             |
|        | AR Negative Transition    |      |      |       |                             |







5.0 5.5 6.0 6.5

Vcc - Volts

10

0

nº 10° 20° 30° 40° 50° 60° 70

7.0

Vcc = 5.25V

TA - AMBIENT TEMPERATURE - °C

100

0 ⊾ 3.5

4.0

4.5

1 TTL LOAD CL = 100 pF

300 400 500 600 700

CL - pF

100

0

0 100 200

## SY2530

#### PROGRAMMING INSTRUCTIONS

All Synertek read only memories utilize computer aided techniques to manufacture and test custom bit patterns. The custom bit pattern and address information is supplied on standard 80 column computer cards in the format described below.

All addresses and related output patterns must be completely defined. Each deck of cards defining a specific ROM bit pattern consists of 1) four Title Cards and 2) address and bit pattern Data Cards. Positive logic is generally used on all input cards: a logic "1" is the most positive or HIGH level, and a logic "0" is the most negative or LOW level. Synertek can also accept ROM data in other formats, compatible with most microprocessors and PROMS. Consult your Synertek representative for details.

#### TITLE CARDS

A set of four Title Cards should accompany each data deck. These cards give our computer programs additional information necessary to accurately produce high density ROMS. These four Title Cards must contain the following information:

|             | COLUMN | INFORMATION                                                                                                                      |
|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------|
| First Card  | 1–10   | Data format, Signetics punched card<br>format may be used. Specify by punch-<br>ing "SIGNETICS," starting name at<br>column one. |
| Second Card | 1-10   | CARD                                                                                                                             |
| Third Card  | 1-10   | Synertek part number; punch "2530."                                                                                              |
| Fourth Card | 1-10   | Leave blank – pattern number to be<br>assigned by Synertek                                                                       |

| COLUMN | INFORMATION                                                                                       |
|--------|---------------------------------------------------------------------------------------------------|
| 1-5    | "2530N" or "2530I"                                                                                |
| 15-19  | Punch "CODED"                                                                                     |
| 21     | CS2/CS2 chip select logic level (if LOW selects chip, punch "0"; if HIGH selects chip, punch "1") |
| 22     | CS1/CS1 chip select logic level                                                                   |
| 24-71  | Customer company name                                                                             |
| 73-80  | Date                                                                                              |
| 1      | "C"                                                                                               |
| 3-80   | Person responsible for reviewing truth table and company name                                     |
| 1      | "C"                                                                                               |
| 3-80   | Customer street address                                                                           |
| 1      | "C"                                                                                               |
| 3-80   | Customer city, state, zip                                                                         |
|        | 1-5<br>15-19<br>21<br>22<br>24-71<br>73-80<br>1<br>3-80<br>1<br>3-80<br>1                         |

#### SIGNETICS DATA CARD FORMAT

All addresses are coded in decimal form (0 through 511). All output words are coded in binary form. Output 8 (Oa) is the MSB, and Output 1 (O1) is the LSB. The eight Title Cards listed above must accompany the card deck:

|            | COLUMN | INFORMATION                         |
|------------|--------|-------------------------------------|
| Data Cards | 1-3    | Decimal address (blank, blank, 0).  |
|            | 5-12   | 8-digit binary output (MSB-left)    |
|            | 21-23  | Decimal address, (blank, blank, 1). |
|            | 25-32  | 8-digit binary output (MSB-left)    |
|            | 41-43  | Decimal address, (blank, blank, 2). |
|            | 45-52  | 8-digit binary output (MSB-left)    |
|            | 61-63  | Decimal address, (blank, blank, 3). |
|            | 65-72  | 8-digit binary output (MSB-left)    |
|            |        |                                     |

Send bit pattern data to the following special address:

Synertek – ROM P.O. Box 552 3050 Coronado Drive Santa Clara, CA 95051

#### PACKAGING DIAGRAM



P.O. Box 552

.

#### PLASTIC PACKAGE



Svnertek<sup>®</sup>

## SY2316A 2048x8 Static Read Only Memory SY2316B MEMORY Synertek<sup>®</sup> PRODUCTS

- 2048x8 Bit Organization
- Single +5 Volt Supply •
- . Metal Mask Programming
- Two Week Prototype Turnaround
- Access Time-550ns /450ns (max.)
- **Totally Static Operation**

- Completely TTL Compatible
- Three-State Outputs for Wire-OR Expansion
- Three Programmable Chip Selects
- SY2316A Replacement for Intel 2316A
- SY2316B Pin Compatible with 2708 EPROM
  - Replacement for Two 2708s

The SY2316A and SY2316B high performance read only memories are organized 2048 words by 8 bits with access times of less than 550 ns and 450 ns. These ROMs are designed to be compatible with all microprocessor and similar applications where high performance, large bit storage and simple interfacing are important design considerations. These devices offer TTL input and output levels with a minimum of 0.4 Volt noise immunity in conjunction with a +5 Volt power supply.

**PIN CONFIGURATION** 

The SY2316A/B operate totally asynchronously. No clock input is required. The three programmable Chip Select inputs allow eight 16K ROMs to be OR-tied without external decoding. Both devices offer threestate output buffers for memory expansion.

Designed to replace two 2708 8K EPROMs, the SY2316B can eliminate the need to redesign printed circuit boards for volume mask programmed ROMs after prototyping with EPROMs.

**BLOCK DIAGRAM** 

16,384 BIT

RON CELL ARRAY

COLUMN DECODER (1 of 16)

9 6

GND Q

|          | SY2316A |      |       |    | SY2316B |    |     |
|----------|---------|------|-------|----|---------|----|-----|
| A7 1     | 24      | Vcc  | A7 [  | 1  |         | 24 | Vcc |
| A8 🗌 2   | 23      | 01   | A6    | 2  |         | 23 | A8  |
| A9 🗌 3   | 22      | 02   | A5 [  | 3  |         | 22 | A9  |
| A10 4    | 21      | ] 03 | A4 [  | 4  |         | 21 | CS3 |
| Ao 🗌 5   | 20      | 04   | A3 [  | 5  |         | 20 | CS1 |
| A: C 6   | 19      | 05   | A2 [  | 6  |         | 19 | A10 |
| A2 [ 7   | 18      | 06   | A1 [  | 7  |         | 18 | CS2 |
| A3 🗌 8   | 17      | 01   | Ao [  | 8  |         | 17 | 80  |
| A4 🗌 9   | 16      | 08   | 01    | 9  |         | 16 | 01  |
| A5 [ 10  | 15      | CS1  | 02    | 10 |         | 15 | 06  |
| A6 [11   | 14      | CS2  | O3    | 11 |         | 14 | 05  |
| GND [ 12 | 13      | CS3  | GND [ | 12 |         | 13 | 04  |

#### ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range             |
|-----------------|-----------------|----------------|----------------------------------|
| SYC2316A        | Ceramic         | 550ns          | $0^{\circ}$ C to $+70^{\circ}$ C |
| SYP2316A        | Plastic         | 550ns          | $0^{\circ}$ C to $+70^{\circ}$ C |
| SYC2316B        | Ceramic         | 450ns          | $0^{\circ}$ C to $+70^{\circ}$ C |
| SYP2316B        | Plastic         | 450ns          | $0^{\circ}$ C to $+70^{\circ}$ C |
|                 |                 |                |                                  |

A custom number will be assigned by Synertek.

Synertek

- P.O. Box 552
  - Santa Clara, CA 95051

Telephone (408) 984-8900

d Az

TWX: 910-338-0135

B-10K-7/76

-0 01

0.02

0 03

-0 04

-0 05

0 06

-0 0/

-0 08

BUFFERS

OUTPUT

CHIP SELECT

DECODER

CS1 CS2 CS

Ao O

A1 0-

A2 0-

A3 0-

A4 0-

A5 0-ROW

An O

128)

DECODER (1 of

#### **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Operating Temperature      | $0^{\circ}$ to $+70^{\circ}$ C    |
|------------------------------------|-----------------------------------|
| Storage Temperature                | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Supply Voltage to Ground Potential | -0.5V to +7.0V                    |
| Applied Output Voltage             | -0.5V to +7.0V                    |
| Applied Input Voltage              | -0.5V to +7.0V                    |
| Power Dissipation                  | 1.0W                              |

#### COMMENT\*

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0V \pm 5\%$  (unless otherwise specified)

| Symbol | Parameter              | Min. | Max. | Units | Test Conditions               |
|--------|------------------------|------|------|-------|-------------------------------|
| Vон    | Output HIGH Voltage    | 2.4  | Vcc  | Volts | Vcc = 4.75V, Іон = -200 µА    |
| VOL    | Output LOW Voltage     |      | 0.4  | Volts | Vcc = 4.75V, IoL = 2.1 mA     |
| Vін    | Input HIGH Voltage     | 2.0  | Vcc  | Volts |                               |
| VIL    | Input LOW Voltage      | -0.5 | 0.8  | Volts | See Note 1                    |
| 1LI    | Input Load Current     |      | 10   | uA    | Vcc = 5.25V, 0V ≤ Vin ≤ 5.25V |
| LO     | Output Leakage Current |      | 10   | uA    | Chip Deselected               |
|        |                        |      |      |       | Vout = +0.4V to Vcc           |
| lcc    | Power Supply Current   |      | 98   | mA    | Output Unloaded               |
|        |                        |      |      |       | Vcc = 5.25V, $Vin = Vcc$      |

Note 1: Input levels that swing more negative than -0.5V will be clamped and may cause damage to the device.

#### A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ , Vcc = 5.0V ± 5% (unless otherwise specified)

|        | Parameter                                         | SY2316B |      | SY2316A |      | Linite | T I O I'i'                                                       |
|--------|---------------------------------------------------|---------|------|---------|------|--------|------------------------------------------------------------------|
| Symbol |                                                   | Min.    | Max. | Min.    | Max. | Units  | Test Conditions                                                  |
| tacc   | Address Access Time                               |         | 450  |         | 550  | ns     | Output load: 1 TTL load                                          |
| tco    | Chip Select Delay                                 |         | 250  |         | 300  | ns     | and 100 pf                                                       |
| tdf    | Chip Deselect Delay                               |         | 250  |         | 300  | ns     | Input transition time: 20ns                                      |
| tон    | Previous Data Valid After<br>Address Change Delay | 20      |      | 20      |      | ns     | Timing reference levels:<br>Input: 1.5V<br>Output: 0.8V and 2.2V |

#### CAPACITANCE

 $t_A = 25^{\circ}C$ , f = 1.0MHz, See Note 2

| Symbol | Parameter          | Min. | Max. | Units | Test Conditions           |
|--------|--------------------|------|------|-------|---------------------------|
| CI     | Input Capacitance  |      | 7    | pF    | All pins except pin under |
| Co     | Output Capacitance |      | 10   | pF    | test tied to AC ground    |

Note 2: This parameter is periodically sampled and is not 100% tested.



#### PROGRAMMING INSTRUCTIONS

Dat

All Synertek read only memories utilize computer aided techniques to manufacture and test custom bit patterns. The custom bit pattern and address information is supplied on standard 80 column computer cards in the format described below

All addresses and related output patterns must be completely defined. Each deck of cards defining a specific ROM bit pattern consists of 1) four Title Cards and 2) address and bit pattern Data Cards. Positive logic is generally used on all input cards: a logic "1" is the most positive or HIGH level, and a logic "O" is the most negative or LOW level. Synertek can also accept ROM data in other formats, compatible with most microprocessors and PROMS. Consult your Synertek representative for details.

#### TITLE CARDS

A set of four Title Cards should accompany each data deck. These cards give our computer programs additional information necessary to accurately produce high density ROMS. These four Title Cards must contain the following information:

|             | COLUMN | INFORMATION                                                                     |
|-------------|--------|---------------------------------------------------------------------------------|
| First Card  | 1-30   | Customer name                                                                   |
|             | 31-50  | Customer part number                                                            |
|             | 60-72  | Synertek part number (punch "2316A" or "2316B")                                 |
| Second Card | 1-30   | Customer contact (name)                                                         |
|             | 31-50  | Customer telephone number                                                       |
| Third Card  | 1–6    | Leave blank – pattern number to be<br>assigned by Synertek                      |
|             | 30     | CS3/CS3 chip select logic level (if LOW                                         |
|             |        | selects chip, punch "0"; if HIGH selects                                        |
|             | 1.0    | chip, punch "1")                                                                |
|             | 31     | CS2/CS2 chip select logic level.                                                |
|             | 32     | CS1/CS1 chip select logic level.                                                |
| Fourth Card | 1-8    | Data Format. Synertek, or Intel data                                            |
|             |        | card format may be used. Specify for-<br>mat by punching "Synertek," or "Intel" |
|             |        | starting in column one.                                                         |
|             | 15-28  | Logic format: punch "POSITIVE                                                   |
|             |        | LOGIC" or "NEGATIVE LOGIC."                                                     |
|             | 35–57  | Truth table verification code; punch either "VERIFICATION HOLD" (man-           |
|             |        | ufacturing starts after customer approval                                       |
|             |        | of bit pattern data supplied by Synertek)                                       |
|             |        | or "VERIFICATION NOT NEEDED"                                                    |
|             |        | (manufacturing starts immediately upon<br>receipt of customer card deck)        |

#### SYNERTEK DATA CARD FORMAT

All addresses are coded in decimal form (0 through 2047). All output words are coded both in binary and octal forms. Output 8 (Os) is the MSB, and Output 1 (O1) is the LSB.

|         | COLUMN | INFORMATION                     |  |
|---------|--------|---------------------------------|--|
| a Cards | 1-4    | Decimal address                 |  |
|         | 6-13   | Output (MSB-LSB)                |  |
|         | 15-17  | Octal equivalent of output data |  |
|         | 22-25  | Decimal address                 |  |
|         | 27-34  | Output (MSB-LSB)                |  |
|         | 36-38  | Octal equivalent of output data |  |
|         | 43-46  | Decimal address                 |  |
|         | 48-55  | Output (MSB-LSB)                |  |
|         | 57-59  | Octal equivalent of output data |  |
|         | 64-67  | Decimal address                 |  |
|         | 69-76  | Output (MSB-LSB)                |  |
|         | 78-80  | Octal equivalent of output data |  |
|         |        |                                 |  |

#### INTEL DATA CARD FORMAT

001118481

Output data is punched as either a "P" or an "N"; a "P" is defined as a HIGH, and an "N" is defined as a LOW. Output 8 (O8) is the MSB and Output 1 (O1) is the LSB. The four Title Cards listed above must accompany the Intel card deck.

INCODMATION

ROMs

|            | COLUMN | INFORMATION                                                                                                                                                                                            |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Cards | 1–5    | Punch the 5-digit decimal equivalent of<br>the binary coded address which begins<br>each card. This is the initial input<br>address. The address is right justified,<br>i.e. 00000, 00008. 00016. etc. |
|            | 7-14   | Output data (MSB-LSB) for initial input address.                                                                                                                                                       |
|            | 16-23  | Output data for initial input address +1                                                                                                                                                               |
|            | 25-32  | Output data for initial input address +2                                                                                                                                                               |
|            | 34-41  | Output data for initial input address +3                                                                                                                                                               |
|            | 43-50  | Output data for initial input address +4                                                                                                                                                               |
|            | 52-59  | Output data for initial input address +5                                                                                                                                                               |
|            | 61-68  | Output data for initial input address +6                                                                                                                                                               |
|            | 70-77  | Output data for initial input address +7                                                                                                                                                               |
|            | 79–80  | ROM pattern number (may be left<br>blank)                                                                                                                                                              |
|            |        |                                                                                                                                                                                                        |

Send bit pattern data to the following special address:

Synertek - ROM P.O. Box 552 3050 Coronado Drive Santa Clara, CA 95051





SUPPLY CURRENT VS. SUPPLY VOLTAGE

Vcc - Volts

5.0 5.5 6.0 6.5 7.0

TA = 25°C -1 TTL LOAD-CL = 100 pF






# 4096 x 8 Static Read Only Memory



# MEMORY

SY233

- 4096 x 8 Bit Organization
- Single +5 Volt Supply
- Three Week Prototype Turnaround
- Access Time—450ns (max)
- Totally Static Operation
- Completely TTL Compatible

- Three-State Outputs for Wire-OR Expansion
- Two Programmable Chip Selects
- Pin Compatible with 2716 EPROM
- Replacement for Two 2716s

after prototyping with EPROMs.

 2708/2716 EPROMs Accepted as Program Data Inputs

The SY2332 operates totally asynchronously. No clock input is required. The two programmable Chip

Select inputs allow four 32K ROMs to be OR-tied

without external decoding. Both devices offer threestate output buffers for memory expansion.

Designed to replace two 2716 16K EPROMs, the

SY2332 can eliminate the need to redesign printed

circuit boards for volume mask programmed ROMs

The SY2332 high performance read only memory is organized 4096 words by 8 bits with access times of less than 450 ns. This ROM is designed to be compatible with all microprocessor and similar applications where high performance, large bit storage and simple interfacing are important design considerations. This device offers TTL input and output levels with a minimum of 0.4 Volt noise immunity in conjunction with a +5 Volt power supply.

PIN CONFIGURATION SY2332 24 🗆 VCC A7 23 🗆 A8 C A6 2 22 🗆 A9 A5 A4 4 21 CS2 20 CS1 A3 19 🗆 A10 A<sub>2</sub> A1 07 18 🗆 A11 A0 08 17 08 01 09 16 07 02 10 15 06 14 05 03 11 13 04 GND 12

# ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range |
|-----------------|-----------------|----------------|----------------------|
| SYC2332         | Ceramic         | 450ns          | 0°C to +70°C         |
| SYP2332         | Plastic         | 450ns          | 0°C to +70°C         |

A custom number will be assigned by Synertek.

ROMs



# S Synertek®

P.O. Box 552

Santa Clara, CA 95052

Telephone (408) 984-8900

TWX: 910-338-0135 B-10K-8/77

# **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Operating Temperature      | $0^{\circ}$ C to $+70^{\circ}$ C  |
|------------------------------------|-----------------------------------|
| Storage Temperature                | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Supply Voltage to Ground Potential | -0.5V to +7.0V                    |
| Applied Output Voltage             | -0.5V to +7.0V                    |
| Applied Input Voltage              | -0.5V to +7.0V                    |
| Power Dissipation                  | 1.0W                              |
|                                    |                                   |

# D.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0V \pm 5\%$  (unless otherwise specified)

# COMMENT\*

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated on the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol | Parameter              | Min. | Max. | Units | Test Conditions                                       |
|--------|------------------------|------|------|-------|-------------------------------------------------------|
| Vон    | Output HIGH Voltage    | 2.4  | Vcc  | Volts | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = -200µA     |
| VOL    | Output LOW Voltage     |      | 0.4  | Volts | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 2.1 mA     |
| VIH    | Input HIGH Voltage     | 2.0  | Vcc  | Volts |                                                       |
| VIL    | Input LOW Voltage      | -0.5 | 0.8  | Volts | See Note 1                                            |
| LI     | Input Load Current     |      | 10   | μA    | V <sub>CC</sub> = 5.25V, 0V ≤V <sub>IN</sub> ≤5.25V   |
| LO     | Output Leakage Current |      | 10   | μA    | Chip Deselected                                       |
| ICC    | Power Supply Current   |      | 100  | mA    | VOUT = +0.4 V to VCC<br>Output Unloaded, Chip Enabled |
|        |                        |      | 100  |       | $V_{CC} = 5.25V, V_{IN} = V_{CC}$                     |

Note 1: Input levels that swing more negative than -0.5V will be clamped and may cause damage to the device.

# A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0V \pm 5\%$  (unless otherwise specified)

|        |                                                   | SY2332 |      |       |                                                                  |  |
|--------|---------------------------------------------------|--------|------|-------|------------------------------------------------------------------|--|
| Symbol | Parameter -                                       | Min.   | Max. | Units | Test Conditions                                                  |  |
| tACC   | Address Access Time                               |        | 450  | ns    | Output load: 1 TTL load                                          |  |
| tCO    | Chip Select Delay                                 |        | 150  | ns    | and 100pF                                                        |  |
| tDF    | Chip Deselect Delay                               |        | 150  | ns    | Input transition time: 20ns                                      |  |
| tОН    | Previous Data Valid After<br>Address Change Delay | 20     |      | ns    | Timing reference levels:<br>Input: 1.5V<br>Output: 0.8V and 2.0V |  |

# CAPACITANCE

 $t_A = 25^{\circ}C$ , f = 1.0MHz, See Note 2

| Symbol | Parameter          | Min. | Max. | Units | Test Conditions           |
|--------|--------------------|------|------|-------|---------------------------|
| CI     | Input Capacitance  |      | 7    | pF    | All pins except pin under |
| CO     | Output Capacitance |      | 10   | pF    | test tied to AC ground    |

Note 2: This parameter is periodically sampled and is not 100% tested.

# TIMING DIAGRAM



# PROGRAMMING INSTRUCTIONS

All Synertek read only memories utilize computer aided techniques to manufacture and test custom bit patterns. The custom bit pattern and address information is supplied on standard 80 column computer cards or 1" wide paper tape.

#### CARD FORMAT

All addresses and related output patterns must be completely defined. Each deck of cards defining a specific ROM bit pattern consists of 1) four Title Cards and 2) address and bit pattern Data Cards. Positive logic is generally used on all input cards: a logic "1" is the most positive or HIGH level, and a logic "0" is the most negative or LOW level. Synertek can also accept ROM data in other formats, compatible with most microprocessors and PROMs. Consult your Synertek representative for details.

#### TITLE CARDS

A set of four Title Cards should accompany each data deck. These cards give our computer programs additional information necessary to accurately produce high density ROMs. These four Title Cards must contain the following information:

|             | COLUMN | INFORMATION                                                                   |
|-------------|--------|-------------------------------------------------------------------------------|
| First Card  | 1-30   | Customer name                                                                 |
|             | 31-50  | Customer part number                                                          |
|             | 60-72  | Synertek part number (punch<br>''2332'')                                      |
| Second Card | 1-30   | Customer contact (name)                                                       |
|             | 31-50  | Customer telephone number                                                     |
| Third Card  | 1-6    | Leave blank - pattern number to                                               |
|             |        | be assigned by Synertek                                                       |
|             | 30     | CS2/CS2 chip select logic level (if                                           |
|             |        | LOW selects chip, punch "0"; if                                               |
|             |        | HIGH selects chip, punch "1"; if                                              |
|             |        | DON'T CARE, punch "2"                                                         |
|             | 31     | CS1/CS1 chip select logic level.                                              |
| Fourth Card | 1-8    | Data Format. Punch "Intel" starting in column one.                            |
|             | 15-28  | Logic Format; punch "POSITIVE<br>LOGIC" or NEGATIVE LOGIC."                   |
|             | 35-37  | Truth table verification code;punch either "VERIFICATION HOLD"                |
|             |        | (manufacturing starts after customer<br>approval of bit pattern data supplied |
|             |        | by Synertek) or "VERIFICATION                                                 |
|             |        | NOT NEEDED" (manufacturing                                                    |
|             |        | starts immediately upon receipt of customer card deck)                        |

#### INTEL DATA CARD FORMAT

Output data is punched as either a "P" or an "N"; a "P" is defined as a HIGH and an "N" is defined as a LOW. Output 8 (Og) is the MSB and Output 1 (O1) is the LSB. The four Title Cards listed above must accompany the Intel card deck.

#### COLUMN INFORMATION

- Data Cards 1-5 Punch the 5-digit decimal equivalent of the binary coded address which begins each card. This is the inital input address. The address is right justified, i.e. 00000, 00008, 00016, etc.
  - 7-14 Output data (MSB-LSB) for initial input address.
  - 16-23 Output data for initial input address +1
  - 25-32 Output data for initial input address +2

- 34-41 Output data for initial input address +3
- 43-50 Output data for initial input address +4
- 52-59 Output data for initial input address +5
- 61-68 Output data for initial input address +6
- 70-77 Output data for initial input address +7 79-80 ROM pattern number (may be left
  - blank)

#### INTEL PAPER TAPE FORMAT

The paper tape which should be used is 1" wide paper tape using 7 or 8 bit ASCII code, such as a model 33 ASR teletype produces.

#### BPNF Format

The format requirements are as follows:

- All word fields are to be punched in consecutive order, starting with word field Ø (all addresses low). There must be exactly N word fields for the N x 8 ROM organization.
- Each word field must begin with the start character B and end with the stop character F. There must be exactly 8 data characters between the B and F for the N x 8 organization.

NO OTHER CHARACTERS, SUCH AS RUBOUTS, ARE ALLOWED ANYWHERE IN A WORD FIELD. If in preparing a tape, an error is made, the entire word field, in cluding the B and F must be rubbed out. Within the word field, a P results in a high tape level output, and an N results in a low level output.

- Preceding the first word field and following the last word field, there must be a leader/trailer length of at least 25 characters. This should consist of rubout punches (letter key for Telex tapes)
- 4. Between word fields, comments not containing B's or F's may be inserted. Carriage return and line feed characters should be inserted (as a "comment") just before each word field (or at least between every four word fields). When these carriage returns, etc. are inserted, the tape may be easily listed on the teletype for purposes of error checking. The customer may also find it helpful to insert the word number (as a comment) at least every four word fields.
- Included in the tape before the leader should be the customer's complete Telex or TWX number and if more than one pattern is being transmitted, the ROM pattern number.
- MSB and LSB are the most and least significant bit of the device outputs. Refer to the data sheet for the pin numbers.

#### HEXADECIMAL PROGRAM TAPE FORMAT

The hexadecimal tape format used by the INTELLEC 8 system is a modified memory image, blocked into discrete records. Each record contains record length, record type, memory address, and checksum information in addition to data. A frame by frame description is as follows:

| Frame 0                   | Record mark. Signals the start of a record. The ASCII character colon (":"<br>HEX 3A) is used as the record mark.                                                                                                                              |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frames 1, 2<br>(0-9, A-F) | Record length. Two ASCII characters<br>representing a hexadecimal number in<br>the range 0 to 'FF' (0 to 255). This is<br>the count of the actual data bytes in<br>the record type or checksum. A record<br>length of 0 indicates end of file. |
| Frames 3 to 6             | Load Address. Four ASCII characters<br>that represent the initial memory will<br>be loaded. The first data byte is stored<br>in the location pointed to by the load<br>address, succeeding data bytes are<br>loaded into ascending addresses.  |

1

# SY2332

| Frames 7, 8                                                     | Record type. Two ASCII characters.<br>Currently all records are type 0, this                                                                                                                                 | ing all carries out of an 8-bit sum, then add the checksum, the result is zero.                                                           |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Frames 9 to 9+2*<br>(Record Length) -1                          | field is reserved for future expansion.<br>Data. Each 8 bit memory word is repre-<br>sented by two frames containing the<br>ASCII characters (0 to 9. A to F) to                                             | Example: If memory locations 1 through 3 contain 53F8EC,<br>the format of the hex file produced when these locations are<br>punched is:   |
|                                                                 | represent a hexadecimal value 0 to 'FF'<br>(0 to 255).                                                                                                                                                       | :0300010053F8ECC5                                                                                                                         |
| Frames 9+2*<br>(Record Length) to<br>9+2* (Record<br>Length) +1 | Checksum. The checksum is the nega-<br>tive of the sum of all 8 bit bytes in the<br>record since the record mark (":")<br>evaluated modulus 256. That is, if you<br>add together all the 8 bit bytes, ignor- | Send bit pattern data to the following special address:<br>Synertek — ROM<br>P.O. Box 552<br>3050 Coronado Drive<br>Santa Clara, CA 95051 |



ROMs

5

5

Synertek®

 P.O. Box 552
 Santa Clara, CA 95052
 Te 4-14

Telephone (408) 984-8900

TWX: 910-338-0135

.

# 512x8 Static SN Read Only Memory SN Synertek®

# SY3514 SY3515 MEMORY PRODUCTS

- Single +5 Volt Supply—No –12 Volt Supply
- Up to 70% Power Reduction over PMOS Part
- Metal Mask Programming
- Two Week Prototype Turnaround
- 512x8 Bit Organization
- Access Time—700 ns/500 ns (max.)
- Totally Static Operation

- Completely TTL Compatible
- Four Programmable Chip Selects
- Pin-for-Pin and Functional Replacement for:
  - Fairchild 3514/15
  - NSC MM5233
  - Mostek MK2600P
  - AMD Am9214/Am3514

The SY3514 and SY3515 high performance read only memories are organized 512 words by 8 bits with access times of 700 ns, and 500 ns, respectively. Synertek's N-channel ion-implanted silicon gate process eliminates the –12 Volt supply requirement, producing a completely TTL compatible ROM without increasing the +5 Volt supply current. The net result being that overall power dissipation is only 30% of the P-channel competitive devices. With four programmable Chip Selects, as many as 16 devices may wire-ORed to achieve 8K bytes of Read Only Memory storage. The outputs of unselected devices are in a high impedance state permitting the selected device to control the 8 bit bus. The TTL compatible input and output voltage and current levels offer a worst-case noise immunity of a full 400 mV for simplified system interfacing. There is no connection to the -12 Volt supply pin.

#### PIN CONFIGURATION

| •  | 24 Vcc (+5V)                                |
|----|---------------------------------------------|
| 2  | 23 CS1                                      |
| 3  | 22 CSo                                      |
| 4  | 21 A0                                       |
| 5  | 20 A1                                       |
| 6  | 19 A2                                       |
| 7  | 18 🗌 A3                                     |
| 8  | 17 🗌 A4                                     |
| 9  | 16 A5                                       |
| 10 | 15 A6                                       |
| 11 | 14 🗖 A7                                     |
| 12 | 13 A8                                       |
|    | 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 |

# ORDERING INFORMATION

| 9 |
|---|
| 5 |
| 2 |
| 2 |
| 2 |
|   |

A custom number will be assigned by Synertek.



Supertak

P.O. Box 552

Santa Clara, CA 95051 •

Telephone (408) 984-8900 • TW

TWX: 910-338-0135

# **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Operating Temperature      | $0^{\circ}$ to $+70^{\circ}$ C    |
|------------------------------------|-----------------------------------|
| Storage Temperature                | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Supply Voltage to Ground Potential | -0.5V to +7.0V                    |
| Applied Output Voltage             | -0.5V to +7.0V                    |
| Applied Input Voltage              | -0.5V to +7.0V                    |
| Power Dissipation                  | 1.0W                              |

## COMMENT\*

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# D.C. CHARACTERISTICS

TA =  $0^{\circ}$ C to +70°C, Vcc = 5.0V ± 5% (unless otherwise specified)

| Symbol | Parameter              | Min. | Max. | Units | Test Conditions               |
|--------|------------------------|------|------|-------|-------------------------------|
| Vон    | Output HIGH Voltage    | 2.4  | Vcc  | Volts | Vcc = 4.75V, Іон = -500 µА    |
| VOL    | Output LOW Voltage     |      | 0.4  | Volts | Vcc = 4.75V, IoL = 2.4 mA     |
| VIH    | Input HIGH Voltage     | 2.0  | Vcc  | Volts |                               |
| VIL    | Input LOW Voltage      | -0.5 | 0.8  | Volts | See Note 1                    |
| LI     | Input Load Current     | -1.0 | +1.0 | uA    | Vcc = 5.25V, 0V ≤ Vin ≤ 5.25V |
| LO     | Output Leakage Current | -1.0 | +1.0 | uA    | Chip Deselected               |
|        |                        |      |      |       | Vout = +0.4V to Vcc           |
| Icc    | Power Supply Current   |      | 50   | mA    | Output Unloaded               |
|        |                        |      |      |       | Vcc = 5.25V, $Vin = Vcc$      |

Note 1: Input levels that swing more negative than -0.5V will be clamped and may cause damage to the device.

# A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0V \pm 5\%$  (unless otherwise specified)

| C      | Parameter                                         | SY3515 |      | SY3514 |      | Units | T I O III                                                        |
|--------|---------------------------------------------------|--------|------|--------|------|-------|------------------------------------------------------------------|
| Symbol |                                                   | Min.   | Max. | Min.   | Max. | Units | Test Conditions                                                  |
| tACC   | Address Access Time                               |        | 500  |        | 700  | ns    | Output load: 1 TTL load                                          |
| tco    | Chip Select Delay                                 |        | 300  |        | 500  | ns    | and 100 pf                                                       |
| tDF    | Chip Deselect Delay                               |        | 300  |        | 500  | ns    | Input transition time: 20ns                                      |
| tон    | Previous Data Valid After<br>Address Change Delay | 20     |      | 20     |      | ns    | Timing reference levels:<br>Input: 1.5V<br>Output: 0.4V and 2.4V |

# CAPACITANCE

 $t_A = 25^{\circ}C$ , f = 1.0MHz, See Note 2

| Symbol | Parameter          | Min. | Max. | Units | Test Conditions           |
|--------|--------------------|------|------|-------|---------------------------|
| Cı     | Input Capacitance  |      | 6    | pF    | All pins except pin under |
| Co     | Output Capacitance | 1    | 10   | pF    | test tied to AC ground    |

Note 2: This parameter is periodically sampled and is not 100% tested.



# SY3514 SY3515

# **PROGRAMMING INSTRUCTIONS**

All Synertek read only memories utilize computer aided techniques to manufacture and test custom bit patterns. The custom bit pattern and address information is supplied on standard 80 column computer cards in the format described below.

All addresses and related output patterns must be completely defined. Each deck of cards defining a specific ROM bit pattern consists of 1) four Title Cards and 2) address and bit pattern Data Cards. Positive logic is generally used on all input cards: a logic "1" is the most positive or HIGH level, and a logic "0" is the most negative or LOW level. Synertek can also accept ROM data in other formats, compatible with most microprocessors and PROMS. Consult your Synertek representative for details.

#### TITLE CARDS

A set of four Title Cards should accompany each data deck. These cards give our computer programs additional information necessary to accurately produce high density ROMS. These four Title Cards must contain the following information:

|             | COLUMN | INFORMATION                                                                                                                                                                                          |
|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| First Card  | 1–10   | Data format, Fairchild or Mostek<br>punched card formats may be used.<br>Specify which data format is being used<br>by punching either "FAIRCHILD" or<br>"MOSTEK" by starting name at column<br>one. |
| Second Card | 1-10   | CARD                                                                                                                                                                                                 |
| Third Card  | 1–10   | Synertek part number; if a Fairchild format, punch "3514" or "3515," and if a Mostek format, punch "2600."                                                                                           |
| Fourth Card | 1–10   | Leave blank – pattern number to be assigned by Synertek                                                                                                                                              |

#### FAIRCHILD DATA CARD FORMAT

All addresses are coded in binary form (0 = 000000000, and 511 = 111111111 with the MSB first). Output words are also coded in binary form. Output 8 (Oa) is the MSB, and Output 1 (O1) is the LSB. The four Title Cards listed above must accompany the card deck.

|            | COLUMN | INFORMATION                                                                                              |
|------------|--------|----------------------------------------------------------------------------------------------------------|
| Fifth Card | 10-29  | Customer name                                                                                            |
|            | 50-62  | Punch ''3514'' (700 ns) or ''3515''<br>(500 ns)                                                          |
|            | 65-80  | Customer comments                                                                                        |
| Sixth Card | 29     | CS3/CS3 chip select logic level. (Punch<br>"0", if LOW selects chip; punch "1" if<br>HIGH selects chip). |
|            | 31     | CS2/CS2 chip select logic level.                                                                         |
|            | 33     | CS1/CS1 chip select logic level.                                                                         |
|            | 35     | CSo/CSo chip select logic level.                                                                         |

| Data Cards | 10, 12, 14<br>16, 18, 20<br>22, 24, 26 | Address input pattern. The most significant bit (A8) is in column 10. |
|------------|----------------------------------------|-----------------------------------------------------------------------|
|            | 40, 42, 44<br>46, 48, 50<br>52, 54     | Output pattern. The most significant bit (07) is in column 40         |
|            | 73-80                                  | Coding these columns is optional                                      |

#### SYNERTEK AND MOSTEK DATA CARD FORMAT

All addresses are coded in decimal form (0 through 511). All output words are coded both in binary and octal forms. Output 8 (Oa) is the MSB, and Output 1 (O1) is the LSB. The four Title Cards listed above must accompany the card deck.

|                                        | COLUMN | INFORMATION                             |  |  |  |  |
|----------------------------------------|--------|-----------------------------------------|--|--|--|--|
| Fifth Card                             | 1-30   | Customer                                |  |  |  |  |
|                                        | 31-50  | Customer part number                    |  |  |  |  |
|                                        | 60-72  | Synertek or Mostek part number          |  |  |  |  |
| Sixth Card                             | 1-30   | Engineer at customer site               |  |  |  |  |
|                                        | 31-50  | Direct phone number for engineer        |  |  |  |  |
| Seventh Card                           | 1-5    | Synertek or Mostek part number          |  |  |  |  |
|                                        | 10-16  | Organization                            |  |  |  |  |
|                                        | 29     | CS3/CS3 chip select logic level. (Punch |  |  |  |  |
|                                        |        | "0", if LOW selects chip; punch "1" if  |  |  |  |  |
|                                        |        | HIGH selects chip.)                     |  |  |  |  |
|                                        | 30     | CS2/CS2 chip select logic level.        |  |  |  |  |
|                                        | 31     | CS1/CS1 chip select logic level.        |  |  |  |  |
|                                        | 32     | CSo/CSo chip select logic level.        |  |  |  |  |
|                                        | 33     | Active pull ups                         |  |  |  |  |
| Eighth Card                            | 1-9    | Data format                             |  |  |  |  |
|                                        | 15-28  | Logic - "POSITIVE LOGIC" or             |  |  |  |  |
|                                        |        | "NEGATIVE LOGIC."                       |  |  |  |  |
|                                        | 35-57  | Verification code                       |  |  |  |  |
|                                        | COLUMN | INFORMATION                             |  |  |  |  |
| Data Cards                             | 1-4    | Decimal address                         |  |  |  |  |
|                                        | 6-13   | Output B8-B1 (MSB thru LSB)             |  |  |  |  |
|                                        | 15-17  | Octal equivalent of output data         |  |  |  |  |
|                                        | •      | •                                       |  |  |  |  |
|                                        |        | :                                       |  |  |  |  |
|                                        | 64-67  | Decimal Address                         |  |  |  |  |
|                                        | 69-76  | Output (MSB-LSB)                        |  |  |  |  |
|                                        | 78-80  | Octal equivalent of output data         |  |  |  |  |
| Send bit patte<br>Synertek<br>P.O. Box | - ROM  | e following special address:            |  |  |  |  |

P.O. Box 552 3050 Coronado Drive

Santa Clara, CA 95051



ROMs

.

.

.

# **S**2048x8 Static Read Only Memory

# SY4600

# MEMORY PRODUCTS

ROMs

- 2048x8 or 4096x4 Bit Organizations
- Single +5 Volt Supply

**Synertek**<sup>®</sup>

- Two Week Prototype Turnaround
- Access Time 550 ns. (max.)
- Totally Static Operation
- Synchronous or Asynchronous Operation
- Completely TTL Compatible
- Two Programmable Output Enables
- Three-State Outputs for Wire-OR Expansion
- On-Chip Address Registers
- Low Power Dissipation 31 μW/Bit (max.)
- Pin-for-Pin Replacement for EA4600

The SY4600 is a high performance 16,384 bit static read only memory organized 2048 words by 8 bits or 4096 words by 4 bits. The device is designed to be compatible with all microprocessor and similar applications where large bit storage and simple interfacing are important design considerations. Synertek's N-channel ion-implanted silicon gate process produces a +5 Volt TTL compatible ROM with a minimum noise immunity of 0.4 Volt.

Synchronous or asynchronous operation offers maximum design flexibility. Clocking the Address Read (AR) input stores the applied address information. The outputs appear and remain stable until a new address is read. With the AR input HIGH, output data asynchronously appear 550ns after the application of a new address. Two programmable Output Enables control four outputs each permitting 4 bit or 8 bit operation.

#### **PIN CONFIGURATION**

| GND 🖂 | 1  | 24 | OE1/OE1 |
|-------|----|----|---------|
| A0 [  | 2  | 23 | 00      |
| A1 [  | 3  | 22 | 01      |
| A2    | 4  | 21 | 02      |
| A3 [  | 5  | 20 | D 03    |
| A4 [  | 6  | 19 | 04      |
| A5 🗌  | 7  | 18 | 05      |
| A9    | 8  | 17 | 06      |
| Vcc   | 9  | 16 | 07      |
| A8 🗌  | 10 | 15 | - A10   |
| A7 [  | 11 | 14 | OE2/OE2 |
| A6 🗌  | 12 | 13 | AR      |
|       |    |    |         |

# ORDERING INFORMATION

| Order<br>Number | Package<br>Type | Access<br>Time | Temperature<br>Range             |
|-----------------|-----------------|----------------|----------------------------------|
| SYC4600         | Ceramic         | 550ns          | 0°C to +70°C                     |
| SYP4600         | Plastic         | 550ns          | $0^{\circ}$ C to $+70^{\circ}$ C |

A custom number will be assigned by Synertek.



BLOCK DIAGRAM

Synertek

Telephone (408) 984-8900 • TWX: 910-338-0135

# ABSOLUTE MAXIMUM RATINGS

| Ambient Operating Temperature      | $0^{\circ}$ to $+70^{\circ}$ C      |
|------------------------------------|-------------------------------------|
| Storage Temperature                | $-65^{\circ}$ C to $+150^{\circ}$ C |
| Supply Voltage to Ground Potential | -0.5V to +7.0V                      |
| Applied Output Voltage             | -0.5V to +7.0V                      |
| Applied Input Voltage              | -0.5V to +7.0V                      |
| Power Dissipation                  | 1.0W                                |

## COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# D.C. CHARACTERISTICS

 $TA = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $Vcc = 5.0V \pm 5\%$  (unless otherwise specified)

| Symbol | Parameter              | Min. | Max. | Units | Test Conditions               |
|--------|------------------------|------|------|-------|-------------------------------|
| Vон    | Output HIGH Voltage    | 2.4  | Vcc  | Volts | Vcc = 4.75V, Іон = -200 µА    |
| VOL    | Output LOW Voltage     |      | 0.4  | Volts | Vcc = 4.75V, Іон = 2.4 mA     |
| VIн    | Input HIGH Voltage     | 2.0  | Vcc  | Volts |                               |
| VIL    | Input LOW Voltage      | -0.5 | 0.8  | Volts | See Note 1                    |
| LI     | Input Load Current     |      | 10   | uA    | Vcc = 5.25V, 0V ≤ Vin ≤ 5.25V |
| LO     | Output Leakage Current |      | 10   | uA    | Chip Deselected               |
|        |                        |      |      |       | Vout = +0.4V to Vcc           |
| lcc    | Power Supply Current   |      | 98   | mA    | Output Unloaded               |
|        |                        |      |      |       | Vcc = 5.25V, Vin = Vcc        |

Note 1: Input levels that swing more negative than -0.5V will be clamped and may cause damage to the device.

# A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $V_{CC} = 5.0 V \pm 5\%$  (unless otherwise specified)

# CLOCKED MODE TIMING SPECIFICATIONS (See Figure 1)

| Symbol     | Parameter                       | Min. | Max. | Units | Test Conditions                       |
|------------|---------------------------------|------|------|-------|---------------------------------------|
| tc<br>tacc | Cycle Time<br>Address to Output | 500  |      | ns    | Output load: 1 TTL load<br>and 100 pf |
|            | Delay Time                      |      | 550  | ns    | Input transition time: 20 ns          |
| tpw        | Address Read Pulse Width        | 300  |      | ns    | Timing reference levels:              |
| tLD        | Address Lead Time               | 100  |      | ns    | Input: 1.5V                           |
| tLG        | Address Lag Time                | 150  |      | ns    | Output: 0.8V and 2.2 V                |
| tARD       | AR Input to Output              | 75   |      | ns    |                                       |
|            | Disturb Delay                   |      |      |       |                                       |







# PROGRAMMING INSTRUCTIONS

All Synertek read only memories utilize computer aided techniques to manufacture and test custom bit patterns. The custom bit pattern and address information is supplied on standard 80 column computer cards in the format described below.

All addresses and related output patterns must be completely defined. Each deck of cards defining a specific ROM bit pattern consists of 1) four Title Cards and 2) address and bit pattern Data Cards. Positive logic is generally used on all input cards: a logic "1" is the most positive or HIGH level, and a logic "O" is the most negative or LOW level. Synertek can also accept ROM data in other formats, compatible with most microprocessors and PROMS. Consult your Synertek representative for details.

#### TITLE CARDS

A set of four Title Cards should accompany each data deck. These cards give our computer programs additional information necessary to accurately produce high density ROMS. These four Title Cards must contain the following information:

#### COLUMN

#### INFORMATION

| First Card  | 1-30  | Customer name                                                                                                                                                      |
|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | 31-50 | Customer part number                                                                                                                                               |
|             | 60-72 | Synertek part number (punch "4600")                                                                                                                                |
| Second Card | 1-30  | Customer contact (name)                                                                                                                                            |
|             | 31-50 | Customer telephone number                                                                                                                                          |
| Third Card  | 1–6   | Leave blank — pattern number to be<br>assigned by Synertek                                                                                                         |
|             | 31    | OE <sub>2</sub> /OE <sub>2</sub> output enable logic level (if<br>LOW selects chip, punch "0"; if HIGH<br>selects chip, punch "1")                                 |
|             | 32    | OE1/OE1 output enable logic level.                                                                                                                                 |
| Fourth Card | 1-8   | Data Format. Synertek, or Electronic                                                                                                                               |
|             |       | Arrays data card format may be used.<br>Specify format by punching "Synertek"<br>or "EA" starting in column one.                                                   |
|             | 15–28 | Logic format: punch "POSITIVE<br>LOGIC" or "NEGATIVE LOGIC."                                                                                                       |
|             | 35-37 | Truth table verification code; punch<br>either "VERIFICATION HOLD" (man-<br>ufacturing starts after customer approval<br>of bit pattern data supplied by Synertek) |
|             |       | or "VERIFICATION NOT NEEDED"                                                                                                                                       |
|             |       | (manufacturing starts immediately upon receipt of customer card deck).                                                                                             |
|             |       | receipt of customer card deck).                                                                                                                                    |

#### SYNERTEK DATA CARD FORMAT

All addresses are coded in decimal form (0 through 2047). All output words are coded both in binary and octal forms. Output 7 (O7) is the MSB, and Output 0(Oo) is the LSB.

|            | COLUMN | INFORMATION                     |  |
|------------|--------|---------------------------------|--|
| Data Cards | 1-4    | Decimal address                 |  |
|            | 6-13   | Output (MSB-LSB)                |  |
|            | 15-17  | Octal equivalent of output data |  |
|            | 22-25  | Decimal address                 |  |
|            | 27-34  | Output (MSB-LSB)                |  |
|            | 36-38  | Octal equivalent of output data |  |
|            | 43-46  | Decimal address                 |  |
|            | 48-55  | Output (MSB-LSB)                |  |
|            | 57-59  | Octal equivalent of output data |  |
|            | 64-67  | Decimal address                 |  |
|            | 69-76  | Output (MSB-LSB)                |  |
|            | 78-80  | Octal equivalent of output data |  |

#### ELECTRONIC ARRAYS DATA CARD FORMAT

All addresses are coded in octal form (address 0 = 0000, address 2047 = 3777, A10 = MSB and Ao = LSB). All output words are also coded in octal. Output 7 (O7) is the MSB, and Output 0 (Oo) is the LSB. The four Title Cards discussed above must accompany the EA card deck.

|            | COLUMN | INFORMATION                                |
|------------|--------|--------------------------------------------|
| Data Cards | 1-4    | Octal equivalent of initial input address. |
|            | 5-7    | Octal equivalent of output data for        |
|            |        | initial input address.                     |
|            | 8-10   | Octal equivalent of output data for        |
|            |        | initial input address +1.                  |
|            | 11-13  | Octal equivalent of output data for        |
|            | :      | initial address +2                         |
|            | :      | :                                          |
|            | •      |                                            |
|            | 50-52  | Octal equivalent of output data for        |
|            |        | initial address +15.                       |
|            | 69-80  | ROM pattern number (may be left            |
|            |        | blank).                                    |

Send bit pattern data to the following special address:

Synertek - ROM P.O. Box 552 3050 Coronado Drive Santa Clara, CA 95051

## PACKAGING DIAGRAM

# CERAMIC PACKAGE

#### PLASTIC PACKAGE





, .





MICRO-PROCESSORS

#### SY6500 MICROPROCESSORS

#### The SY6500 Microprocessor Family Concept -----

The SY6500 Series Microprocessors represent the first totally software compatible microprocessor family. This family of products includes a range of software compatible microprocessors which provide a selection of addressable memory range, interrupt input options and on-chip clock osscillators and drivers. All of the microprocessors in the SY6500 group are software compatible within the group and are bus compatible with the M6800 product offering.

The family includes five microprocessors with on-board clock oscillators and drivers and four microprocessors driven by external clocks. The on-chip clock versions are aimed at high performance, low cost applications where single phase inputs, crystal or RC inputs provide the time base. The external clock versions are geared for the multi processor system applications where maximum timing control is mandatory. All versions of the microprocessors are available in 1 MHz and 2 MHz ("A" suffix on product numbers) maximum operating frequencies.

#### Features of the SY6500 Family

- . Single five volt supply
- . N channel, silicon gate, depletion load technology
- . Eight bit parallel processing
- . 56 Instructions
- . Decimal and binary arithmetic
- . Thirteen addressing modes
- . True indexing capability
- . Programmable stack pointer
- . Variable length stack
- . Interrupt capability
- . Non-maskable interrupt
- . Use with any type or speed memory
- . Bi-directional Data Bus

- . Instruction decoding and control
- . Addressable memory range of up to 65K bytes
- . "Ready" input
- . Direct memory access capability
- . Bus compatible with MC6800
- . Choice of external or on-board clocks
- . 1MHz and 2MHz operation
- On-the-chip clock options
   \* External single clock input
  - \* RC time base input
  - \* Crystal time base input
  - 40 and 20 sta sol
- . 40 and 28 pin package versions
- . Pipeline architecture

Members of the Family



#### Comments on the Data Sheet

The data sheet is constructed to review first the basic "Common Characteristics" - those features which are common to the general family of microprocessors. Subsequent to a review of the family characteristics will be sections devoted to each member of the group with specific features of each.



# COMMON CHARACTERISTICS

MAXIMUM RATINGS

| RATING                | SYMBOL | VA   | LUE     | UNIT |
|-----------------------|--------|------|---------|------|
| SUPPLY VOLTAGE        | Vcc    | -0.3 | to +7.0 | Vdc  |
| INPUT VOLTAGE         | Vin    | -0.3 | to +7.0 | Vdc  |
| OPERATING TEMPERATURE | т<br>А | 0    | to +70  | °C   |
| STORAGE TEMPERATURE   | TSTG   | -55  | to +150 | °C   |

his device contains inbut protection against lamage due to high static roltages or electric fields; however, precautions should be taken to avoid applicaion of voltages higher han the maximum rating.

## LECTRICAL CHARACTERISTICS (Vcc = $5.0V \pm 5\%$ , Vss = 0, T<sub>A</sub> = $25^{\circ}$ C)

 $\phi_1$ ,  $\phi_2$  applies to SY6512, 13, 14, 15,  $\phi_0$  (in) applies to SY6502, 03, 04, 05 and 06

| CHARACTERISTIC                                                                                                                                     | SYMBOL                           | MIN.                   | TYP. | MAX.                   | UNIŢ           |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------|------|------------------------|----------------|
| Input High Voltage $b_1, b_2$ (in)                                                                                                                 | v <sub>IH</sub>                  | Vss + 2.4<br>Vcc - 0.2 | -    | Vcc<br>Vcc + 0.25      | Vdc            |
| Input Low Voltage<br>Logic, $\phi_0(in)$<br>$\phi_1, \phi_2$                                                                                       | v <sub>IL</sub>                  | Vss - 0.3<br>Vss - 0.3 | -    | Vss + 0.4<br>Vss + 0.2 | Vdc            |
| Input High Threshold Voltage<br>RES, NMI, RDY, IRQ, Data,<br>S.O.                                                                                  | V <sub>IHT</sub>                 | Vss + 2.0              | -    | -                      | Vdc            |
| Input Low Threshold Voltage<br>RES, NMI, RDY, IRQ, Data,<br>S.O.                                                                                   | V <sub>ILT</sub>                 | -                      | -    | Vss + 0.8              | Vdc            |
| Input Leakage Current<br>$(V_{in} = 0 \text{ to } 5.25V, V_{CC} = 0)$<br>Logic (Excl.RDY, S.O.)<br>$\emptyset_1, \vartheta_2$<br>$\emptyset_o(in)$ | Iin                              |                        | -    | 2.5<br>100<br>10.0     | μΑ<br>υΑ<br>μΑ |
| Three-State (Off State) Input Current<br>(V <sub>in</sub> = 0.4 to 2.4V, Vcc = 5.25V)<br>Data Lines                                                | I <sub>TSI</sub>                 | -                      | -    | 10                     | μA             |
| Output High Voltage<br>(I <sub>LOAD</sub> = -100µAdc, Vcc = 4.75V)<br>SYNC,Data,AO-A15,R/W                                                         | v <sub>он</sub>                  | Vss + 2.4              | -    | _                      | Vdc            |
| Output Low Voltage<br>(I <sub>LOAD</sub> = 1.6mAdc, Vcc = 4.75V)<br>SYNC,Data,AO-A15, R/W                                                          | v <sub>ol</sub>                  | _                      | _    | Vss + 0.4              | Vdc            |
| Power Dissipation                                                                                                                                  | P <sub>D</sub>                   | -                      | . 25 | . 70                   | W              |
| Capacitance<br>( $V_{in} = 0, T_A = 25^{\circ}C, f = LMHz$ )                                                                                       | с                                |                        |      |                        | pF             |
| Logic                                                                                                                                              | <sup>C</sup> in                  | -                      | . –  | 10                     |                |
| Data<br>A0-A15,R/W,SYNC                                                                                                                            | Cout                             | -                      | -    | 15<br>12               |                |
| Ø <sub>o</sub> (in)                                                                                                                                | C <sub>Ø</sub><br>C <sub>Ø</sub> | -                      | -    | 15                     |                |
| Ø1                                                                                                                                                 | $C_{\emptyset_1}$                | -                      | 30   | 50                     |                |
| Ø2                                                                                                                                                 | C <sub>Ø2</sub>                  | -                      | 50   | 80                     |                |

nte: IRQ and NMI require 3K pull-up resistors.



MICRO-PROCESSORS

Note: "REF." means Reference Points on clocks.

| N |  |
|---|--|
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |
|   |  |

SNIIMI I ZHIM Z

CLOCK TIMING - SY6512, 13, 14, 15

| CHARACTERISTIC                                  | NMBOL            | MIN.         | · 442 | WAX.          | (IN)                                  |
|-------------------------------------------------|------------------|--------------|-------|---------------|---------------------------------------|
| évele Time                                      | 1 chi            | 1000         | 1     | 1             | nsec                                  |
| Clock Pulse Width<br>(Measured at Vo 0.1v) 01   | 20 824<br>10 824 | - 35<br>4 70 |       | 1.<br>1.<br>1 | i i i i i i i i i i i i i i i i i i i |
| Fall Time<br>(Measured from 0.2v to V.c = 0.2v) | 1,               | 1            | -     | sî.           | u se                                  |
| belay Time between Clocks<br>(Neasured at 9.2v) |                  | ¢            |       | 1             | ŝ                                     |

# CLOCK TIMING – SY 6502, 03, 04, 05, 06

x

| CHARACTERISTIC                                                                                                                                | SYMBOL                          | .NIM.                              | TYP. | MAX.                   | CNITS |
|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------|------|------------------------|-------|
| Cycle Time                                                                                                                                    | T <sub>CYC</sub>                | 1000                               | 1    | 1                      | su    |
| <pre>\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$</pre>                                                           | PWH¢                            | 460                                | 1    | 520                    | ns    |
| <pre>\$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$ \$\$</pre>                                                                   | TR¢, TF¢                        | ł                                  | 1    | 10                     | su    |
| Delay Time Between Clocks (measured at 1.5V)                                                                                                  | TD                              | 5                                  | ł    | 1                      | ns    |
| $\dot{\sigma}_1\left(\text{OUT}\right)$ Pulse Width (measured at 1.5V) $\mid$ PWH $_1$                                                        | ькно <sub>1</sub>               | Р₩НФ <sub>0</sub> L <sup>-20</sup> | -    | PWH¢₀L                 | ns    |
| $\Phi_2\left( 00T\right)$ Pulse Width (measured at 1.5V) $\left  \mbox{ PWH} \varphi_2 \right $                                               | РWH¢2                           | 05-HO¢HMd                          | 1    | Р₩Н¢ <sub>0Н</sub> -10 | us    |
| $\phi_1(\alpha_1 T)^* = \hat{\phi}_2(\alpha_1 T)$ Rise, Fall Time<br>(measured .8V to 2.0 V) (Load = 30pf<br>(measured .8V to 2.0 V) + 1 TTL) | Τ <sub>R</sub> , Τ <sub>F</sub> | 1                                  | 1    | 25                     | su    |

| CHARACTERISTIC                    | SYMBOL           | MIN. | TYP. | MAX. | UNITS |
|-----------------------------------|------------------|------|------|------|-------|
| Read/Write Setup Time from SY6500 | TEWS             | 1    | 100  | 300  | ns    |
| Address Setup Time from SY6500    | TADS             | 1    | 100  | 300  | su    |
| Memory Read Access Time           | TACC             | 1    | 1    | 575  | us    |
| Data Stability Time Period        | T <sub>DSU</sub> | 100  | 1    | 1    | su    |
| Data Hold Time - Read             | THR              | 10   | 1    | 1    | us    |
| Data Hold Time - Write            | T <sub>HW</sub>  | 30   | 60   | 1    | su    |
| Data Setup Time from SY6500       | Twds             | 1    | 150  | 200  | su    |
| RDY, S.O. Setun Time              | TRNY             | 100  |      | 1    | su    |
| SYNC Setup Time from SY6500       | TSYNC            | 1    | 1    | 3 50 | us    |
| Address Hold Time                 | T <sub>HA</sub>  | 30   | 60   |      | su    |
| R/W Hold Time                     | Tnew             | UE   | 40   | 1    | us    |

# CLOCK TIMING - SY6512,13,14,15,16

| CHARACTER1S11C                                   | 109WAS             | MIN.       | TYP. | MAX. | CN11 |
|--------------------------------------------------|--------------------|------------|------|------|------|
| Getle line                                       | 1 <sub>CN</sub> C. | 500        | ł    | -    | nsec |
| (lock Pulse Width<br>:Measured at V., - 0.1v) 01 | 10 HM4<br>10 HM4   | 215<br>235 | 1    | ł    | user |
| Fall Time<br>(Measured from 0.2% to Vox - 0.2%)  | L.                 | 1          | 1    | 12   | DSec |
| Delar lime between Clacks<br>Measured at 0.200   | d I                | ¢          | :    |      | nse. |

| CHARACTERISTIC                                                     | <b>SYMBOL</b>                   | MIN.                   | TYP. | MAX.                   | UNITS |
|--------------------------------------------------------------------|---------------------------------|------------------------|------|------------------------|-------|
| Cycle Time                                                         | TCYC                            | 500                    | 1    | 1                      | su    |
| $\phi_{O(1N)}$ Pulse Width (measured at 1.5V)                      | PWH¢                            | 240                    | 1    | 260                    | ns    |
| ¢ <sub>0(IN)</sub> Rise, Fall Time                                 | TR¢, TF¢                        | 1                      | 1    | 10                     | su    |
| Delay Time Between Clocks (measured at 1.5V)                       | TD                              | 5                      | 1    | 1                      | ns    |
| ¢1(OUT) Pulse Width (measured at 1.5V)                             | РWН¢ <sub>1</sub>               | $PWH\phi_{oL}^{-20}$   | 1    | PWH4 oL                | su    |
| $\phi_{2}\left(\mathrm{OUT}\right)$ Pulse Width (measured at 1.5V) | РWH¢2                           | 07- <sup>H0</sup> ≎HMd | 1    | РWH¢ <sub>0H</sub> -10 | us    |
| \$1(000000000000000000000000000000000000                           | Τ <sub>R</sub> , Τ <sub>F</sub> | 1                      | 1    | 25                     | su    |

| CHARACTERISTIC                      | SYMBOL          | NIN. | TYP. | MAX. | UNITS |
|-------------------------------------|-----------------|------|------|------|-------|
| Read/Write Setup Time from SY6500 A | TEWS            | 1    | 100  | 150  | us    |
| Address Setup Time from SY6500 A    | TADS            | 1    | 100  | 150  | us    |
| Memory Read Access Time             | TACC            | 1    | 1    | 300  | su    |
| Data Stability Time Period          | TDSU            | 50   | 1    | {    | us -  |
| Data Hold Time - Read               | THR             | 10   | 1    | 1    | su    |
| Data Hold Time - Write              | тнк             | 30   | 60   | 1    | su    |
| Data Setup Time from SY6500 A       | TMDS            | 1    | 75   | 100  | su    |
| RDY, S.O. Setup Time                | твлу            | 50   | 1    | 1    | su    |
| SYNC Setup Time from SY6500 A       | TSYNC           | 1    | 1    | 175  | su    |
| Address Hold Time                   | T <sub>HA</sub> | 30   | 60   | 1    | us    |
| R/W Hold Time                       | Turv            | 30   | 60   | 1    | ns    |

MICRO-PROCESSORS

#### **COMMON CHARACTERISTICS**

Clocks  $(\emptyset_1, \emptyset_2)$ 

The SY651X requires a two phase non-overlapping clock that runs at the Vcc voltage level.

The SY650X clocks are supplied with an internal clock generator. The frequency of these clocks is externally controlled. Details of this feature are discussed in the SY6502 portion of this data sheet.

Address Bus  $(A_0-A_{15})$  (See sections on each micro for respective address lines on those devices.)

These outputs are TTL compatible, capable of driving one standard TTL load and 130pf.

#### Data Bus (D<sub>0</sub>-D<sub>7</sub>)

Eight pins are used for the data bus. This is a bi-directional bus, transferring data to and from the device and peripherals. The outputs are tri-state buffers capable of driving one standard TTL load and 130pf.

#### Data Bus Enable (DBE)

This TL compatible input allows external control of the tri-state data output buffers and will enable the microprocessor bus driver when in the high state. In normal operation DBE would be driven by the phase two  $(\emptyset_2)$  clock, thus allowing data output from microprocessor only during  $\emptyset_2$ . During the read cycle, the data bus drivers are internally disabled, becoming essentially an open circuit. To disable data bus drivers externally. DBE should be held low.

#### Ready (RDY)

This input signal allows the user to single cycle the microprocessor on all cycles except write cycles. A negative transition to the low state during or coincident with phase one  $(\theta_1)$  will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two  $(\theta_2)$  in which the Ready signal is low. This feature allows microprocessor interfacing with low speed PROMS as well as fast (max. 2 cycle) Direct Memory Access (DMA). If Ready is low during a write cycle, it is ignored until the following read operation.

#### Interrupt Request (IRQ)

This TTL level input requests that an interrupt sequence begin within the microprocessor. The microprocessor will complete the current instruction being executed before recognizing the request. At that time, the interrupt mask bit in the Status Code Register will be examined. If the interrupt mask flag is not set, the microprocessor will begin an interrupt sequence. The Program Counter and Processor Status Register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further interrupts may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, therefore transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A SKN external resistor should be used for proper wire-OR operation.

#### Non-Maskable Interrupt (NMI)

A negative going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor.

 $\overline{\text{NMI}}$  is an unconditional interrupt. Following completion of the current instruction, the sequence of operations defined for IRQ will be performed, regardless of the state interrupt mask flag. The vector address loaded into the program counter, low and high, are locations FFFA and FFFB respectively, thereby transferring program control to the memory vector located at these addresses. The instructions loaded at these locations cause the microprocessor to branch to a non-maskable interrupt routine in memory.

NMI also requires an external 3KO register to Vcc for proper wire-OR operations.

Inputs  $\overline{IRQ}$  and  $\overline{NM1}$  are hardware interrupts lines that are sampled during  $\emptyset_2$  (phase 2) and will begin the appropriate interrupt routine on the  $\emptyset_1$  (phase 1) following the completion of the current instruction.

#### Set Overflow Flag (S.O.)

A NEGATIVE going edge on this input sets the overflow bit in the Status Code Register. This signal is sampled on the trailing edge of  $\emptyset_1$  .

SYNC

This output line is provided to identify those cycles in which the microprocessor is doing an OP CODE fetch. The SYNC line goes high during  $\theta_1$  of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the  $\theta_1$  clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution.

#### Reset

This input is used to reset or start the microprocessor from a power down condition. During the time that this line is held low, writing to or from the microprocessor is inhibited. When a positive edge is detected on the input, the microprocessor will immediately begin the reset sequence.

After a system initialization time of six clock cycles, the mask interrupt flag will be set and the microprocessor will load the program counter from the memory vector locations FFFC and FFFD. This is the start location for program control.

After Vcc reaches 4.75 volts in a power up routine, reset must be held low for at least two clock cycles. At this time the R/W and (SYNC) signal will become valid.

When the reset signal goes high following these two clock cycles, the microprocessor will proceed with the normal reset procedure detailed above.

#### SY6500 Signal Description

#### **INSTRUCTION SET – ALPHABETIC SEQUENCE**

- ADC Add Memory to Accumulator with Carry 'AND" Memory with Accumulator AND DEX ASL Shift left One Bit (Memory or Accumulator) BCC Branch on Carry Clear Branch on Carry Set Branch on Result Zero BCS BEQ BIT Test Bits in Memory with Accumulator
- Branch on Result Minus BNE Branch on Result not Zero
- Branch on Result Plus RPI
- BRK Force Break
- Branch on Overflow Clear BVG Branch on Overflow Set
- Clear Carry Flag Clear Decimal Mode
- CI.1 Clear Interrupt Disable Bit
- Clear Overflow Flag Compare Memory and Accumulator Compare Memory and Index X CMP CPX
- Compare Memory and Index Y
- DEC Decrement Memory by One PHA Push Accumulator on Stack Decrement Index X by One PHP Push Processor Status on Stack Pull Accumulator from Stack DEY Decrement Index Y by One PIA Pull Processor Status from Stack PLP EOR "Exclusive-or" Memory with Accumulator Rotate One Bit Left (Memory or Accumulator) ROL. INC Increment Memory by One Rotate One Bit Right (Memory or Accumulator) Return from Interrupt Return from Subroutine ROP INX Increment Index X by One RTI INY Increment Index Y by One RTS JMP Jump to New Location JSR Jump to New Location Saving Return Address SBC Subtract Memory from Accumulator with Borrow Set Carry Flag Set Decimal Mode Set Interrupt Disable Status SEC SED LDA Load Accumulator with Memory SEI Store Accumulator in Memory Store Index X in Memory Store Index Y in Memory LDX Load Index X with Memory LDY Load Index Y with Memory STA STX LSR Shift One Bit Right (Memory or Accumulator) STY NOP No Operation TAX Transfer Accumulator to Index X Transfer Accumulator to Index Y Transfer Stack Pointer to Index X Transfer Index X to Accumulator TAY ORA "OR Memory with Accumulator TSX

TXA TYS

Transfer Index X to Stack Pointer Transfer Index Y to Accumulator

PROCESSORS

MICRO-

- ADDRESSING MODES
- ACCUMULATOR ADDRESSING This form of addressing is represented with a one byte instruction, implying an operation on the accumulator.
- IMMEDIATE ADDRESSING In immediate addressing, the operand is contained in the second byte of the instruction, with no further memory addressing required.
- ABSOLUTE ADDRESSING In absolute addressing, the second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits. Thus, the absolute addressing mode allows access to the entire 65K bytes of addressable memory.
- ZERO PAGE ADDRESSING The zero page instructions allow for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. Careful use of the zero page can result in significant increase in code efficiency.
- INDEXED ZERO PAGE ADDRESSING (X, Y indexing) This form of addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or "Zero Page, Y". The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur.
- INDEXED ABSOLUTE ADDRESSING (X, Y indexing) This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X", and "Absolute, Y". The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time.
- IMPLIED ADDRESSING In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction.
- RELATIVE ADDRESSING Relative addressing is used only with branch instructions and establishes a destination for the conditional branch.

The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction.

- INDEXED INDIRECT ADDRESSING In indexed indirect addressing (referred to as (Indirect,X)), the second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero.
- INDIRECT INDEXED ADDRESSING In indirect indexed addressing (referred to as (Indirect),Y), the second byte of the instruction points to a memory location in page zero. The contents of this memory location is added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high order eight bits of the effective address.
- ABSOLUTE INDIRECT The second byte of the instruction contains the low order eight bits of a memory location. The high order eight bits of that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program counter.



| Signal<br>on be used for single instruction<br>eccution)<br>bignal<br>on be used for single cycle<br>eccution)<br>hase Output Clock for<br>g of Support Chips |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .g 0.                                                                                                                                                         |

3

MICRO-PROCESSORS

| $\begin{array}{c c} RES & I & 28 \\ Vss & 2 & 27 \\ \hline & \varphi_0(IN) \end{array}$ |                                 |
|-----------------------------------------------------------------------------------------|---------------------------------|
| IRQ - 3 26- R/W                                                                         | * 4K Addressable Bytes of       |
| NMI 4 25 DBO                                                                            | Memory (AB00-AB11)              |
| Vcc - 5 24 - DBI                                                                        |                                 |
| ABO 6 23 DB2                                                                            | * On-the-chip Clock             |
| ABI - 7 22- DB3                                                                         |                                 |
| AB2 8 21 DB4                                                                            | * IRQ Interrupt                 |
| AB3-9 20-DB5                                                                            |                                 |
| AB4 - 10 19 - DB6<br>AB5 - 11 18 - DB7                                                  | * NMI Interrupt                 |
|                                                                                         |                                 |
| AB0 12 17 AB11<br>AB7 13 16 AB10                                                        | * 8 Bit Bi-Directional Data Bus |
| AB8 -14 15 AB9                                                                          | o bit bi bilottinii interne     |

| $\begin{array}{c c} \hline RES & 1 & 28 \\ \hline Vss & 2 & 27 \\ \hline 0_0(1N) \end{array}$ |                                                 |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------|
| IRQ - 3 26 - R∕W<br>Vcc - 4 25 - DBO<br>ABO - 5 24 - DBI                                      | * 8K Addressable Bytes of<br>Memory (AB00-AB12) |
| ABI - 6 23 - DB2<br>AB2 - 7 22 - DB3<br>AB3 - 8 21 - DB4                                      | * On-the-chip Clock                             |
| AB3 - 8 21 - 084<br>AB4 - 9 20 - 085<br>AB5 - 10 19 - 086                                     | * IRQ Interrupt                                 |
| AB6 - 11 18 - DB7<br>AB7 - 12 17 - AB12<br>AB8 - 13 16 - AB11                                 | * 8 Bit Bi-Directional Data Bus                 |
| AB9 4 15 AB10                                                                                 |                                                 |
| SY6504                                                                                        | Features of SY6504                              |

| $\begin{array}{c cccc} RES & -1 & 28 - \theta_2(OUT) \\ Vss & -2 & 27 - \theta_0(IN) \end{array}$ | * 4K Addressable Bytes of       |
|---------------------------------------------------------------------------------------------------|---------------------------------|
| RDY - 3 26 - R/W<br>TRQ - 4 25 - DBO<br>Vcc - 5 24 - DBI                                          | Memory (AB00-AB11)              |
| ABO - 6 23 - DB2<br>ABI - 7 22 - DB3                                                              | * On-the-chip Clock             |
| AB2 - 8 21 - DB4<br>AB3 - 9 20 - DB5                                                              | * IRQ Interrupt                 |
| AB4-10 19-DB6<br>AB5-11 18-DB7<br>AB6-12 17-AB11                                                  | * RDY Signal                    |
| AB6-12 17 AB11<br>AB7-13 16 AB10<br>AB8-14 15 AB9                                                 | * 8 Bit Bi-Directional Data Bus |
| SY6505                                                                                            | Features of SY6505              |



MICRO-

| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                              | <ul> <li>* 65K Addressable Bytes of Memory</li> <li>* TRQ Interrupt</li> <li>* NMI Interrupt</li> </ul> |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| SYNC - 7 34 - R/W<br>Vcc - 8 33 - DBO<br>ABO - 9 32 - DBI<br>ABI - 10 31 - DB2<br>AB2 - 11 30 - DB2 | * RDY Signal<br>* 8 Bit Bi-Directional Data Bus                                                         |
| AB3-12 29-084<br>AB4-13 28-085<br>AB5-14 27-086<br>AB5-15 26-087                                    | * SYNC Signal                                                                                           |
| AB7−16 25⊢AB15<br>AB8−17 24⊢AB14<br>AB9−18 23⊢AB13<br>AB10−19 22⊢AB12                               | * Two phase input<br>* Data Bus Enable                                                                  |
|                                                                                                     | Features of SY6512                                                                                      |

| $Vss$ -1       28       -RES $0_1$ -2       27 $0_2$ $IRQ$ -3       26       -R/W         NMI       -4       25       DB0         Vcc       -5       24       DB1         AB0       6       23       DB2         AB1       -7       22       DB3         AB2       -8       21       DB4         AB3       -9       20       DB5         AB4       10       19       DB6         AB5       11       18       DB7         AB6       12       17       AB11         AB7       -13       16       AB10         AB8       -14       15       AB9 | <ul> <li>* 4K Addressable Bytes of<br/>Memory (AB00-AB11)</li> <li>* Two phase clock input</li> <li>* TRQ Interrupt</li> <li>* NMI Interrupt</li> <li>* 8 Bit Bi-Directional,Data Bus</li> </ul> |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| $Vss$ I       28 $\overline{RES}$ $0_1$ 2       27 $0_2$ $IRQ$ 3       26 $R/W$ $Vcc$ 4       25       DB0 $AB0$ 5       24       DB1 $AB1$ 6       23       DB2 $AB2$ 7       22       DB3 $AB3$ 8       21       DB4 $AB4$ 9       20       DB5 $AB5$ IO       19       DB6 $AB6$ II       IB       DB7 $AB7$ I2       I7 $AB12$ $AB8$ I3       I6 $AB11$ $AB9$ I4       I5 $AB10$ | <ul> <li>* 8K Addressable Bytes of<br/>Memory (AB00-AB12)</li> <li>* Two phase clock input</li> <li>* IRQ Interrupt</li> <li>* 8 Bit Bi-Directional Data Bus</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

MICRO-PROCESSORS

| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | <ul> <li>* 4K Addressable Bytes of<br/>Memory (AB00-AB11)</li> <li>* Two phase clock input</li> <li>* IRQ Interrupt</li> <li>* 8 Bit Bi-Directional Data Bus</li> </ul> |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SY6515                                                 | Features of SY6515                                                                                                                                                      |



PROCESSORS

MICRO-





#### SY6520 PERIPHERAL ADAPTER

#### DESCRIPTION

The SY6520 Peripheral Adapter is designed to solve a broad range of peripheral control problems in the implementation of microcomputer systems. This device allows a very effective trade-off between software and hardware by providing significant capability and flexibility in a low cost chip. When coupled with the power and speed of the SY6500 family of microprocessors, the SY6520 allows implementation of very complex systems at a minimum overall cost.

Control of peripheral devices is handled primarily through two 8-bit bi-directional ports. Each of these lines can be programmed to act as either an input or an output. In addition, four peripheral control/interrupt input lines are provided. These lines can be used to interrupt the processor or for "hand-shaking" data between the processor and a peripheral device.

- High performance replacement for Motorola/AMI/MOSTEK/Hitachi peripheral adapter.
- N channel, depletion load technology, single +5V supply.
- · Completely Static and TTL compatible.
- · CMOS compatible peripheral control lines.
- Fully automatic "hand-shake" allows very positive control of data transfers between processor and peripheral devices.



| V <sub>SS</sub> I    | 40 CA1                                                                                                                                                             |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAØ 2<br>PA1 3       | 39 CA2<br>38 IRQA                                                                                                                                                  |
| PA1 3<br>PA2 4       | 37 IRQB                                                                                                                                                            |
| PA3 5                | 36 E RSØ                                                                                                                                                           |
| PA4 6                | 35 🗖 RS1                                                                                                                                                           |
| PA5 2 7              | 34 RES                                                                                                                                                             |
| PA6 2 8              | 33 🗖 DØ                                                                                                                                                            |
| PA7 🗖 9              | 32 🗖 D1                                                                                                                                                            |
| PBØ 🗖 10             | 31 🗖 D2                                                                                                                                                            |
| PB1 🗖 11             | 30 🗖 D3                                                                                                                                                            |
| PB2 🗖 12             | 29 🗖 D4                                                                                                                                                            |
| PB3 🗖 13             | 28 🗖 D5                                                                                                                                                            |
| PB4 C 14             | 27 D6                                                                                                                                                              |
| PB5 = 15             | 26 D7                                                                                                                                                              |
| PB6 6 16<br>PB7 6 17 | 25 02<br>24 <b>C</b> S1                                                                                                                                            |
| PB7 17<br>CB1 18     | $\begin{array}{c} 24\\ 23\\ \end{array} \qquad \begin{array}{c} \hline \\ \hline $ |
| CB2 2 19             | 22 <b>G</b> CSØ                                                                                                                                                    |
| V <sub>CC</sub> 20   | 21 <b>G</b> R/W                                                                                                                                                    |

# SUMMARY OF SY6520 OPERATION

See SYNERTEK Microcomputer Hardware Manual for detailed description of SY6520 operation.

|       |       |                                       | CA1/CBI CONTROL                                                                           |
|-------|-------|---------------------------------------|-------------------------------------------------------------------------------------------|
| CRA   | (CRB) |                                       |                                                                                           |
| Bit 1 | Bit 0 | Active Transition<br>of Input Signal* | IRQA (IRQB)<br>Interrupt Outputs                                                          |
| 0     | 0     | negative                              | Disableremain high                                                                        |
| 0     | 1     | negative                              | Enublegoes low when bit 7 in CRA (CRB) is set by active transition of signal on CA1 (CB1) |
| 1     | 0     | positive                              | Disableremain high                                                                        |
| 1     | 1     | positive                              | Enableas explained above                                                                  |

Note: Bit 7 of CRA (CRB) will be set to a logic 1 by an active transition of the CAI (CBI) signal. This is independent of the state of Bit 0 in CRA (CRB).

| ( | CRA (CRE | )     | CA2/CE                                | 32 INPUT MODES                                                                            |
|---|----------|-------|---------------------------------------|-------------------------------------------------------------------------------------------|
|   | Bit 4    | Bit 3 | Active Transition<br>of Input Signal* | IRQA (IRQB)<br>Interrupt Output                                                           |
| 0 | 0        | 0     | negative                              | Disableremains high                                                                       |
| 0 | 0        | 1     | negative                              | Enablegoes low when bit 6 in CRA (CRB) is set by active transition of signal on CA2 (CB2) |
| 0 | 1        | 0     | positive                              | Disableremains high                                                                       |
| 0 | 1        | 1     | positive                              | Enableas explained above                                                                  |

\*Note: Bit 6 of CRA (CRB) will be set to a logic 1 by an active transition of the CA2 (CB2) signal. This is independent of the state of Bit 3 in CRA (CRB).

|                   | CRA               |                   | CA                              | 2 OUTPUT MODES                                                                                                                                                                                                                                                |
|-------------------|-------------------|-------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 5             | Bit 4             | Bit 3             | Mode                            | Description                                                                                                                                                                                                                                                   |
| 1                 | 0                 | 0                 | "Handshake"<br>on Read          | CA2 is set high on an active transition of the CA1 interrupt<br>input signal and set low by a microprocessor "Read A Data"<br>operation. This allows positive control of data transfers<br>from the peripheral device to the microprocessor.                  |
| 1                 | 0                 | 1                 | Pulse Output                    | CA2 goes low for one cycle after a "Read A Data" operation.<br>This pulse can be used to signal the peripheral device that<br>data was taken.                                                                                                                 |
| 1                 | 1                 | 0                 | Manual Output                   | CA2 set low                                                                                                                                                                                                                                                   |
| <br>1             | 1                 | 1                 | Manual Output                   | CA2 set high                                                                                                                                                                                                                                                  |
| <br>              | CRB               |                   | СВ                              | 2 OUTPUT MODES                                                                                                                                                                                                                                                |
|                   |                   |                   |                                 |                                                                                                                                                                                                                                                               |
| Bit 5             | Bit 4             | Bit 3             | Mode                            | Description                                                                                                                                                                                                                                                   |
| <u>Bit 5</u><br>1 | <u>Bit 4</u><br>0 | <u>Bit 3</u><br>0 | Mode<br>"Handshake"<br>on Write | Description<br>CB2 is set low on microprocessor "Write B Data" operation and<br>is set high by an active transition of the CB1 interrupt<br>input signal. This allows positive control of data transfers<br>from the microprocessor to the peripheral device. |

CB2 set low

CB2 set high

MICRO-

1

1

1

1

0

1

Manual Output

Manual Output

| Rating                                                                                                 | Symbol                | Value                                                               | Unit             |                      |                  |             |           |
|--------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------|------------------|----------------------|------------------|-------------|-----------|
| apply Veltage                                                                                          | Vde                   | /de This device contains circuitry<br>to protect the inputs against |                  |                      |                  |             |           |
| nput Voltage                                                                                           | Vin                   | -0.3 to +7.0                                                        | Vdc              | damage               | due to l         | high sta    | atic      |
| perating Temperature Range                                                                             | $T_{A}$               | 0 to +70                                                            | °C               | advised              | that n           | ormal pi    | recaution |
| storage Temperature Range                                                                              | T <sub>stg</sub>      | -55 to +150                                                         | °C               | of any               | voltage<br>rated | higher      |           |
| STATIC D.C. CHARACIERISTICS                                                                            | $(V_{CC} = 5.$        | 0 V $\pm$ 5°, V <sub>SS</sub> =                                     | 0, $T_A = 25$    | <sup>O</sup> C unles | s other          | wise not    | ed)       |
| C                                                                                                      | haracteris            | tic                                                                 | Symbol           | Min                  | Тур              | Max         | Unit      |
| Input High Voltage (Normal                                                                             | Operating             | Levels)                                                             | VIH              | +2.0                 | -                | VCC         | Vdc       |
| Input Low Voltage (Normal O                                                                            | perating 1            | evels)                                                              | VIL              | -0.3                 | -                | +.8         | Vdc       |
| Input Threshold Voltage                                                                                |                       |                                                                     | VIT              | 0.8                  | 1.1              | 2.0         | Vdc       |
| Input Leakage Current                                                                                  |                       |                                                                     | IIN              | 0.0                  |                  | 2.0         | µAdc      |
| $V_{in} = 0$ to 5.0 Vdc                                                                                |                       |                                                                     | * 1 N            |                      | +1.0             | +2.5        | pAuc      |
| Three-State (Off State Inpu<br>(V <sub>in</sub> = 0.4 to 2.4 Vdc, V <sub>C</sub><br>Input High Current | t Current<br>C = max) |                                                                     | ITSI             | -                    | <u>+</u> 2.0     | <u>+</u> 10 | µAdc      |
| (V <sub>III</sub> = 2.4 Vdc)<br>Input Low Current                                                      |                       | PAØ-PA7,CA2                                                         | IIL              | -100                 | -250             | -           | µAdc      |
| (V <sub>IL</sub> = 0.4 Vdc)<br>Output High Voltage                                                     |                       | PAØ-PA7,CA2                                                         |                  | -                    | -1.0             | -1.6        | mAdc      |
|                                                                                                        |                       |                                                                     | VOH              |                      |                  |             | ¥1.       |
| $(V_{CC} = min, 1_{Load} = -100)$<br>Output Low Voltage                                                | unac)                 |                                                                     | 11               | 2.4                  | -                | -           | . Vdc     |
| $(V_{CC} = min, 1_{Load} = 1.6 m.$                                                                     |                       |                                                                     | VOL              | -                    | -                | +0.4        | Vdc       |
| Output High Current (Sourcin                                                                           | ng)                   |                                                                     | IOH              |                      |                  |             |           |
| $(V_{OH} = 2.4  Vdc)$                                                                                  |                       |                                                                     |                  |                      | -1000            | -           | µAdc      |
| (V <sub>0</sub> = 1.5 Vdc, the curren<br>TTL, e.g., Darlingt                                           |                       |                                                                     |                  | -1.0                 | -2.5             | -           | mAdc      |
| Output Low Current (Sinking                                                                            |                       |                                                                     | 101.             |                      |                  |             |           |
| $(V_{OL} = 0.4  Vdc)$                                                                                  |                       |                                                                     | 0L               | 1.6                  | -                | -           | mAdc      |
| Output Leakage Current (Off                                                                            | State)                | IRQA, IRQB                                                          | I <sub>off</sub> | -                    | 1.0              | 10          | uAdc      |
| Power Dissipation                                                                                      |                       |                                                                     | PD               | -                    | 200              | 500         | шW        |
| Input Capacitance                                                                                      |                       |                                                                     | Cin              |                      |                  | 0.5.5       | pF        |
| $(V_{in} - 0, T_A = 25^{\circ}C, f =$                                                                  | 1.0 Miz)              |                                                                     | ~11)             |                      |                  |             | P.        |
| DØ-D7, PAØ                                                                                             | -PA7,PBØ-P            | B7,CA2,CB2                                                          |                  | -                    | -                | 10          |           |
| R/W, Reset, I                                                                                          | RSØ,RS1,CS            | Ø,CS1,CS2,                                                          |                  | -                    | -                | 7.0         |           |
|                                                                                                        |                       |                                                                     |                  | -                    | -                | 20          |           |
| CA1,CB1,42                                                                                             |                       |                                                                     |                  |                      |                  |             |           |
| CA1,CB1,42<br>Output Capacitance                                                                       |                       |                                                                     | Cout             |                      |                  |             |           |

NOTE: Negative sign indicates outward current flow, positive indicates inward flow.



MICRO-PROCESSORS



Read Timing Characteristics (Figure 1, Loading 130 pF and one TTL load)

| Characteristics                                                                                         | Symbol           | Min   | Тур | Max | Unit |
|---------------------------------------------------------------------------------------------------------|------------------|-------|-----|-----|------|
| Delay Time, Address valid to Enable positive transition                                                 | TAEW             | 180   | -   | -   | ns   |
| Delay Time, Enable positive transition to Data valid on bus                                             | TEDR             | -     | -   | 395 | ns   |
| Peripheral Data Setup Time                                                                              | TPDSU            | 300   | -   | -   | ns   |
| Data Bus Hold Time                                                                                      | THR              | 10    | -   | -   | ns   |
| Delay Time, Enable negative transition to CA2 negative transition                                       | TCA2             | -     | -   | 1.0 | us   |
| Delay Time, Enable negative transition to CA2 positive transition                                       |                  | -     | -   | 1.0 | us   |
| Rise and Fall Time for CA1 and CA2 input signals                                                        | tr,tf            | -     | -   | 1.0 | us   |
| Delay Time from CA1 active transition to CA2 positive transition                                        | TRS2             | -     | -   | 2.0 | us   |
| Rise and Fall Time for Enable input                                                                     | trE,tfE          | -     | -   | 25  | us   |
| Write Timing Characteristics (Figure 2)                                                                 |                  |       |     |     |      |
| Characteristics                                                                                         | Symbol           | Min   | Тур | Max | Unit |
| Enable Pulse Width                                                                                      | TE               | 0.470 | -   | 25  | μs   |
| Delay Time, Address valid to Enable positive transition                                                 | TAEW             | 180   | -   | -   | ns   |
| Delay Time, Data valid to Enable negative transition                                                    | TDSU             | 300   | -   | -   | ns   |
| Delay Time, Read/Write negative transition to Enable positive<br>transition                             | TWE              | 130   | -   | -   | ns   |
| Data Bus Hold Time                                                                                      | T <sub>HW</sub>  | 10    | -   | -   | ns   |
| Delay Time, Enable negative transition to Peripheral Data valid                                         | TPDW             | -     | -   | 1.0 | μs   |
| Delay Time, Enable negative transition to Peripheral Data Valid,<br>CMOS $(V_{CC} - 30\%)$ PAØ-PA7, CA2 | TCMOS            | -     | •   | 2.0 | μs   |
| Delay Time, Enable positive transition to CB2 negative transition                                       | T <sub>CB2</sub> | -     | -   | 1.0 | μs   |
| Delay Time, Peripheral Data valid to CB2 negative transition                                            | TDC              | 0     | -   | 1.5 | μs   |
| Delay Time, Enable positive transition to CB2 positive transition                                       |                  | -     | -   | 1.0 | us   |
|                                                                                                         |                  |       |     |     |      |
| Rise and Fall Time for CB1 and CB2 input signals                                                        | tr,tf            | -     | -   | 1.0 | μS   |



SY6522

# SY6522 (VERSATILE INTERFACE ADAPTER)

The SY6522 Versatile Interface Adapter (VIA) provides all of the capability of the SY6520. In addition, this device contains a pair of very powerful interval timers, a serial-to-parallel/parallel-to-serial shift register and input data latching on the peripheral ports. Expanded handshaking capability allows control of bi-directional data transfers between VIA's in multiple processor systems.

Control of peripheral devices is handled primarily through two 8-bit bi-directional ports. Each of these lines can be programmed to act as either an input or an output. Also, several peripheral I/O lines can be controlled directly from the interval timers for generating programmable frequency square waves and for counting externally generated pulses. To facilitate control of the many powerful features of this chip, the internal registers have been organized into an interrupt flag register, an interrupt enable register and a pair of function control registers.

- Very powerful expansion of basic SY6520 capability.
- N channel, depletion load technology, single +5V Supply.

· Completely static and TTL compatible.

- CMOS compatible peripheral control lines.
- Expanded "handshake" capability allows very positive control of data transfers between processor and peripheral devices.
- Figure 1. SY6522 BLOCK DIAGRAM INTERRUPT CONTROL INPUT LATCH FLAGS (IRA) (IFR) OUTPUT BUFFERS PORT **ENABLE** (ORA) (PA) (IER) DATA DATA DIR DATA BUS (DDRA) BUS BUFFERS PORT A PERIPHERAL REGISTERS (PCR) CA1 AUXILIARY PORT A CA2 (ACR) FUNCTION PORT B CONTROL RES HANDSHAKE CONTROL R/W LATCH LATCH (T1L·L) (T1L-H) SHIFT REG. CB1 02 CB2 (SR) COUNTER COUNTER CS1 (T1C-H) (T1C-L) CS2 TIMER 1 PORT B REGISTERS CHIP ACCESS RSØ INPUT LATCH TIMER 2 CONTROL (IRB) RS1 LATCH PORT (T2L-L) OUTPUT BUFFERS RS2 B (ORB) (PB) COUNTER COUNTER RS3 (T2C-H) (T2C-L) DATA DIR. (DDBB) 5-19

# MAXIMUM RATINGS

|                             | Symbol           | Value        | Unit | This device contains circuitry to protect the      |
|-----------------------------|------------------|--------------|------|----------------------------------------------------|
| Supply Voltage              | Vcc              | -0.3 to +7.0 | Vdc  | inputs against damage due to high static voltages. |
| Input Voltage               | Vin              | -0.3 to +7.0 | Vdc  | However, it is advised that normal precautions     |
| Operating Temperature Range | TA               | 0 to +70     | °C   | be taken to avoid application of any voltage       |
| Storage Temperature Range   | T <sub>stg</sub> | -55 to +150  | °C   | higher than maximum rated voltages.                |

# Electrical Characteristics (V<sub>CC</sub> = 5.0V $\pm$ 5%, V<sub>SS</sub> = 0, T<sub>A</sub> = 0°C to 70°C unless otherwise noted)

| CHARACTERISTIC                                                                                                                                                                     | SYMBOL           | MIN  | TYP   | MAX       | UNIT         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-------|-----------|--------------|
| Input high voltage (normal operation)                                                                                                                                              | VIH              | +2.4 | -     | Vcc       | Vdc          |
| Input Low Voltage (normal operation)                                                                                                                                               | VIL              | -0.3 | -     | +0.4      | Vdc          |
| Input Leakage current - $V_{IN} = 0$ to 5 Vdc<br>R/W, RES, RS0, RS1, RS2, RS3, CS1,<br>$\overline{CS2}$ , CA1, $\Phi 2$                                                            | IIN              | -    | ±1.0  | ±2.5      | μAdc         |
| Off-state input current - $V_{IN}$ = .4 to 2.4 V<br>Vcc = Max, D0 to D7                                                                                                            | I <sub>TSI</sub> | -    | ±2.0  | ±10       | μAdc         |
| Input high current - $V_{IH}$ = 2.4 V<br>PA0 - PA7, CA2, PB0 - PB7, CB1, CB2                                                                                                       | IIH              | -100 | -250  | -         | μAdc         |
| Input low current - V <sub>IL</sub> = 0.4 Vdc<br>PA0 - PA7, CA2, PB0 - PB7, CB1, CB2                                                                                               | IIL              | -    | -1.0  | -1.6      | mAdc         |
| Output high voltage<br>Vcc = min, I <sub>load</sub> = -100 μAdc<br>PA0 - PA7, CA2, PB0 -PB7, CB1, CB2                                                                              | V <sub>OH</sub>  | 2.4  | -     |           | Vdc          |
| Output low voltage<br>Vcc = min, I <sub>load</sub> = 1.6 mAdc                                                                                                                      | V <sub>OL</sub>  | -    | -     | +0.4      | Vdc          |
| Output high current (sourcing)<br>V <sub>OH</sub> = 2.4 V<br>V <sub>OH</sub> = 1.5 V, PB0 - PB7, CB1, CB2                                                                          | ІОН              | -100 | -1000 | 1 1       | µAdc<br>mAdc |
| Output low current (sinking)<br>V <sub>OL</sub> = 0.4 Vdc                                                                                                                          | IOL              | 1.6  | -     | -         | mAdc         |
| Output leakage current (off state)<br>IRQ                                                                                                                                          | loff             | -    | 1.0   | 10        | μAdc         |
| Input capacitance - $T_A = 25^{\circ}C$ , $f = 1$ Mhz<br>R/W, $\overline{RES}$ , RS0, RS1, RS2, RS3, CS1, $\overline{CS2}$<br>DO - D7, PA0 - PA7, CA1, CA2, PB0 - PB7,<br>CB1, CB2 | C <sub>in</sub>  | _    |       | 7.0<br>10 | pF<br>pF     |
| Φ2 input                                                                                                                                                                           |                  | -    | -     | 20        | pF           |
| Output capacitance - $T_A = 25^{\circ}C$ , f = 1 Mhz                                                                                                                               | Cout             | -    | -     | 10        | pF           |
| Power dissipation                                                                                                                                                                  | Pd               | -    | -     | 1000      | MW           |



# DYNAMIC CHARACTERISTICS

# Read Timing Characteristics (Figure 2, loading 130 pF and one TTL load)

| Characteristic                                             | Symbol | Min | Тур | Max | Unit |
|------------------------------------------------------------|--------|-----|-----|-----|------|
| Cycle time                                                 | TCY    | 1   | -   | 50  | μs   |
| Delay time, address valid to clock positive transition     | TACR   | 180 |     | -   | nS   |
| Delay time, clock positive transition to data valid on bus | TCDR   | -   | -   | 395 | nS   |
| Peripheral data setup time                                 | TPCR   | 300 | -   | -   | nS   |
| Data bus hold time                                         | THR    | 10  | -   | -   | nS   |
| Rise and fall time for clock input                         | TCR    | -   |     | 25  | nS   |
|                                                            | TCF    |     |     |     |      |

# Write Timing Characteristics (Figure 3)

| Characteristic                                                                     | Symbol          | Min  | Тур | Max | Unit |
|------------------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| Cycle Time                                                                         | TCY             | 1    | _   | 50  | μS   |
| Enable pulse width                                                                 | TC              | 0.47 | -   | 25  | μS   |
| Delay time, address valid to clock positive transition                             | TACW            | 180  |     | -   | nS   |
| Delay time, data valid to clock negative transition                                | TDCW            | 300  | -   | -   | nS   |
| Delay time, read/write negative transition to clock positive transition            | TWCW            | 180  |     | -   | nS   |
| Data bus hold time                                                                 | T <sub>HW</sub> | 10   | -   | -   | nS   |
| Delay time, Enable negative transition to peripheral data valid                    | TCPW            |      | -   | 1.0 | μS   |
| Delay time, clock negative transition to peripheral data valid<br>CMOS (Vcc - 30%) | TCMOS           | -    | -   | 2.0 | μS   |



5-22

| Characteristic                                                                                        | Symbol           | Min   | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------------------|------------------|-------|-----|-----|------|
| Rise and fall time for CA1, CB1, CA2, and CB2 input signals.                                          | T <sub>RF</sub>  | -     | -   | 1.0 | μS   |
| Delay time, clock negative transition to CA2 negative transition (read handshake or pulse mode).      | T <sub>CA2</sub> | -     | -   | 1.0 | μS   |
| Delay time, clock negative transition to CA2 positive transition (pulse mode).                        | T <sub>RS1</sub> | -     | -   | 1.0 | μS   |
| Delay time, CA1 active transition to CA2 positive transition (handshake mode).                        | T <sub>RS2</sub> | -     | -   | 2.0 | μS   |
| Delay time, clock positive transition to CA2 or CB2 negative transition (write handshake).            | TWHS             | -     | -   | 1.0 | μS   |
| Delay time, peripheral data valid to CB2 negative transition.                                         | TDC              | 0     | -   | 1.5 | μS   |
| Delay time, clock positive transition to CA2 or CB2 positive transition (pulse mode).                 | T <sub>RS3</sub> | -     | -   | 1.0 | μS   |
| Delay time, CB1 active transition to CA2 or CB2 positive transition (handshake mode).                 | T <sub>RS4</sub> | -     | -   | 2.0 | μS   |
| Delay time, peripheral data valid to CA1 or CB1 active transition (input latching).                   | TIL              | 300 - | -   | -   | nS   |
| Delay time, CB1 negative transition to CB2 data valid (internal SR clock, shift out).                 | T <sub>SR1</sub> | -     | -   | 300 | nS   |
| Delay time, negative transition of CB1 input clock to CB2 data valid (external clock, shift out).     | T <sub>SR2</sub> | -     | -   | 300 | nS   |
| Delay time, CB2 data valid to positive transition of CB1 clock (shift in, internal or external clock) | T <sub>SR3</sub> | -     | -   | 300 | nS   |
| Pulse Width - PB6 Input Pulse                                                                         | TIPW             | 2     | _   | -   | μS   |
| Pulse Width - CB1 Input Clock                                                                         | TICW             | 2     | -   | -   | μS   |
| Pulse Spacing - PB6 Input Pulse                                                                       | IIPS             | 2     | -   | -   | μS   |
| Pulse Spacing - CB1 Input Pulse                                                                       | IICS I           | 2     |     | -   | μS   |

MICRO-PROCESSORS

# PROCESSOR INTERFACE

This section contains a description of the buses and control lines which are used to interface the SY6522 to the system processor. Electrical parameters associated with this interface are specified elsewhere in this document.

# 1. Phase Two Clock ( $\Phi$ 2)

Data transfers between the SY6522 and the system processor take place only while the Phase Two Clock is high. In addition,  $\Phi 2$  acts as the time base for the various timers, shift registers, etc. on the chip.

## 2. Chip Select Lines (CS1, CS2)

The two chip select inputs are normally connected to processor address lines either directly or through decoding. The selected SY6522 register will be accessed when CS1 is high and  $\overline{CS2}$  is low.

## 3. Register Select Lines (RS0, RS1, RS2, RS3)

The four Register select lines are normally connected to the processor address bus lines to allow the processor to select the internal SY6522 register which is to be accessed. The sixteen possible combinations access the registers as follows:

| RS3 | RS2 | RS1 | RS0 | REGISTER       | REMARKS                           |
|-----|-----|-----|-----|----------------|-----------------------------------|
| L   | L   | L   | L   | ORB, IRB       |                                   |
| L   | L   | L   | Н   | ORA, IRA       | Controls Handshake                |
| L   | L   | Н   | L   | DDRB           |                                   |
| L   | L   | Н   | Н   | DDRA           |                                   |
| L   | Н   | L   | L   | TIL-L          | Write Latch<br>Read Counter       |
| L   | Н   | L   | Н   | T1C-H          | Trigger T1L-L/<br>T1C-L Transfer  |
| L   | Н   | Н   | L   | T1L-L          |                                   |
| L   | Н   | Н   | Н   | T1L-H          |                                   |
| Н   | L   | L   | L   | T2L-L<br>T2C-L | Write Latch<br>Read Counter       |
| Н   | L   | L   | Н   | Т2С-Н          | Triggers T2L-L/<br>T2C-L Transfer |
| Н   | L   | Н   | L   | SR             |                                   |
| Н   | L   | Н   | Н   | ACR            |                                   |
| Н   | Н   | L   | L   | PCR            |                                   |
| Н   | Н   | L   | Н   | IFR            |                                   |
| Н   | Н   | Н   | L   | IER            |                                   |
| Н   | Н   | Н   | Н   | ORA            | No Effect on<br>Handshake         |

NOTE:  $L \le 0.4V$  $H \ge 2.4V$ 

#### 4. Read/Write Line (R/W)

The direction of the data transfers between the SY6522 and the system processor is controlled by the R/W line. If R/W is low, data will be transferred out of the processor into the selected SY6522 register (write operation). If R/W is high and the chip is selected, data will be transferred out of the SY6522 (read operation).

## 5. Data Bus (DB0 - DB7)

The 8 bi-directional data bus lines are used to transfer data between the SY6522 and the system processor. The internal drivers will remain in the high-impedance state except when the chip is selected (CS1=HI,  $\overline{CS2}$ =LO), Read/Write is high and the Phase Two Clock is high. At this time, the contents of the selected register are placed on the data bus. When the chip is selected, with Read/Write low and  $\Phi 2 = 1$ , the data on the data bus will be transferred into the selected SY6522 register.
### 6. Reset (RES)

The reset input clears all internal registers to logic 0 (except T1, T2 and SR). This places all peripheral interface lines in the input state, disables the timers, shift register, etc. and disables interrupting from the chip.

## 7. Interrupt Request (IRQ)

The Interrupt Request output goes low whenever an internal interrupt flag is set and the corresponding interrupt enable bit is a logic 1. This output is "open-drain" to allow the interrupt request signal to be "wire-or'ed" with other equivalent signals in the system.

# PERIPHERAL INTERFACE

This section contains a brief description of the buses and control lines which are used to drive peripheral devices under control of the internal SY6522 registers.

### 1. Peripheral A Port (PA0 - PA7)

The Peripheral A port consists of 8 lines which can be individually programmed to act as an input or an output under control of a Data Direction Register. The polarity of output pins is controlled by an Output Register and input data can be latched into an internal register under control of the CA1 line. All of these modes of operation are controlled by the system processor through the internal control registers. These lines represent one standard TTL load in the input mode and will drive one standard TTL load in the output mode.

### 2. Peripheral A Control Lines (CA1, CA2)

The two peripheral A control lines act as interrupt inputs or as handshake outputs. Each line controls an internal interrupt flag with a corresponding interrupt enable bit. In addition, CA1 controls the latching of data on Peripheral A Port Input lines. The various modes of operation are controlled by the system processor through the internal control registers. CA1 is a high-impedance input only while CA2 represents one standard TTL load in the input mode. CA2 will drive one standard TTL load in the output mode.

### 3. Peripheral B Port (PB0 - PB7)

The Peripheral B Port consists of 8 bi-directional lines which are controlled by an output register and a data direction register in much the same manner as the PA port. In addition, the polarity of the PB7 output signal can be controlled by one of the interval timers while the second timer can be programmed to count pulses on the PB6 pin. These lines represent one standard TTL load in the input mode and will drive one standard TTL load in the output mode. In addition, they are capable of sourcing 3.0 ma at 1.5 VDC in the output mode to allow the outputs to directly drive Darlington transistor switches.

#### 4. Peripheral B Control Lines (CB1, CB2)

The Peripheral B control lines act as interrupt inputs or as handshake outputs. As with CA1 and CA2, each line controls an interrupt flag with a corresponding interrupt enable bit. In addition, these lines act as a serial port under control of the Shift Register. These lines represent one standard TTL load in the input mode and will drive one standard TTL load in the output mode. In addition, they are capable of sourcing 3.0 ma at 1.5 VDC in the output mode to allow the outputs to directly drive Darlington transistor switches.



# SY6522 OPERATION

This section contains a discussion of the various blocks of logic shown in Figure 1. In addition, the internal operation of the SY6522 is described in detail.

### A. Data Bus Buffers (DB), Peripheral A Buffers (PA), Peripheral B Buffers (PB)

The characteristics of the buffers which provide the required voltage and current drive capability were discussed in the previous section. Electrical parameters for these buffers are specified elsewhere in this document.

## B. Chip Access Control

The Chip Access Control contains the necessary logic to detect the chip select condition and to decode the Register Select inputs to allow accessing the desired internal registers. In addition, the R/W and  $\Phi 2$  signals are utilized to control the direction and timing of data transfers. When writing into the SY6522, data is first latched into a data input register during  $\Phi 2$ . Data is then transferred into the desired internal register during  $\Phi 2$  · Chip Select. This allows the peripheral I/O lines to change states cleanly. When the processor reads the SY6522, data is transferred from the desired internal register directly onto the Data Bus during  $\Phi 2$ .

## C. Port A Registers, Port B Registers

Three registers are used in accessing each of the 8-bit peripheral ports. Each port has a Data Direction Register (DDRA, DDRB) for specifying whether the peripheral pins are to act as inputs or outputs. A 0 in a bit of the Data Direction Register causes the corresponding peripheral pin to act as an input. A 1 causes the pin to act as an output.

Each peripheral pin is also controlled by a bit in the Output Register (ORA, ORB) and an Input Register (IRA, IRB). When the pin is programmed to act as an output, the voltage on the pin is controlled by the corresponding bit of the Output Register. A 1 in the Output Register causes the pin to go high, and a 0 causes the pin to go low. Data can be written into Output Register bits corresponding to pins which are programmed to act as inputs; however, the pin will be unaffected.

Reading a peripheral port causes the contents of the Input Register (IRA, IRB) to be transferred onto the Data Bus. With input latching disabled, IRA will always reflect the data on the PA pins. With input latching enabled, IRA will reflect the contents of the Port A prior to setting the CA1 Interrupt Flag (IFR1) by an active transition on CA1.

The IRB register operates in a similar manner. However, for output pins, the corresponding IRB bit will reflect the contents of the Output Register bit instead of the actual pin. This allows proper data to be read into the processor if the output pin is not allowed to go to full voltage. With input latching enabled on Port B, setting CB1 interrupt flag will cause the IRB to latch this combination of input data and ORB data until the interrupt flag is cleared.

### D. Handshake Control

The SY6522 allows very positive control of data transfers between the system processor and peripheral devices through the operation of "handshake" lines. Port A lines (CA1, CA2) handshake data on both a read and a write operation while the Port B lines (CB1, CB2) handshake on a write operation only.

## Read Handshake

Positive control of data transfers from peripheral devices into the system processor can be accomplished very effectively using "Read" handshaking. In this case, the peripheral device must generate "Data Ready" to signal the processor that valid data is present on the peripheral port. This signal normally interrupts the processor, which then reads the data, causing generation of a "Data Taken" signal. The peripheral device responds by making new data available. This process continues until the data transfer is complete.

In the SY6522, automatic "Read" handshaking is possible on the Peripheral A port only. The CA1 interrupt input pin accepts the "Data Ready" signal and CA2 generates the "Data Taken" signal. The Data Ready signal will set an internal flag which may interrupt the processor or which can be polled under software control. The Data Taken signal can either be a pulse or a level which is set low by the system processor and is cleared by the Data Ready signal. These options are shown in Figure 6which illustrates the normal Read Handshaking sequence.

#### Write Handshake

The sequence of operations which allows handshaking data from the system processor to a peripheral device is very similar to that described in Section A for Read Handshaking. However, for "Write" handshaking, the processor must generate the "Data Ready" signal (through the SY6522) and the peripheral device must respond with the "Data Taken" signal. This can be accomplished on both the PA port and the PB port on the SY6522. CA2 or CB2 acts as a Data Ready Output in either the DC level of pulse mode and CA1 or CB1 accepts the "Data Taken" signal from the peripheral device, setting the interrupt flag and clearing the "Data Ready" output. This sequence is shown in Figure 7.

|                                                                              | Figure 6. READ HANDSHAKE TIMING SEQUENCE                       |
|------------------------------------------------------------------------------|----------------------------------------------------------------|
| Ф <b>2</b> _<br>сlocк                                                        |                                                                |
| DATA AVAILABLE<br>(CA1)                                                      |                                                                |
| ΪRQ ΟυΤΡυτ <sup>1</sup>                                                      |                                                                |
| READ IRA<br>OPERATION <sup>2</sup><br>DATA TAKEN-<br>HANDSHAKE MODE<br>(CA2) | ſ <sup></sup>                                                  |
| DATA TAKEN-<br>PULSE MODE -<br>(CA2)                                         | NOTES:<br>1. Signals "data available" to the system processor. |
| Ф <b>2</b><br>сlock                                                          |                                                                |
| CLOCK                                                                        |                                                                |
| WRITE ORA<br>OPERATION1                                                      |                                                                |
| DATA AVAILABLE-<br>HANDSHAKE MODE<br>(CA2, CB2)                              |                                                                |
| DATA AVAILABLE<br>PULSE MODE<br>(CA2, CB2)                                   |                                                                |
| DATA TAKEN<br>(CA1, CB1)                                                     |                                                                |
| IRQ OUTPUT2 -                                                                |                                                                |
| NOTES:<br>1. R/W = 0, CS2<br>RS1 = 0, RS0                                    | 2 = 0, CS1 = 1, RS3 = 0, RS2 = 0,                              |
|                                                                              | taken" to the system processor.                                |
|                                                                              |                                                                |
|                                                                              |                                                                |

# -E. Timer 1

Interval Timer T1 consists of two 8-bit latches and a 16-bit counter. The latches are used to store data which is to be loaded into the counter. After loading, the counter decrements at system clock rate, i.e., under control of the clock applied to the Phase Two input pin. Upon reaching zero, an interrupt flag will be set, and  $\overline{IRQ}$  will go low. The timer will then disable any further interrupts, or will automatically transfer the contents of the latches into the counter and will continue to decrement. In addition, the timer can be instructed to invert the output signal on a peripheral pin each time it "times-out". Each of these modes is dicussed separately below.

# Writing the Timer 1 Registers

The operations which take place when writing to each of the four T1 addresses are as follows:

| RS3 | RS2 | RS1 | RS0 | Operation (R/W =L)                                                                                             |
|-----|-----|-----|-----|----------------------------------------------------------------------------------------------------------------|
| L   | Н   | L   | L   | Write into low order latch.                                                                                    |
|     |     |     |     | Write into high order latch.                                                                                   |
| L   | Н   | L   | Н   | Write into high order counter.<br>Transfer low order latch into low order counter.<br>Reset T1 interrupt flag. |
| L   | Н   | Н   | L   | Write into low order latch.                                                                                    |
| L   | Н   | Н   | Н   | Write into high order latch.<br>Reset T1 interrupt flag.                                                       |

Note that the processor does not write directly into the low order counter (T1C-L). Instead, this half of the counter is loaded automatically from the low order latch when the processor writes into the high order counter. In fact, it may not be necessary to write to the low order counter in some applications since the timing operation is triggered by writing to the high order counter.

The second set of addresses allows the processor to write into the latch register without affecting the count-down in progress. This is discussed in detail below.

# Reading the Timer 1 Registers

For reading the Timer 1 registers, the four addresses relate directly to the four registers as follows.

| RS3 | RS2 | RS1 | RS0 | Operation (R/W = H)                                 |
|-----|-----|-----|-----|-----------------------------------------------------|
| L   | Н   | L   | L   | Read T1 low order counter. Reset T1 interrupt flag. |
| L   | Н   | L   | Н   | Read T1 high order counter.                         |
| L   | Н   | Н   | L   | Read T1 low order latch.                            |
| L   | Н   | Н   | Н   | Read T1 high order latch.                           |

# Timer 1 Operating Modes

Two bits are provided in the Auxiliary Control Register to allow selection of the T1 operating modes. These bits and the four possible modes are as follows:

| ACR7<br>Output Enable | ACR6<br>"Free-Run" Enable | Mode                                                                               |
|-----------------------|---------------------------|------------------------------------------------------------------------------------|
| 0                     | 0                         | Generate a single time-out interrupt each time T1 is loaded. PB7 disabled.         |
| 0                     | 1                         | Generate continuous interrupts. PB7 disabled.                                      |
| 1                     | 0                         | Generate a single interrupt and an output pulse on PB7 for each T1 load operation. |
| 1                     | 1                         | Generate continuous interrupts and a square wave output on PB7.                    |

# TIMER 1 ONE-SHOT MODE

The interval timer one-shot mode allows generation of a single interrupt for each timer load operation. As with any interval timer, the delay between the "write T1C-H" operation and generation of the processor interrupt is a direct function of the data loaded into the timing counter. In addition to generating a single interrupt, Timer 1 can be programmed to produce a single negative pulse on the PB7 peripheral pin. With the output enabled (ACR7=1) a "write T1C-H" operation will cause PB7 to go low. PB7 will return high when Timer 1 times out. The result is a single programmable width pulse.

### NOTE

PB7 will act as an output if DDRB7 = 1 or if ACR7 = 1. However, if both DDRB7 and ACR7 are logic 1, PB7 will be controlled from Timer 1 and ORB7 will have no effect on the pin.

In the one-shot mode, writing into the high order latch has no effect on the operation of Timer 1. However, it will be necessary to assure that the low order latch contains the proper data before initiating the count-down with a "write T1C-H" operation. When the processor writes into the high order counter, the T1 interrupt flag will be cleared, the contents of the low order latch will be transferred into the low order counter, and the timer will begin to decrement at system clock rate. If the PB7 output is enabled, this signal will go low on the phase two following the write operation. When the counter reaches zero, the T1 interrupt flag will be set, the TRQ pin will go low (interrupt enabled), and the signal on PB7 will go high. At this time the counter to determine the time since interrupt. However, the T1 interrupt flag cannot be set again unless it has been cleared as described elsewhere in this specification.

Timing for the SY6522 interval timer one-shot modes is shown in figure 8.



# TIMER 1 FREE-RUNNING MODE

The most important advantage associated with the latches in T1 is the ability to produce a continuous series of evenly spaced interrupts and the ability to produce a square wave on PB7 whose frequency is not affected by variations in the processor interrupt response time. This is accomplished in the "free-running" mode.

In the free-running mode (ACR6 = 1), the interrupt flag is set and the signal on PB7 is inverted each time the counter reaches zero. However, instead of continuing to decrement from zero after a time-out, the timer automatically transfers the contents of the latch into the counter (16 bits) and continues to decrement from there. The interrupt flag can be cleared by writing T1C-H, by reading T1C-L, or by writing directly into the flag as described below. However, it is not necessary to rewrite the timer to enable setting the interrupt flag on the next time-out.

All interval timers in the SY6500 family devices are "re-triggerable". Rewriting the counter will always re-initialize the time-out period. In fact, the time-out can be prevented completely if the processor continues to rewrite the timer before it reaches zero. Timer 1 will operate in this manner if the processor writes into the high order counter (T1C-H). However, by loading the latches only, the processor can access the timer during each down-counting operation without affecting the time-out in process. Instead, the data loaded into the latches will determine the length of the next time-out period. This capability is particularly valuable in the free-running mode with the output enabled. In this mode, the signal on PB7 is inverted and the interrupt flag is set with each time-out. By responding to the interrupts with new data for the latches, the processor can determine the period of the next half cycle during each half cycle of the output signal on PB7. In this manner, very complex waveforms can be generated. Timing for the free-running mode is shown in Figure 9.



## F. Timer 2

Timer 2 operates as an interval timer (in the "one-shot" mode only), or as a counter for counting negative pulses on the PB6 peripheral pin. A single control bit is provided in the Auxiliary Control Register to select between these two modes. This timer is comprised of a "write-only" low-order latch (T2L-L), a "read-only" low-order counter and a read/write high order counter. The counter registers act as a 16-bit counter which decrements at  $\Phi 2$  rate.

Timer 2 addressing can be summarized as follows:

| RS3 | RS2 | RS1 | RS0 | R/W = 0                                                        | R/W = 1                            |
|-----|-----|-----|-----|----------------------------------------------------------------|------------------------------------|
| Н   | L   | L   | L   | Write T2L-L                                                    | Read T2C-L<br>Clear Interrupt flag |
| Н   | L   | L   | Н   | Write T2C-H<br>Transfer T2L-L to T2C-L<br>Clear Interrupt flag | Read T2C-H                         |

### **Timer 2 Interval Timer Mode**

As an interval timer, T2 operates in the "one-shot" mode similar to Timer 1. In this mode, T2 provides a single interrupt for each "write T2C-H" operation. After timing out, the counter will continue to decrement. However, setting of the interrupt flag will be disabled after initial time-out so that it will not be set by the counter continuing to decrement through zero. The processor must rewrite T2C-H to enable setting of the interrupt flag. The interrupt flag is cleared by reading T2C-L or by writing T2C-H. Timing for this operation is shown in Figure 8.

### **Timer 2 Pulse Counting Mode**

In the pulse counting mode, T2 serves primarily to count a predetermined number of negative-going pulses on PB6. This is accomplished by first loading a number into T2. Writing into T2C-H clears the interrupt flag and allows the counter to decrement each time a pulse is applied to PB6. The interrupt flag will be set when T2 reaches zero. At this time the counter will continue to decrement with each pulse on PB6. However, it is necessary to rewrite T2C-H to allow the interrupt flag to set on subsequent down-counting operations. Timing for this mode is shown in Figure 10. The pulse must be low on the leading edge of  $\Phi 2$ .



# Figure 10. TIMER 2 PULSE COUNTING MODE

### G. Shift Register

The Shift Register (SR) performs serial data transfers into and out of the CB2 pin under control of an internal modulo-8 counter. Shift pulses can be applied to the CB1 pin from an external source or, with the proper mode selection, shift pulses generated internally will appear on the CB1 pin for controlling external devices.

The control bits which select the various shift register operating modes are located in the Auxiliary Control Register. These bits can be set and cleared by the system processor to select one of the operating modes discussed in the following paragraphs.

### Shift Register Input Modes

Bit 4 of the Auxiliary Control Register selects the input or output modes. There are three input modes and four output modes, differing primarily in the source of the pulses which control the shifting operation. With ACR4 = 0 the input modes are selected by ACR3 and ACR2 as follows:

| ACR4 | ACR3 | ACR2 | Mode                                            |
|------|------|------|-------------------------------------------------|
| 0    | 0    | 0    | Shift Register Disabled                         |
| 0    | 0    | 1    | Shift in under control of Timer 2               |
| 0    | 1    | 0    | Shift in at System Clock Rate.                  |
| 0    | 1    | 1    | Shift in under control of external input pulses |

#### Mode 000 - Shift Register Disabled

The 000 mode is used to disable the Shift Register. In this mode the microprocessor can write or read the SR, but the shifting operation is disabled and operation of CB1 and CB2 is controlled by the appropriate bits in the Peripheral Control Register (PCR). In this mode the SR Interrupt Flag is disabled (held to a logic 0).

### Mode 001 - Shift in Under Control of Timer 2

In this mode the shifting rate is controlled by the low order 8 bits of T2. Shift pulses are generated on the CB1 pin to control shifting in external devices. The time between transitions of this output clock is a function of the system clock period and the contents of the low order T2 latch.

The shifting operation is triggered by writing or reading the shift register. Data is shifted first into the low order bit of SR and is then shifted into the next higher order bit or the shift register on the trailing edge of each clock pulse. As shown in Figure 11, the input data should change before the leading edge of the clock pulse. This data is loaded into the shift register during the system clock cycle following the trailing edge of the clock pulse. After 8 clock pulses, the shift register interrupt flag will be set and IRQ will go low.

| <b>₽2 </b>                  | Figure 11. SHIFTIN |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------|--------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRITE OR READ<br>SHIFT REG. |                    | <br>  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                             |                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CB1<br>SHIFT CLOCK          |                    | <br>/ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                             |                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                             |                    |       | and the second s |
|                             |                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### Mode 010 - Shift in at System Clock Rate

In this mode the shift rate is a direct function of the system clock frequency. CB1 becomes an output which generates shift pulses for controlling external devices. Timer 2 operates as an independent interval timer and has no effect on SR. The shifting operation is triggered by reading or writing the Shift Register. Data is shifted first into bit 0 and is then shifted into the next higher order bit of the shift register on the trailing edge of each clock pulse. After 8 clock pulses, the shift register interrupt flag will be set, and the output clock pulses on CB1 will stop.



#### Mode 011 - Shift in Under Control of External Clock

In this mode CB1 becomes an input. This allows an external device to load the shift register at its own pace. The shift register counter will interrupt the processor each time 8 bits have been shifted in. However, the shift register counter does not stop the shifting operation; it acts simply as a pulse counter. Reading or writing the Shift Register resets the Interrupt flag and initializes the SR counter to count another 8 pulses.

Note that the data is shifted during the first system clock cycle following the leading edge of the CB1 shift pulse. For this reason, data must be held stable during the first full cycle following CB1 going high. Timing for this operation is shown in Figure 13.



#### Shift Register Output Modes

The four Shift Register Output Modes are selected by setting the Input/Output Control Bit (ACR4) to a logic 1 and then selecting the specific output mode with ACR3 and ACR2. In each of these modes the Shift Register shifts data out of bit 7 to the CB2 pin. At the same time the contents of bit 7 are shifted back into bit 0. As in the input modes, CB1 is used either as an output to provide shifting pulses out or as an input to allow shifting from an external pulse. The four modes are as follows:

| ACR4 | ACR3 | ACR2 | Mode                                                                       |
|------|------|------|----------------------------------------------------------------------------|
| 1    | 0    | 0    | Shift out - Free-running mode.<br>Shift rate controlled by T2.             |
| 1    | 0    | 1    | Shift out - Shift rate controlled by T2.<br>Shift pulses generated on CB1. |
| 1    | 1    | 0    | Shift out at system clock rate.                                            |
| 1    | 1    | 1    | Shift out under control of an external pulse.                              |

### Mode 100 Free-Running Output

This mode is very similar to mode 101 in which the shifting rate is set by T2. However, in mode 100 the SR Counter does not stop the shifting operation. Since the Shift Register bit 7 (SR7) is recirculated back into bit 0, the 8 bits loaded into the shift register will be clocked onto CB2 repetitively. In this mode the shift register counter is disabled.

### Mode 101 - Shift out Under Control of T2

In this mode the shift rate is controlled by T2 (as in the previous mode). However, with each read or write of the shift register the SR Counter is reset and 8 bits are shifted onto CB2. At the same time, 8 shift pulses are generated on CB1 to control shifting in External devices. After the 8 shift pulses, the shifting is disabled, the SR Interrupt Flag is set and CB2 goes to a state determined by the CB2 Control bit (PC5) in the Peripheral Control Register.

The CB2 Control bits (PC7, PC6, and PC5) must be used to set CB2 to a manual output selecting either a high or low polarity. If the shift register is reloaded before the last time-out, the shifting will continue. This sequence is illustrated in Figure 14.



### Mode 110 - Shifting out at System Clock Rate

In this mode the shift register operation is similar to that shown in Figure 11. However, the shifting rate is a function of the system clock on the chip enable pin ( $\Phi$ 2) and is independent of T2. Timer 2 resumes its normal function as an independent interval timer. Figure 15 illustrates the timing sequence for mode 110.



#### Mode 111 - Shift out under Control of an External Pulse

In this mode, shifting is controlled by pulses applied to the CB1 pin by an external device. The SR counter sets the SR Interrupt flag each time it counts 8 pulses but it does not disable the shifting function. Each time the microprocessor writes or reads the shift register, the SR Interrupt flag is reset and the SR counter is initialized to begin counting the next 8 shift pulses on pin CB1. After 8 shift pulses, the interrupt flag is set. The microprocessor can then load the shift register with the next byte of data.



Figure 16. SHIFTING OUT UNDER CONTROL OF EXTERNAL CLOCK

#### H. Interrupt Control

Controlling interrupts within the SY6522 involves three principal operations. These are flagging the interrupts, enabling interrupts and signalling to the processor that an active interrupt exists within the chip. Interrupt flags are set by interrupting conditions which exist within the chip or on inputs to the chip. These flags normally remain set until the interrupt has been serviced. To determine the source of an interrupt, the micro-processor must examine these flags in order from highest to lowest priority. This is accomplished by reading the flag register into the processor accumulator, shifting this register either right or left and then using conditional branch instructions to detect an active interrupt.

Associated with each interrupt flag is an interrupt enable bit. This bit can be set or cleared by the processor to enable interrupting the processor from the corresponding interrupt flag. If an interrupt flag is set to a logic 1 by an interrupting condition, and the corresponding interrupt enable bit is set to a 1, the Interrupt Request Output ( $\overline{IRQ}$ ) will go low.  $\overline{IRQ}$  is an "open-collector" output which can be "wire-or'ed" with other devices in the system to interrupt the processor.

In the SY6522, all the interrupt flags are contained in one register. In addition, bit 7 of this register will be read as a logic 1 when an interrupt exists within the chip. This allows very convenient polling of several devices within a system to locate the source of an interrupt.

| REGISTER                              | REGISTER BIT             |    |    |     |     |    |     |     |  |  |
|---------------------------------------|--------------------------|----|----|-----|-----|----|-----|-----|--|--|
| NAME                                  | 7                        | 6  | 5  | 4   | 3   | 2  | 1   | 0   |  |  |
| Interrupt<br>Flag<br>Register (IFR)   | IRQ                      | T1 | T2 | CB1 | CB2 | SR | CA1 | CA2 |  |  |
| Interrupt<br>Enable<br>Register (IFR) | Set/<br>clear<br>control | T1 | T2 | CB1 | CB2 | SR | CA1 | CA2 |  |  |

#### Interrupt Flag Register

The IFR is a read/bit-clear register. When the proper chip select and register signals are applied to the chip, the contents of this register are placed on the data bus. Bit 7 indicates the status of the  $\overline{IRQ}$  output. This bit corresponds to the logic function:  $IRQ = IFR6 \times IER6 + IFR5 \times IER5 + IFR4 \times IER4 + IFR3 \times IER3 + IFR2 \times IER2 + IFR1 \times IER1 + IFR0 \times IER0$ . Note: X = logic AND, + = Logic OR.

Bits six through zero are latches which are set and cleared as follows:

| Bit # | Set by                                          | Cleared By                                                              |
|-------|-------------------------------------------------|-------------------------------------------------------------------------|
| 0     | Active transition of the signal on the CA2 pin. | Reading or writing the A port Output Register (ORA) using address 0001. |
| 1     | Active transition of the signal on the CA1 pin. | Reading or writing the A Port Output Register (ORA) using address 0001. |
| 2     | Completion of eight shifts.                     | Reading or writing the Shift Register.                                  |
| 3     | Active transition of the signal on the CB2 pin. | Reading or writing the B Port Output Register.                          |
| 4     | Active transition of the signal on the CB1 pin. | Reading or writing the B Port Output Register.                          |
| 5     | Time-out of Timer 2.                            | Reading T2 low order counter. Writing T2 high order counter.            |
| 6     | Time-out of Timer 1.                            | Reading T1 low order counter. Writing T1 high order counter.            |

The IFR bit 7 is not a flag. Therefore, this bit is not directly cleared by writing a logic 1 into it. It can only be cleared by clearing all the flags in the register or by disabling all the active interrupts as discussed in the next section.

#### Interrupt Enable Register (IER)

For each interrupt flag in IFR, there is a corresponding bit in the Interrupt Enable Register. The system processor can set or clear selected bits in this register to facilitate controlling individual interrupts without affecting others. This is accomplished by writing to address 1110 (IER address). If bit 7 of the data placed on the system data bus during this write operation is a 0, each 1 in bits 6 through 0 clears the corresponding bit in the Interrupt Enable Register. For each zero in bits 6 through 0, the corresponding bit is unaffected.

Setting selected bits in the Interrupt Enable Register is accomplished by writing to the same address with bit 7 in the data word set to a logic 1. In this case, each 1 in bits 6 through 0 will set the corresponding bit. For each zero, the corresponding bit will be unaffected. This individual control of the setting and clearing operations allows very convenient control of the interrupts during system operation.

In addition to setting and clearing IER bits, the processor can read the contents of this register by placing the proper address on the register select and chip select inputs with the R/W line high. Bit 7 will be read as a logic 0.

### I. Function Control

Control of the various functions and operating modes within the SY6522 is accomplished primarily through two registers, the Peripheral Control Register (PCR) and the Auxiliary Control Register (ACR). The PCR is used primarily to select the operating mode for the four peripheral control pins. The Auxiliary Control Register selects the operating mode for the interval timers (T1, T2), and the serial port (SR).

### Peripheral Control Register

The Peripheral Control Register is organized as follows:

| Bit #    | 7              | 6 | 5 | 4              | 3 | 2              | 1 | 0              |
|----------|----------------|---|---|----------------|---|----------------|---|----------------|
| Function | CB2<br>Control |   |   | CB1<br>Control |   | CA2<br>Control |   | CA1<br>Control |

Each of these functions is discussed in detail below.

### 1. CA1 Control

Bit 0 of the Peripheral Control Register selects the active transition of the input signal applied to the CA1 interrupt input pin. If this bit is a logic 0, the CA1 interrupt flag will be set by a negative transition (high to low) of the signal on the CA1 pin. If PCR0 is a logic 1, the CA1 interrupt flag will be set by a positive transition (low to high) of this signal.

### 2. CA2 Control

The CA2 pin can be programmed to act as an interrupt input or as a peripheral control output. As an input, CA2 operates in two modes, differing primarily in the methods available for resetting the interrupt flag. Each of these two input modes can operate with either a positive or a negative active transition as described above for CA1.

In the output mode, the CA2 pin combines the operations performed on the CA2 and CB2 pins of the SY6522. This added flexibility allows processor to perform a normal "write" handshaking in a system which uses CB1 and CB2 for the serial operations described above. The CA2 operating modes are selected as follows:

| PCR3 | PCR2 | PCR1 | Mode                                                                                                                                                      |
|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 0    | Input mode-Set CA2 interrupt flag (IFR0) on a negative transition of the input signal. Clear IFR0 on a read or write of the Peripheral A Output Register. |
| 0    | 0    | 1    | Independent interrupt input mode-Set IFR0 on a negative transition of the CA2 input signal. Reading or writing ORA does not clear the CA2 Interrupt flag. |
| 0    | 1    | 0    | Input mode-Set CA2 interrupt flag on a positive transition of the CA2 input signal. Clear IFRO with a read or write of the Peripheral A Output Register.  |
| 0    | 1    | 1    | Independent Interrupt input mode-Set IFRO on a positive transition of the CA2 input signal. Reading or writing ORA does not clear the CA2 interrupt flag. |
| 1    | 0    | 0    | Handshake output mode-Set CA2 output low on a read or write of the Peripheral A Output Register. Reset CA2 high with an active transition on CA1.         |
| 1    | 0    | 1    | Pulse Output mode-CA2 goes low for one cycle following a read or write of the Peripheral A Output Register.                                               |
| 1    | 1    | 0    | Manual output mode-The CA2 output is held low in this mode.                                                                                               |
| 1    | 1    | 1    | Manual output mode-The CA2 output is held high in this mode.                                                                                              |

In the independent input mode, writing or reading the ORA register has no effect on the CA2 interrupt flag. This flag must be cleared by writing a logic 1 into the appropriate IFR bit. This mode allows the processor to handle interrupts which are independent of any operations taking place on the peripheral I/O ports.

The handshake and pulse output modes have been described previously. Note that the timing of the output signal varies slightly depending on whether the operation is initiated by a read or a write.

## 3. CB1 Control

Control of the active transition of the CB1 input signal operates in exactly the same manner as that described above for CA1. If PCR4 is a logic 0 the CB1 interrupt flag (IFR4) will be set by a negative transition of the CB1 input signal and cleared by a read or write of the ORB register. If PCR4 is a logic 1, IFR4 will be set by a positive transition of CB1.

If the Shift Register function has been enabled, CB1 will act as an input or output for the shift register clock signals. In this mode the CB1 interrupt flag will still respond to the selected transition of the signal on the CB1 pin.

## 4. CB2 Control

With the serial port disabled, operation of the CB2 pin is a function of the three high order bits of the PCR. The CB2 modes are very similar to those decribed previously for CA2. These modes are selected as follows:

| PCR7 | PCR6 | PCR5 | Mode                                                                                                                                                                    |
|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 0    | Interrupt input mode-Set CB2 interrupt flag (IFR3) on a negative transition of the CB2 input signal. Clear IFR3 on a read or write of the Peripheral B Output Register. |
| 0    | 0    | 1    | Independent interrupt input mode-Set IFR3 on a negative transition of the CB2 input signal. Reading or writing ORB does not clear the interrupt flag.                   |
| 0    | 1    | 0    | Input mode—Set CB2 interrupt flag on a positive transition of the CB2 input signal.<br>Clear the CB2 interrupt flag on a read or write of ORB.                          |
| 0    | 1    | 1    | Independent input mode-Set IFR3 on a positive transition of the CB2 input signal.<br>Reading or writing ORB does not clear the CB2 interrupt flag.                      |
| 1    | 0    | 0    | Handshake output mode-Set CB2 low on a write ORB operation. Reset CB2 high with an active transition of the CB1 input signal.                                           |
| 1    | 0    | 1    | Pulse output mode-Set CB2 low for one cycle following a write ORB operation.                                                                                            |
| 1    | 1    | 0    | Manual output mode-The CB2 output is held low in this mode.                                                                                                             |
| 1    | 1    | 1    | Manual output mode—The CB2 output is held high in this mode.                                                                                                            |

# AUXIALIARY CONTROL REGISTER

Many of the functions in the Auxiliary Control Register have been discussed previously. However, a summary of this register is presented here as a convenient reference for the SY6522 user. The Auxiliary Control Register is organized as follows:

| Bit #    | 7        | 6 | 5             | 4  | 3                     | 2   | 1                     | 0                     |
|----------|----------|---|---------------|----|-----------------------|-----|-----------------------|-----------------------|
| Function | T<br>Con |   | T2<br>Control | Sł | nift Regis<br>Control | ter | PB<br>Latch<br>Enable | PA<br>Latch<br>Enable |

# 1. PA Latch Enable

The SY6522 provides input latching on both the PA and PB ports. In this mode, the data present on the peripheral A input pins will be latched within the chip when the CA1 interrupt flag is set. Reading the PA port will result in these latches being transferred into the processor. As long as the CA1 interrupt flag is set, the data on the peripheral pins can change without affecting the data in the latches. This input latching can be used with any of the CA2 input or output modes.

It is important to note that on the PA port, the processor always reads the data on the peripheral pins (as reflected in the latches). For output pins, the processor still reads the latches. This may or may not reflect the data currently in the ORA. Proper system operation requires careful planning on the part of the system designer if input latching is combined with output pins on the peripheral ports.

Input latching is enabled by setting bit 0 in the Auxiliary Control Register to a logic 1. As long as this bit is a 0, the latches will directly reflect the data on the pins.

### 2. PB Latch Enable

Input latching on the PB port is controlled in the same manner as that described for the PA port. However, with the peripheral B port the input latch will store either the voltage on the pin or the contents of the Output Register (ORB) depending on whether the pin is programmed to act as an input or an output. As with the PA port, the processor always reads the input latches.

### 3 Shift Register Control

The Shift Register operating mode is selected as follows:

| ACR4 | ACR3 | ACR2 | Mode                                               |
|------|------|------|----------------------------------------------------|
| 0    | 0    | 0    | Shift Register Disabled.                           |
| 0    | 0    | 1    | Shift in under control of Timer 2.                 |
| 0    | 1    | 0    | Shift in under control of system clock.            |
| 0    | 1    | 1    | Shift in under control of external clock pulses.   |
| 1    | 0    | 0    | Free-running output at rate determined by Timer 2. |
| 1    | 0    | 1    | Shift out under control of Timer 2.                |
| 1    | 1    | 0    | Shift out under control of the system clock.       |
| 1    | 1    | 1    | Shift out under control of external clock pulses.  |

## 4. T2 Control

Timer 2 operates in two modes. If ACR5 = 0, T2 acts as an interval timer in the one-shot mode. If ACR5 = 1, Timer 2 acts to count a predetermined number of pulses on pin PB6.

### 5. T1 Control

Timer 1 operates in the one-shot or free-running mode with the PB7 output control enabled or disabled. These modes are selected as follows:

| ACR7 | ACR6 | Mode                                      |
|------|------|-------------------------------------------|
| 0    | 0    | One-shot mode–Output to PB7 disabled      |
| 0    | 1    | Free-running mode-Output to PB7 disabled. |
| 1    | 0    | One-shot mode-Output to PB7 enabled.      |
| 1    | 1    | Free-running mode-Output to PB7 enabled.  |

# APPLICATION OF THE SY6522

The SY6522 represents a significant advance in general-purpose microprocessor I/O. Unfortunately, its many powerful features, coupled with a set of very flexible operating modes, cause this device to appear to be very complex at first glance. However, a detailed analysis will show that the VIA is organized to allow convenient control of these powerful features. This section seeks to assist the system designer in his understanding of the SY6522 by illustrating how the device can be used in microprocessor-based systems.

### A. Control of the SY6522 Interrupts

Organization of the SY6522 interrupt flags into a single register greatly facilitates the servicing of interrupts from this device. Since there is only one  $\overline{IRQ}$  output for the seven possible sources of interrupt within the chip, the processor must examine these flags to determine the cause of an interrupt. This is best accomplished by first transferring the contents of the flag register into the accumulator. At this time it may be necessary to mask off these flags which have been disabled in the Interrupt Enable Register. This is particularly important for the edge detecting inputs where the flags may be set whether or not the interrupting function has been enabled. Masking off these flags can be accomplished by performing an AND operation between the IER and the accumulator or by performing an "AND IMMEDIATE". The second byte of this AND # instruction should specify those flags which correspond to interrupt functions which are to be serviced.

If the N flag is set after these operations, an active interrupt exists within the chips. This interrupt can be detected with a series of shift and branch instructions.

Clearing interrupt flags is accomplished very conveniently by writing a logic 1 directly into the appropriate bit of the Interrupt Flag Register. This can be combined with an interrupt enable or disable operation as follows:

| LDA #@10010000 | ; | initialize accumulator    |
|----------------|---|---------------------------|
| STA IFR        | ; | clear interrupt flag      |
| STA IER        | ; | set interrupt enable flag |

or:

| LDA #@00001000 | ; | initialize accumulator |
|----------------|---|------------------------|
| STA IFR        | ; | clear interrupt flag   |
| STA IER        | ; | disable interrupt      |

Another very useful technique for clearing interrupt flags is to simply transfer the contents of the flag register back into this register as follows:

| LDA IFR | ; transfer IFR to accumulator                    |
|---------|--------------------------------------------------|
| STA IFR | ; clear flags corresponding to active interrupts |

After completion of this operation the accumulator will still contain the interrupt flag information. Most important, writing into the flag register clears only those flags which are already set. This eliminates the possibility of inadvertently clearing a flag while it is being set.

### B. Use of Timer 1

Timer 1 represents one of the most powerful features of the SY6522. The ability to generate very evenly spaced interrupts and the ability to control the voltage on PB7 makes this timer particularly valuable in various timing, data detection and waveform generation applications.

### **Time-of-Day Clock Applications**

An important feature of many systems is the time-of-day clock. In microprocessor-based systems the time of day is usually maintained in memory and is updated in an interrupt service routine. A regular processor interrupt will then assure that this time of day will always be available when it is needed in the main program.

Generating very regular interrupts using previously available timers presented difficulties because of the need to re-load the timer for each interrupt. Unfortunately, the time between the interrupts will fluctuate due to variations in the interrupt response time. This problem is eliminated in the Timer 1 "free-running" mode. The accuracy of these "free-running" interrupts is only a function of the system clock and is not affected by interrupt response time.

# Asynchronous Data Detection

The extraction of clock and data information from serial asynchronous ASCII signals or from any single channel data recording device relies on the ability to establish accurate strobes. As discussed previously, the period of these strobes can be seriously affected by the interrupt response time using conventional timers. However, T1 again allows generation of very accurate interrupts. The processor responds to these interrupts by strobing the input data. The ability to reload the T1 latches without affecting the count-down in progress is very useful in this application. This allows the strobe time to be doubled or halved during data detection. This sequence of operation is as follows:



Figure 17. DETECTING ASYNCHRONOUS DATA USING TIMER 1

MICRO

#### Waveform Generation with Timer 1

In addition to generating processor interrupts, Timer 1 can be used to control the output voltage on peripheral pin PB7 (output mode). In this mode a single negative pulse can be generated on PB7 (one-shot mode) or, in the free-running mode, a continuous waveform can be generated. In this latter mode the voltage on PB7 will be inverted each time T1 times out.

A single solenoid can be triggered very conveniently in the one-shot mode if the PB7 signal is used to control the solenoid directly. With this configuration the solenoid can be triggered by simply writing to T1C-H.

Generating very complex waveforms can be a simple problem if T1 is used to control PB7 in the free-running mode. During any count-down process the latches can be loaded to determine the length of the next count-down period. Figure 18 shows this timing sequence for generating ASCII serial data.



3. Load T into T1 latch anytime during this period. Load NT into T2. N = number of 1's or 0's which follow.

4. A series of 1's and 0's will be generated until the T1 latch is again changed. Note that the use of T2 to control reloading the T1 latch eliminates the need to interrupt on each transition.

An application where this mode of operation is also very powerful is in the generation of bi-phase encoded data for tape or disk storage. This encoding technique and the sequence of operations which would take place are illustrated in Figure 19.

These applications represent only a tiny portion of the potential T1 applications. Some other possibilities are pulse width modulation waveforms, sound generation for video games, A/D techniques requiring very accurate pulse widths, and waveform synthesis in electronic games.



## Figure 19. GENERATING BI-PHASE ENCODED DATA



#### Clock Generation Using the Shift Register

In all output modes the data shifted out of bit 7 will also be shifted into bit 0. For this reason the Shift Register need not be re-loaded if the same data is to be shifted out each time. A Shift Register read operation can be used to trigger the shifting operation.

This capability is very useful for generating peripheral clocks in the continuous output mode. This mode allows an 8-bit pattern to be shifted out continuously. This is illustrated in Figure 23. Note that in this mode the shifting operation is controlled by Timer 2. A single bit time can therefore be up to 256 clock cycles in length.



#### Using the SY6522 Shift Register

The Shift Register in the SY6522 is designed primarily as a synchronous serial communications port for distributed systems. These systems can be either single-processor with distributed peripheral controllers or distributed processor systems. The most important characteristic of the Shift Register in these applications is its ability to transfer information at relatively slow data rates to allow the use of R-C noise suppression techniques. This transfer can be accomplished while the processor is servicing other aspects of the system. An example of a simple 2-processor distributed system is shown in Figure 20. Use of the SY6522 Shift Register allows effective communication between the two systems without the use of relatively complex asynchronous communications techniques.



Figure 20. USING SHIFT REGISTER FOR INTER-SYSTEM COMMUNICATION

In a system with distributed peripherals, the Shift Register can be used to transfer data to the peripheral interface devices. This is illustrated in Figure 21 for a system with a number of distributed status displays. These displays are serviced by stand-alone controllers which actuate the lamps in the status displays with simple drivers. The data and clock lines are wired in parallel to each unit. In addition, a single SY6522 peripheral port allows selection of the display to be loaded. These select lines can be eliminated if all displays are to contain the same information. With the system shown, the status display can be updated at any time by simply selecting the desired display and then writing to the Shift Register.





Remote input devices can be serviced in much the same manner by shifting data into the Shift Register under control of a peripheral port output as shown in Figure 21. Each set of input switches can be polled by first selecting the set to be polled and then triggering the shifting operation with a Shift Register read operation. A shift register interrupt can be used to cause the processor to read the resulting input information after shifting is complete.

The techniques described above can be utilized to expand I/O capability in a microprocessor based system. In a system with many status lamps or many input switches, simple TTL shift registers will provide the necessary I/O in a very cost effective manner. This is illustrated in Figure 22.



SY6530

# SY6530 (MEMORY, I/O, TIMER ARRAY)

The SY6530 is designed to operate in conjunction with the SY650X microprocessor Family. It is comprised of a mask programmable 1024 x 8 ROM, a 64 x 8 static RAM, two software controlled 8 bit bi-directional data ports allowing direct interfacing between the microprocessor unit and peripheral devices, and a software programmable interval timer with interrupt, capable of timing in various intervals from 1 to 262,144 clock periods.

- 8 bit bi-directional Data Bus for direct communication with the microprocessor
- 1024 x 8 ROM
- 64 x 8 static RAM
- Two 8 bit bi-directional data ports for interface to peripherals
- Two programmable I/O Peripheral Data Direction Registers
- Programmable Interval Timer
- Programmable Interval Timer Interrupt
- TTL & CMOS compatible peripheral lines
- Peripheral pins with Direct Transistor Drive Capability
- High Impedence Three-State Data Pins
- Allows up to 7K contiguous bytes of ROM with no external decoding



# MAXIMUM RATINGS

| RATING                      | SYMBOL | VOLTAGE     | UNIT |
|-----------------------------|--------|-------------|------|
| Supply Voltage              | Vcc    | 3 to +7.0   | V    |
| Input/Output Voltage        | VIN    | 3 to +7.0   | V    |
| Operating Temperature Range | Тор    | 0 to 70     | °C   |
| Storage Temperature Range   | TSTG   | -55 to +150 | °C   |

All inputs contain protection circuitry to prevent damage due to high static charges. Care should be exercised to prevent unnecessary application of voltage outside the specification range.

# ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0V $\pm$ 5%, V<sub>SS</sub> = 0V, T<sub>A</sub> = 25°C)

|                                                                                                                                                        | Symbol | Min.                                         | Тур.          | Max.                | Unit     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------|---------------|---------------------|----------|
| Input High Voltage                                                                                                                                     | VIH    | VSS+2.4                                      |               | Vcc                 | V        |
| Input Low Voltage                                                                                                                                      | VIL    | VSS3                                         |               | VSS+.4              | V        |
| Input Leakage Current; V <sub>IN</sub> = V <sub>SS</sub> +5V<br>AØ-A9, RS, R/W, RES, Ø2, PB6*, PB5*                                                    | lin    |                                              | 1.0           | 2.5                 | μA       |
| Input Leakage Current for High Impedence State<br>(Three State); V <sub>IN</sub> = .4V to 2.4V; DØ-D7                                                  | ITSI   |                                              | ±1.0          | ±10.0               | μA       |
| Input High Current; V <sub>IN</sub> = 2.4V<br>PAØ-PA7, PBØ-PB7                                                                                         | Чн     | -100.                                        | -300.         |                     | μA       |
| Low Input Current; V <sub>IN</sub> = .4V<br>PAØ-PA7, PBØ-PB7                                                                                           | ιL     |                                              | -1.0          | -1.6                | mA       |
| Output High Voltage<br>V <sub>CC</sub> = MIN, I <sub>LOAD</sub> $\leq$ -100µA (PAØ-PA7, PBØ-PB7, DØ-D7)<br>I <sub>LOAD</sub> $\leq$ -3mA (PAØ-PBØ)     | VOH    | V <sub>SS</sub> +2.4<br>V <sub>SS</sub> +1.5 |               |                     | V        |
| Output Low Voltage<br>V <sub>CC</sub> = MIN, I <sub>LOAD</sub> $\leq$ 1.6mA                                                                            | VOL    |                                              |               | V <sub>SS</sub> +.4 | v        |
| Output High Current (Sourcing);<br>V <sub>OH</sub> ≥ 2.4∨ (PAØ-PA7, PBØ-PB7, DØ-D7)<br>≥ 1.5∨ Available for other than TTL<br>(Darlingtons) (PAØ, PBØ) | ЮН     | -100<br>-3.0                                 | -1000<br>-5.0 |                     | μA<br>mA |
| Output Low Current (Sinking); VOL ≤ .4V                                                                                                                | IOL    | 1.6                                          |               |                     | mA       |
| Clock Input Capacitance                                                                                                                                | CCLK   |                                              |               | 30                  | pF       |
| Input Capacitance                                                                                                                                      | CIN    |                                              |               | 10                  | pF       |
| Output Capacitance                                                                                                                                     | COUT   |                                              |               | 10                  | pF       |
| Power Dissipation                                                                                                                                      | PD     |                                              | 500           | 1000                | mW       |

\*When Programmed as address pins All values are D.C. readings

# WRITE TIMING CHARACTERISTICS

| Characteristic                                                                                       | Symbol | Min. | Typ. | Max. | Unit |
|------------------------------------------------------------------------------------------------------|--------|------|------|------|------|
| Clock Period                                                                                         | Тсус   | 1    |      | 10   | μs   |
| Rise & Fall Times                                                                                    | TR, TF |      |      | 25   | ns   |
| Clock Pulse Width                                                                                    | TC     | 470  |      |      | ns   |
| R/W valid before positive transition of clock                                                        | TWCW   | 180  |      |      | ns   |
| Address valid before positive transition of clock                                                    | TACW   | 180  |      |      | ns   |
| Data bus valid before negative transition of clock                                                   | TDCW   | 300  |      |      | ns   |
| Data Bus Hold Time                                                                                   | THW    | 10   |      |      | ns   |
| Peripheral data valid after negative transition of clock                                             | TCPW   |      |      | 1    | μs   |
| Peripheral data valid after negative transition of clock driving CMOS (Level = V <sub>CC</sub> -30%) | TCMOS  |      |      | 2    | μs   |

| READ TIMING CHARACTE                                                                  | 101100 |      |      |      |      |
|---------------------------------------------------------------------------------------|--------|------|------|------|------|
| Characteristic                                                                        | Symbol | Min. | Тур. | Max. | Unit |
| R/W valid before positive transition of clock                                         | TWCR   | 180  |      |      | ns   |
| Address valid before positive transition of clock                                     | TACR   | 180  |      |      | ns   |
| Peripheral data valid before positive transition of clock                             | TPCR   | 300  |      |      | ns   |
| Data bus valid after positive transition of clock                                     | TCDR   |      |      | 395  | ns   |
| Data Bus Hold Time                                                                    | THR    | 10   |      |      | ns   |
| $\overline{IRQ}$ (Interval Timer Interrupt) valid before positive transition of clock | TIC    | 200  |      |      | ns   |

# READ TIMIMG CHARACTERISTICS

Loading = 30 pF + 1 TTL load for PAØ-PA7, PBØ-PB7

= 130 pF + 1 TTL load for DØ-D7

# INTERFACE SIGNAL DESCRIPTION

### Reset (RES)

During system initialization a low ( $\leq 0.4V$ ) on the  $\overline{\text{RES}}$  input will cause a zeroing of all four I/O registers. This in turn will cause all I/O buses to act as inputs thus protecting external components from possible damage and erroneous data while the system is being configured under software control. The Data Bus Buffers are put into an OFF-STATE during reset. Interrupt capability is disabled with the  $\overline{\text{RES}}$  signal. The  $\overline{\text{RES}}$  signal must be held low for at least one clock period when reset is required.

### Input Clock

The input clock is a system Phase Two clock which can be either a low level clock (V<sub>IL</sub> < 0.4, V<sub>IH</sub> > 2.4 or high level clock V<sub>IL</sub> < 0.2, V<sub>IH</sub> = V<sub>CC</sub>  $\stackrel{+.3}{_{-2}}$ ).

### Read/Write (R/W)

The R/W is supplied by the microprocessor array and is used to control the transfer of data to and from the microprocessor array and the SY6530. A high on the R/W pin allows the processor to read (with proper addressing) the data supplied by the SY6530. A low on the R/W pin allows a write (with proper addressing) to the SY6530.

#### Interrupt Request (IRQ)

The IRQ pin is an interrupt pin from the interval timer. This same pin, if not used as an interrupt, can be used as a peripheral I/O pin (PB7). When used as an interrupt, the pin should be set up as an input by the data direction register. The pin will be normally high with a low indicating an interrupt from the SY6530. An external pull-up device is not required; however, if collector-OR'd with other devices, the internal pullup may be omitted with a mask option.

#### Data Bus (D0-D7)

The SY6530 has eight bi-directional data pins (D0-D7). These pins connect to the system's data lines and allow transfer of data to and from the microprocessor array. The output buffers remain in the off state except when a Read operation occurs.

#### Peripheral Data Ports

The SY6530 has 16 pins available for peripheral I/O operations. Each pin is individually software programmable to act as either an input or an output. The 16 pins are divided into 2 8-bit ports, PAO-PA7 and PBO-PB7. PB5, PB6 and PB7 also have other uses which are discussed in later sections. The pins are set up as an input by writing a "O" into the corresponding bit of the data direction register. A "1" into the data direction register will cause its corresponding bit to be an output. When in the input mode, the peripheral output buffers are in the "1" state and a pull-up device acts as less than one TTL load to the peripheral data lines. On a Read operation, the microprocessor unit reads the peripheral pin. When the peripheral device gets information from the SY6530 it receives data stored in the data register. The microprocessor will read correct information if the peripheral lines are greater than 2.0 volts for a "1" and less than 0.8 volts for a "0" as the peripheral pins are all TTL compatible. Pins PA0 and PB0 are also capable of sourcing 3 ma at 1.5V, thus making them capable of direct transistor drive.

### Address Lines (A0-A9)

There are 10 address pins. In addition to these 10, there is the ROM SELECT (RS) pin. The above pins, A0-A9 and ROM SELECT, are always used as addressing pins. There are 2 additional pins which are mask programmable and can be used either individually or together as CHIP SELECTS. They are pins PB5 and PB6. When used as peripheral data pins they cannot be used as chip selects.



5-46

# INTERNAL ORGANIZATION

A block diagram of the internal architecture is shown in Figure 1. The SY6530 is divided into four basic sections, RAM, ROM, I/O and TIMER. The RAM and ROM interface directly with the microprocessor through the system data bus and address lines. The I/O section consists of 2 8-bit halves. Each half contains a Data Direction Register (DDR) and an I/O Register.

### ROM 1 K Byte (8 K Bits)

The 8K ROM is in a 1024 x 8 configuration. Address lines A0-A9, as well as RS are needed to address the entire ROM. With the addition of CS1 and CS2, seven SY6530's may be addressed, giving 7168 x 8 bits of contiguous ROM.

### RAM - 64 Bytes (512 Bits)

A 64 x 8 static RAM is contained on the SY6530. It is addressed by A0-A5 (Byte Select), RS, A6, A7, A8, A9, and, depending on the number of chips in the system, CS1 and CS2.

### **Internal Peripheral Registers**

There are four internal registers, two data direction registers and two peripheral I/O data registers. The two data direction registers (A side and B side) control the direction of the data into and out of the peripheral pins. A "1" written into the Data Direction Register sets up the corresponding peripheral buffer pin as an output. Therefore, anything then written into the I/O Register will appear on that corresponding peripheral pin. A "0" written into the DDR inhibits the output buffer from transmitting data to or from the I/O Register. For example, a "1" loaded into data direction A, position 3, sets up peripheral pin PA3 as an output. If a "0" had been loaded, PA3 would be configured as an input and remain in the high state. The two data I/O registers are used to latch data from the Data Bus during a Write operation until the peripheral device can read the data supplied by the microprocessor array.

During a read operation the microprocessor is not reading the I/O Registers but in fact is reading the peripheral data pins. For the peripheral data pins which are programmed as outputs the microprocessor will read the corresponding data bits of the I/O Register. The only way the I/O Register data can be changed is by a microprocessor Write operation. The I/O Register is not affected by a Read of the data on the peripheral pins.

### Interval Timer

The Timer section of the SY6530 contains three basic parts: preliminary divide down register, programmable 8-bit register and interrupt logic. These are illustrated in Figure 4.

The interval timer can be programmed to count up to 256 time intervals. Each time interval can be either 1T, 8T, 64T or 1024T increments, where T is the system clock period. When a full count is reached, an interrupt flag is set to a logic "1". After the interrupt flag is set the internal clock begins counting down to a maximum of -255T. Thus, after the interrupt flag is set, a Read of the timer will tell how long since the flag was set to a maximum of 255T.

The 8 bit system Data Bus is used to transfer data to and from the Interval Timer. If a count of 52 time intervls were to be counted, the pattern 0 0 1 1 0 1 0 0 would be put on the Data Bus and written into the Interval Time register.

At the same time that data is being written into the Interval Timer, the counting intervals of 1, 8 64, 1024T are decoded from address lines A0 and A1. During a Read or Write operation address line A3 controls the interrupt capability of PB7, i.e.,  $A_3 = 1$  enables IRQ on PB7,  $A_3 = 0$  disables IRQ on PB7. When PB7 is used as an interrupt flag with the interval timer it should be programmed as an input. If PB7 is enabled by A3 and an interrupt occurs PB7 will go low. When the timer is read prior to the interrupt flag being set, the number of time intervals remaining will be read, i.e., 51, 50, 49, etc.

When the timer has counted down to  $0 \ 0 \ 0 \ 0 \ 0 \ 0 \ 0$  on the next count time an interrupt will occur and the counter will read 1 1 1 1 1 1 1 1. After interrupt, the timer register decrements at a divide by "1" rate of the system clock. If after interrupt, the timer is read and a value of 1 1 1 0 0 1 1 1 is read, the time since interrupt is 28T. The value read is in two's complement.

Thus to arrive at the total elapsed time, merely do a two's complement add to the original time written into the timer. Again, assume time written as  $0\ 0\ 1\ 1\ 0\ 1\ 0\ 0$  (=52). With a divide by 8, total time to interrup is (52 x 8) +1 = 417T. Total elapsed time would be 416T + 28T = 444T, assuming the value read after interrupt was 1 1 1 0 0 1 0 0.

After interrupt, whenever the timer is written or read the interrupt is reset. However, the reading of the timer at the same time the interrupt occurs will not reset the interrupt flag.

Figure 5 illustrates an example of interrupt.



- 1. Data written into Interval timer is 00110100 = 5210
- 2. Data in Interval timer is 0 0 0 1 1 0 0 1 = 2510

$$52 - \frac{213}{8} - 1 = 52 - 26 - 1 = 25$$

3. Data in Interval timer is 0 0 0 0 0 0 0 0 = 010

$$52 - \frac{415}{8} - 1 = 52 - 51 - 1 = 0$$

- 4. Interrupt has occured at  $\phi_2$  pulse #416 Data in Interval timer = 1 1 1 1 1 1 1 1
- 5. Data in Interval timer is 1 0 1 0 1 1 0 0 two's complement is 0 1 0 1 0 1 0 0 = 84<sub>10</sub> 84 + (52 x 8) = 500<sub>10</sub>

When reading the timer after an interrupt, A3 should be low so as to disable the  $\overline{IRQ}$  pin. This is done so as to avoid future interrupts until another Write timer operation.

## ADDRESSING

Addressing of the SY6530 offers many variations to the user for greater flexibility. The user may configure his system with RAM in lower memory, ROM in higher memory, and I/O registers with interval timers between the extremes. There are 10 address lines (A0-A9). In addition there is the possibility of 3 additional address lines to be used as chip-selects and to distinguish between ROM, RAM, I/O and interval timer. Two of the additional lines are CS1 and CS2. The chip-select pins can also be PB5 and PB6. Whether the pins are used as chip-selects or peripheral I/O pins is a mask option and must be specified when ordering the part. Both pins act independently of each other in that either or both pins may be designated as chip-select. The third additional address line is RS. In a 2-chip system, RS would be used to distinguish between ROM and non-ROM sections of the SY6530. With the addressing pins available, a total of 7K contiguous ROM may be addressed with no external decode. Below is an example of a 1-chip and a 7-chip SY6530 addressing scheme.

#### **One-Chip Addressing**

Figure 6 illustrates a 1-chip system for the SY6530.



#### Seven-Chip Addressing

In the 7-chip system the objective would be to have 7K of contiguous ROM, with RAM in low order memory. The 7K of ROM could be placed between addresses 65,535 and 1024. For this case, assume A13, A14, and A15 are all 1 when addressing ROM, and 0 when addressing RAM or I/O. This would place the 7K ROM between addresses 65,535 and 58,367. The 2 pins designated as chip-select or I/O would be mask programmed as chip-select pins. Pin RS would be connected to address line A10. Pins CS1 and CS2 would be connected to address lines A11 and A12 respectively. See Figure 7.

The two examples shown would allow addressing of the ROM and RAM; however, once the I/O or timer has been addressed, further decoding is necessary to select which of the I/O registers is desired, as well as the coding of the interval timer.

# I/O Register - Timer Addressing

Figure 8 illustrates the address decoding for the internal elements and timer programming. Address lines A2 distinguishes I/O registers from the timer. When A2 is high and I/O timer select is high, the I/O registers are addressed. Once the I/O registers are addressed, address lines A1 and A0 decode the desired register.

When the timer is selected A1 and A0 decode the divide by matrix. This decoding is defined in Figure 8. In addition, address A3 is used to enable the interrupt flag to PB7.

|            |            | CS2 | CS1 | RSØ |    |    |    |    |
|------------|------------|-----|-----|-----|----|----|----|----|
|            |            | A12 | A11 | A10 | A9 | A8 | A7 | A6 |
| SY6530 #1, | ROM SELECT | 0   | 0   | 1   | х  | х  | x  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 0  | 0  | 0  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 0  | 0  | 0  |
| SY6530 #2, | ROM SELECT | 0   | 1   | 0   | Х  | Х  | Х  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 0  | 0  | 1  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 0  | 0  | 1  |
| SY6530 #3, | ROM SELECT | 0   | 1   | 1   | х  | Х  | X  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 0  | 1  | 0  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 0  | 1  | 0  |
| SY6530 #4, | ROM SELECT | 1   | 0   | 0   | Х  | х  | х  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 0  | 1  | 1  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 0  | 1  | 1  |
| SY6530 #5, | ROM SELECT | 1   | 0   | 1   | X  | х  | Х  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | o  | 1  | 0  | 0  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 1  | 0  | 0  |
| SY6530 #6, | ROM SELECT | 1   | 1   | 0   | х  | Х  | Х  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 1  | 0  | 1  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 1  | 0  | 1  |
| SY6530 #7, | ROM SELECT | 1   | 1   | 1   | Х  | х  | х  | Х  |
|            | RAM SELECT | 0   | 0   | 0   | 0  | 1  | 1  | 0  |
|            | I/O TIMER  | 0   | 0   | 0   | 1  | 1  | 1  | 0  |

\* RAM select for SY6530 #5 would read = A12 • A11 • A10 • A9 • A8 • A7 • A6

# FIGURE 8. ADDRESSING DECODE FOR I/O REGISTER AND TIMER ADDRESSING DECODE

|                     | ROM<br>SELECT | RAM<br>SELECT | I/O TIMER<br>SELECT | R/W | A3 | A2 | A1 | A0 |
|---------------------|---------------|---------------|---------------------|-----|----|----|----|----|
| READ ROM            | 1             | 0             | 0                   | 1   | _  |    | _  | -  |
| WRITE RAM           | 0             | 1             | 0                   | 0   | _  | -  | -  | -  |
| READ RAM            | 0             | 1             | 0                   | 1   | -  | -  | -  | -  |
| WRITE DDRA          | 0             | 0             | 1                   | 0   | _  | 0  | 0  | 1  |
| READ DDRA           | 0             | 0             | 1                   | 1   | -  | 0  | 0  | 1  |
| WRITE DDRB          | 0             | 0             | 1                   | 0   | _  | 0  | 1  | 1  |
| READ DDRB           | 0             | 0             | 1                   | 1   | _  | 0  | 1  | 1  |
| WRITE PER. REG. A   | 0             | 0             | 1                   | 0   | _  | 0  | 0  | 0  |
| READ PER. REG. A    | 0             | 0             | 1                   | 1   | _  | 0  | 0  | 0  |
| WRITE PER. REG. B   | 0             | 0             | 1                   | 0   | -  | 0  | 1  | 0  |
| READ PER. REG. B    | 0             | 0             | 1                   | 1   | -  | 0  | 1  | 0  |
| WRITE TIMER         |               |               |                     |     |    |    |    |    |
| ÷1T                 | 0             | 0             | 1                   | 0   | ×  | 1  | 0  | 0  |
| ÷ 8T                | 0             | 0             | 1                   | 0   | ×  | 1  | 0  | 1  |
| ÷ 64T               | 0             | 0             | 1                   | 0   | ×  | 1  | 1  | 0  |
| ÷ 1024T             | 0             | 0             | 1                   | 0   | ×  | 1  | 1  | 1  |
| READ TIMER          | 0             | 0             | 1                   | 1   | ×  | 1  | _  | 0  |
| READ INTERRUPT FLAG | 0             | 0             | 1                   | 1   | -  | 1  | -  | 1  |
|                     |               |               |                     |     |    |    |    |    |

- = Don't care condition

X A3 = 1 Enables IRQ to PB7

A<sub>3</sub> = 0 Disables IRQ to PB7

Addressing Decode for I/O Register and Timer



PIN DESIGNATION

40 PA1

39 PA2

38 PA3

37 PA4

36 PA5

35 PA6

34 🗌 PA7

33 🗌 DØ

32 D1

31 D D2

30 D D3

29 D4

28 D D5

27 D D6

26 D7

25 PB0

24 PB1

23 PB2

22 PB3

21 PB4

### PROGRAMMING INSTRUCTIONS

The SY6530 utilizes computer aided techniques to manufacture and test custom ROM patterns. The pattern and address coding is supplied to Synertek in any of several formats.

- 1) 2708-type EPROMs.
- 2) Synertek data card formats.
- 3) Other input formats, providing they can be translated into one of the above.

#### Synertek Data Card Format

A. The format for the first and all succeeding records, except for the last record, in a file is as follows:

; N1N0 A3A2A1A0 (D1D0)1 (D1D0)2 X3X2X1X0

where:

- 1. All characters (N,A,D,X) are the ASCII characters 0 through F, each representing a hexadecimal digit.
- 2. ; is a record mark indicating the start of a record.
- 3.  $N_1N_0$  = the number of bytes of data in this record (in hexadecimal). Each pair of hexadecimal characters ( $D_1D_0$ ) represents a single byte in the record.
- A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub> = the hexadecimal starting address for the record. A<sub>3</sub> represents address bits 15 through 12, etc. The 8-bit byte represented by (D<sub>1</sub>D<sub>0</sub>)<sub>1</sub> is stored in address A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub>; (D<sub>1</sub>D<sub>0</sub>)<sub>2</sub> is stored in (A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub>) + 1, etc.
- 5.  $(D_1D_0)$  = two hexadecimal digits representing an 8-bit byte of data.  $(D_1 = high order 4 binary bits and D_0 = low-order 4 bits)$ . A maximum of 18 (Hex) or 24 (decimal) bytes of data per record is permitted.
- 6. X<sub>3</sub>X<sub>2</sub>X<sub>1</sub>X<sub>0</sub> = record check sum. This is the hexadecimal sum of all characters in the record, including N<sub>1</sub>N<sub>0</sub> and A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub> but exclucing the record mark and the check sum characters. To generate the check sum, each byte of data (represented by two ASCII characters), is treated as 8 binary bits. The binary sum of these 8-bit bytes is truncated to 16 binary bits (4 hexadecimal digits) and is then represented in the record as four ASCII characters (X<sub>3</sub>X<sub>2</sub>X<sub>1</sub>X<sub>0</sub>).

; 00 C<sub>3</sub>C<sub>2</sub>C<sub>1</sub>C<sub>0</sub> X<sub>3</sub>X<sub>2</sub>X<sub>1</sub>X<sub>0</sub>

- 1. 00 = zero bytes of data in this record. This identifies this as the final record in a file.
- 2.  $C_3C_2C_1C_0$  = the total number of records (in hexadecimal) in this file, including the last record.
- 3.  $X_3X_2X_1X_0$  = check sum for this record.
- C. Example

The following example illustrates the exact format of the hex interface file in both listing and punched paper tape form.

; 18 F0 00 C A8 6 00 4 C 00 F0 F D F 9 2 1 2 D 2 1 F F 2 9 2 D B F 2 1 6 1 F 5 F 7 F F 6 5 7 D 6 7 7 D 0 D 4 0 ; 18 F0 18 E 5 6 4 6 7 2 D F D 7 5 7 5 E 5 0 0 0 0 C F 4 1 1 2 F 8 0 0 9 2 5 1 9 8 D 2 0 0 5 3 9 1 9 2 F 2 0 C 9 8 ; 18 F0 3 0 0 8 D B 0 2 8 8 0 8 1 0 D E 1 2 D 8 9 4 1 8 9 A C 2 8 3 0 E 9 8 0 0 F B B 6 2 3 2 F 0 8 7 F 6 5 0 A A 5 ; 18 F0 4 8 0 3 6 E 2 0 E F 2 F A 5 8 D 4 4 6 5 E 8 F D F 9 3 D E 7 7 5 E F 2 5 7 F B 5 2 0 E D 6 4 6 5 7 C 0 D E B ; 18 F0 6 0 7 F 1 1 D 0 5 A 1 E D F 0 2 5 0 B 0 D A F E 0 0 9 2 5 2 9 0 9 9 1 2 D B 1 0 8 A 0 2 9 8 D E 0 8 0 C 0 D ; 18 F 0 7 8 D 9 5 0 5 8 D F 8 2 D 2 D 7 9 A 0 0 E D 6 5 E 6 8 7 2 4 E E 0 5 2 1 2 7 6 4 A 5 F 5 B D A 9 0 5 0 E 2 C ; 18 F 0 9 0 E C 2 0 F F 6 5 2 5 2 5 2 4 6 9 3 3 2 1 3 F 2 0 F F 3 1 2 9 3 B 7 E 1 8 D 6 5 0 4 2 D E 4 0 5 0 0 A 9 2 ; 18 F 0 A 8 1 E 5 E 5 B 0 2 5 3 4 A 5 3 D E 4 A 9 B 1 8 9 2 5 9 9 6 9 F 5 8 9 E 5 E 9 2 D F 5 2 D E 9 E 9 A 0 C A 2 ; 18 F 0 C 0 0 B 3 2 6 8 D 2 4 0 0 E F 6 7 6 5 E 7 A 0 B 5 6 0 6 7 2 5 2 1 7 D 2 0 A F 3 5 E D F 5 2 0 2 F 0 C 0 8 ; 18 F 0 D 8 6 9 2 5 2 5 3 4 2 B 3 5 2 5 6 C D F 1 2 F 2 7 8 5 F F F 5 4 7 F D 2 E 2 D 6 5 2 5 B D F 5 A 7 2 0 D 2 6 ; 10 F 0 F 0 1 2 D B 0 2 0 F 1 A 1 A B F 8 6 D 2 D A 9 A D A C 8 D E C A 1 B 0 A 1 2 ; 0 0 0 0 B 0 0 0 B

### ADDITIONAL PATTERN INFORMATION

In addition to the ROM data patterns, it is necessary to provide the information outlined below.

CUSTOMER NAME CUSTOMER PART NO. CUSTOMER CONTACT (NAME) CUSTOMER TELEPHONE NO. CS1/PB6 (ENTER "CS1" OR "PB6") CS2/PB5 (ENTER "CS2" OR "PB5") PULL-UP RESISTOR ON PB7 ("YES" OR "NO") LOGIC FORMAT ("POS" OR "NEG")

DEVICE ADDRESSING (Enter "H" for High, "L" for Low, or "N" for don't care)

|                  | RS | CS1 | CS2 | A9     | A8     | A7 | A6     |
|------------------|----|-----|-----|--------|--------|----|--------|
| ROM SELECT       |    |     |     | 1///// | ////// |    | X///// |
| RAM SELECT       |    |     |     |        |        |    |        |
| I/O TIMER SELECT |    |     |     |        |        |    |        |

Send Information To:

Synertek – ROM P.O. Box 552 3050 Coronado Dr. Santa Clara, CA 95051

- 1. Date.
- 2. Customer name.
- Customer part no. (maximum 10 digits)
- 4. Synertek "C" number.
- 5. Customer Contact.
- 6. Customer phone number
- Chip Select Code (Check one square in each block)

| CS1 | CS2 | PULL UP ` | YES |
|-----|-----|-----------|-----|
| PB6 | PB5 | ON PB7    | NO  |

8. ROM/RAM/I-O SELECTS (Specify H or L or N (don't care) in each box.

|            | RS | CS1 | CS2 | A9 | A8 | A7 | A6 |
|------------|----|-----|-----|----|----|----|----|
| ROM SELECT |    |     |     | N  | N  | N  | N  |
| RAM SELECT |    |     |     |    |    |    |    |
| I/O SELECT |    |     |     |    |    |    |    |

9. Customer's Input

| Punched Cards |  |
|---------------|--|
| Punched Tape  |  |

10. Data Format

| MOS Technology |  |
|----------------|--|
| Intel Hex      |  |
| Intel BPNF     |  |
| Binary         |  |
|                |  |

11. Logic Format

Positive □ Negative □

12. Verification Status

Hold 
Not Required

5 Synertek

• Telephone (408) 984-8900



SY6532

# SY6532 (RAM, I/O,TIMER ARRAY)

The SY6532 is designed to operate in conjuction with the SY6500 Microprocessor Family. It is comprised of a 128 x 8 static RAM, two software controlled 8 bit bi-directional data ports allowing direct interfacing between the microprocessor unit and peripheral devices, a software programmable interval timer with interrupt capable of timing in various intervals from 1 to 262,144 clock periods, and a programmable edge-detect interrupt circuit.

- 8 bit bi-directional Data Bus for direct communication with the microprocessor
- Programmable edge-sensitive interrupt
- 128 x 8 static RAM
- Two 8 bit bi-directional data ports for interface to peripherals
- Two programmable I/O Peripheral Data Direction Registers
- Programmable Interval Timer
- Programmable Interval Timer Interrupt
- TTL & CMOS compatible peripheral lines
- Peripheral pins with Direct Transistor Drive Capability
- High Impedance Three-State Data Pins



B-5K-10/77

# MAXIMUM RATINGS

| RATING                      | SYMBOL          | VOLTAGE     | UNIT |  |
|-----------------------------|-----------------|-------------|------|--|
| Supply Voltage              | V <sub>CC</sub> | 3 to +7.0   | V    |  |
| Input/Output Voltage        | VIN             | 3 to +7.0   | V    |  |
| Operating Temperature Range | Тор             | 0 to 70     | °C   |  |
| Storage Temperature Range   | TSTG            | -55 to +150 | °C   |  |

# ELECTRICAL CHARATERISTICS (V<sub>CC</sub> = 5.0V $\pm$ 5%, V<sub>SS</sub> = 0V, T<sub>A</sub> = 25° C)

| CHARACTERISTIC                                                                                                                                                 | SYMBOL | MIN.                                           | TYP.         | MAX.                 | UNIT     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------|--------------|----------------------|----------|
| Input High Voltage                                                                                                                                             | VIH    | V <sub>SS</sub> + 2.4                          |              | VCC                  | V        |
| Input Low Voltage                                                                                                                                              | VIL    | V <sub>SS</sub> 3                              |              | V <sub>SS</sub> + .4 | V        |
| Input Leakage Current; $V_{IN} = V_{SS} + 5V$<br>AØ-A6, $\overline{RS}$ , R/W, $\overline{RES}$ , Ø2, CS1, $\overline{CS2}$                                    | IIN    |                                                | 1.0          | 2.5                  | μA       |
| Input Leakage Current for High Impedance State<br>(Three State); VIN = .4V to 2.4V; DØ-D7                                                                      | ITSI   |                                                | ±1.0         | ±10.0                | μA       |
| Input High Current; V <sub>IN</sub> = 2.4V<br>PAØ-PA7, PBØ-PB7                                                                                                 | IIH    | -100.                                          | -300.        |                      | μA       |
| Input Low Current; V <sub>IN</sub> = .4V<br>PAØ-PA7, PBØ-PB7                                                                                                   | IIL    |                                                | -1.0         | -1.6                 | MA       |
| Output High Voltage<br>$V_{CC} = MIN, I_{LOAD} \leq -100\mu A (PA \emptyset PA7, PB \emptyset PB7, D \emptyset D7)$<br>$I_{LOAD} \leq 3 MA (PB \emptyset PB7)$ | VOH    | V <sub>SS</sub> + 2.4<br>V <sub>SS</sub> + 1.5 |              |                      | V        |
| Output Low Voltage<br>V <sub>CC</sub> = MIN, I <sub>LOAD</sub> ≤ 1.6MA                                                                                         | VOL    |                                                |              | V <sub>SS</sub> + .4 | V        |
| Output High Current (Sourcing);<br>V <sub>OH</sub> ≥ 2.4V (PAØ-PA7, PBØ-PB7, DØ-D7)<br>≥ 1.5V Available for direct transistor<br>drive (PBØ-PB7)               | ІОН    | -100<br>3.0                                    | -1000<br>5.0 |                      | μΑ<br>ΜΑ |
| Output Low Current (Sinking); $V_{OL} \le .4V$                                                                                                                 | IOL    | 1.6                                            |              |                      | MA       |
| Clock Input Capacitance                                                                                                                                        | CClk   |                                                |              | 30                   | pf       |
| Input Capacitance                                                                                                                                              | CIN    |                                                |              | 10                   | pf       |
| Output Capacitance                                                                                                                                             | COUT   |                                                |              | 10                   | pf       |
| Power Dissipation                                                                                                                                              | ICC    |                                                | 100          | 125                  | mA       |

All inputs contain protection circuitry to prevent damage due to high static charges. Care should be exercised to prevent unnecessary application of voltage outside the specification range.



# WRITE TIMING CHARACTERISTICS

| CHARACTERISTIC                                                                                           | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------------------------------------------------------------------------|--------|------|------|------|------|
| Clock Period                                                                                             | ТСҮС   | 1    |      |      | μS   |
| Rise & Fall Times                                                                                        | TR, TF |      |      | 25   | NS   |
| Clock Pulse Width                                                                                        | TC     | 470  |      |      | NS   |
| R/W valid before positive transition of clock                                                            | TWCW   | 180  |      |      | NS   |
| Address valid before positive transition of clock                                                        | TACW   | 180  |      |      | NS   |
| Data Bus valid before negative transition of clock                                                       | TDCW   | 300  |      |      | NS   |
| Data Bus Hold Time                                                                                       | THW    | 10   |      |      | NS   |
| Peripheral data valid after negative transition of clock                                                 | TCPW   |      |      | 1    | μS   |
| Peripheral data valid after negative transition of clock driving CMOS<br>(Level = V <sub>CC</sub> = 30%) | TCMOS  |      |      | 2    | μS   |

# READ TIMING CHARACTERISTICS

| CHARACTERISTIC                                                           | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------------------------------------|--------|------|------|------|------|
| R/W valid after positive transition of clock                             | TWCR   | 180  |      |      | NS   |
| Address valid before positive transition of clock                        | TACR   | 180  |      |      | NS   |
| Peripheral data valid before positive transition of clock                | TPCR   | 300  |      |      | NS   |
| Data Bus valid after positive transition of clock                        | TCDR   |      |      | 395  | NS   |
| Data Bus Hold Time                                                       | THR    | 10   |      |      | NS   |
| IRQ (Interval Timer Interrupt) valid before positive transition of clock | TIC    | 200  |      |      | NS   |

Loading = 30 pf + 1 TTL load for PAØ-PA7, PBØ-PB7

= 130 pf + 1 TTL load for DØ-D7

# INTERFACE SIGNAL DESCRIPTION

# Reset (RES)

OCESSORS

During system initialization a Logic "0" on the  $\overline{\text{RES}}$  input will cause a zeroing of all four I/O registers. This in turn will cause all I/O buses to act as inputs thus protecting external components from possible damage and erroneous data while the system is being configured under software control. The Data Bus Buffers are put into an OFF-STATE during Reset. Interrupt capability is disabled with the  $\overline{\text{RES}}$  signal. The  $\overline{\text{RES}}$  signal must be held low for at least one clock period when reset is required.

# Input Clock

The input clock is a system Phase Two clock which can be either a low level clock (V<sub>IL</sub> < 0.4, V<sub>IH</sub> > 2.4) or high level clock (V<sub>IL</sub> < 0.2, V<sub>IH</sub> = Vcc  $^{+.3}_{-.2}$ ).

# Read/Write (R/W)

The R/W signal is supplied by the microprocessor array and is used to control the transfer of data to and from the microprocessor array and the SY6532. A high on the R/W pin allows the processor to read (with proper addressing) the data supplied by the SY6532. A low on the R/W pin allows a write (with proper addressing) to the SY6532.

### Interrupt Request (IRQ)

The  $\overline{IRQ}$  pin is an interrupt pin from the interrupt control logic. It will be normally high with a low indicating an interrupt from the SY6532.  $\overline{IRQ}$  is an open-drain output, permitting several units to be wire-or'ed to the common  $\overline{IRQ}$  microprocessor input pin. The  $\overline{IRQ}$  pin may be activated by a transition on PA7 or timeout of the interval timer.

# Data Bus (D0-D7)

The SY6532 has eight bi-directional data pins (D0-D7). These pins connect to the system's data lines and allow transfer of data to and from the microprocessor array. The output buffers remain in the off state except when a Read operation occurs.

1

### Peripheral Data Ports

The SY6532 has 16 pins available for peripheral I/O operations. Each pin is individually programmable to act as either an input or an output. The 16 pins are divided into two 8-bit ports, PAO-PA7 and PBO-PB7. PA7 may also function as an interrupt input pin. This feature is described in another section. The pins are set up as an input by writing a "O" into the corresponding bit of the data direction register. A "1" into the data direction register will cause its corresponding bit to be an output. When in the input mode, the peripheral output buffers are in the "1" state and a pull-up device acts as less than one TTL load to the peripheral data lines. On a Read operation, the microprocessor unit reads the peripheral pin. When the peripheral device gets information from the SY6532 it receives data stored in the data register. The microprocessor will read correct information if the peripheral lines are greater than 2.4 volts for a "1" and less than 0.4 volts for a "0" as the peripheral pins are all TTL compatible. Pins PBO-PB7 are also capable of sourcing 3 ma at 1.5 v thus making them capable of direct transistor drive.

### Address Lines (A0-A6)

There are 7 address pins. In addition to these, there is the  $\overline{\text{RS}}$  pin. The above pins, A0-A6 and  $\overline{\text{RS}}$ , are always used as addressing pins. There are 2 additional pins which are used as CHIP SELECTS. They are pins CS1 and  $\overline{\text{CS2}}$ .

# INTERNAL ORGANIZATION

A block diagram of the internal architecture is shown in Figure 1. The SY6532 is divided into four basic sections: RAM, I/O, Timer, and Interrupt Control. The RAM interfaces directly with the microprocessor through the system data bus and address lines. The I/O section consists of two 8-bit halves. Each half contains a Data Direction Register (DDR) and an I/O register.

## RAM 128 Bytes (1024 Bits)

A 128 x 8 static RAM is contained on the SY6532. It is addressed by A0-A6 (Byte Select),  $\overline{\text{RS}}$ , CS1, and  $\overline{\text{CS2}}$ .

### **Internal Peripheral Registers**

There are four 8-bit internal registers: two data direction registers and two output registers. The two data direction registers (A side and B side) control the direction of data into and out of the peripheral I/O pins. A logic zero in a bit of the data direction register (DDRA and DDRB) causes the corresponding pin of the I/O port to act as an input. A logic one causes the corresponding pin to act as an output. The voltage on any pin programmed as an output is determined by the corresponding bit in the output register (ORA and ORB).

Data is read directly from the PA pins during a peripheral read operation. Thus, for a PA pin programmed as an output, the data transferred into the processor will be the same as the data in the ORA only if the voltage on the pin is allowed to be  $\ge 2.4$  volts for a logic one and  $\le 0.4$  volts for a zero. If the loading on the pin does not allow this, then the data resulting from the read operation may not match the contents of ORA.

The output buffers for the PB pins are somewhat different from the PA buffers. The PB buffers are push-pull devices which are capable of sourcing 3ma at 1.5 volts. This allows for these pins to directly drive transistor circuits. To assure that the processor will read the proper data when performing a peripheral read operation, logic is provided in the peripheral B port to permit the processor to read the contents of ORB, instead of the PB pins as is the case for the PA port.

### Interval Timer

The timer section of the SY6532 contains three basic parts: preliminary divide down register, programmable 8-bit register and interrupt logic. These are illustrated in Figure 2.

The interval timer can be programmed to count up to 256 time intervals. Each time interval can be either 1T, 8T, 64T or 1024T increments, where T is the system clock period. When a full count is reached, and interrupt flag is set to a logic "1." After the interrupt flag is set the internal clock begins counting down to a maximum of -255T. Thus, after the interrupt flag is set, a Read of the timer will tell how long since the flag was set up to a maximum of 255T.

The 8-bit system Data Bus is used to transfer data to and from the Interval Timer. If a count of 52 time intervals were to be counted, the pattern  $0\ 0\ 1\ 1\ 0\ 1\ 0\ 0$  would be put on the Data Bus and written into the Interval Time register.

At the same time that data is being written to the Interval Timer, the counting intervals of 1, 8, 64, 1024T are decoded from address lines A0 and A1. During a Read or Write operation address line A3 controls the interrupt capability of  $\overline{IRQ}$ , i.e., A<sub>3</sub> = 1 enables  $\overline{IRQ}$ , A<sub>3</sub> = 0 disables  $\overline{IRQ}$ . In either case, when timeout occurs, bit 7 of the Interrupt Flag Register is set. This flag is cleared when the Timer register is either read from or written to by the processor. If  $\overline{IRQ}$  is enabled by A3 and an interrupt occurs  $\overline{IRQ}$  will go low. When the timer is read prior to the interrupt flag being set, the number of time intervals remaining will be read, i.e., 51, 50, 49, etc.

When the timer has counted down to 000000000 on the next count time an interrupt will occur and the counter will read 111111111. After interrupt, the timer register decrements at a divide by "1" rate of the system clock. If after interrupt, the timer is read and a value of 11100100 is read, the time since interrupt is 28T. The value read is in two's complement.

| Value read | = 1 1 1 0 0 1 0 0                       |
|------------|-----------------------------------------|
| Complement | = 0 0 0 1 1 0 1 1                       |
| Add 1      | $= 0 \ 0 \ 0 \ 1 \ 1 \ 1 \ 0 \ 0 = 28.$ |





Thus, to arrive at the total elapsed time, merely do a two's complement add to the original time written into the timer. Again, assume time written as  $0 \ 0 \ 1 \ 0 \ 0 \ (=52)$ . With a divide by 8, total time to interrupt is  $(52 \ x \ 8) + 1 = 417T$ . Total elapsed time would be 416T + 28T = 444T, assuming the value read after interrupt was  $1 \ 1 \ 0 \ 0 \ 1 \ 0$ .

After interrupt, whenever the timer is written or read the interrupt is reset. However, the reading of the timer at the same time the interrupt occurs will not reset the interrupt flag.

Figure 3 illustrates an example of interrupt.




1. Data written into interval timers is  $0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 0 \ 0 = 52_{10}$ 2. Data in Interval timer is  $0 \ 0 \ 0 \ 1 \ 1 \ 0 \ 0 \ 1 = 25_{10}$ 

$$52 - \frac{213}{8} - 1 = 52 - 26 - 1 = 25$$

- 3. Data in Interval timer is  $0 \ 0 \ 0 \ 0 \ 0 \ 0 \ 0 = 0_{10}$ 415  $52 - \frac{415}{8} - 1 = 52 - 51 - 1 = 0$
- 4. Interrupt has occurred at Ø2 pulse #416 Data in Interval timer = 1 1 1 1 1 1 1 1 1
  5. Data in Interval timer is 1 0 1 0 1 1 0 0 two's complement is 0 1 0 1 0 1 0 0 = 8410 84 + (52 x 8) = 50010

When reading the timer after an interrupt, A3 should be low so as to disable the  $\overline{IRQ}$  pin. This is done so as to avoid future interrupts until after another Write operation.

#### Interrupt Flag Register

The Interrupt Flag Register consists of two bits: the timer interrupt flag and the PA7 interrupt flag. When a read operation is performed on the Interrupt Flag Register, the bits are transferred to the processor on the data bus, as the diagram below, indicates.





The PA7 flag is cleared when the Interrupt Flag Register is read. The timer flag is cleared when the timer register is either written or read.

#### ADDRESSING

Addressing of the SY6532 is accomplished by the 7 addressing pins, the  $\overline{RS}$  pin and the two chip select pins CS1 and  $\overline{CS2}$ . To address the RAM, CS1 must be high with  $\overline{CS2}$  and  $\overline{RS}$  low. To address the I/O and Interval timer CS1 and  $\overline{RS}$  must be high with  $\overline{CS2}$  low. As can be seen to access the chip CS1 is high and  $\overline{CS2}$  is low. To distinguish between RAM or I/O Timer the  $\overline{RS}$  pin is used. When this pin is low the RAM is addressed, when high the I/O Interval timer section is addressed. To distinguish between timer and I/O address line A2 is utilized. When A2 is high the interval timer is accessed. When A2 is low the I/O section is addressed. Table 1 illustrates the chip addressing.

#### Edge Sense Interrupt

In addition to its use as a peripheral I/O line, the PA7 pin can function as an edge sensitive input. In this mode, an active transition on PA7 will set the internal interrupt flag (bit 6 of the Interrupt Flag Register). When this occurs, and providing the PA7 interrupt is enabled, the  $\overline{IRQ}$  output will go low.

Control of the PA7 edge detecting logic is accomplished by performing a write operation to one of four addresses. The data lines for this operation are "don't care" and the addresses to be used are found in Figure 4.

The setting of the internal interrupt flag by an active transition on PA7 is always enabled, no matter whether PA7 is set up as an input or an output.

The  $\overline{\text{RES}}$  signal disables the PA7 interrupt and sets the active transition to the negative edge-detect state. During the reset operation, the interrupt flag may be set by a negative transition. It may, therefore, be necessary to clear the flag before its normal use as an edge detecting input is enabled. This can be achieved by reading the Interrupt Flag Register, as defined by Figure 4 immediately after reset.

#### I/O Register - Timer Addressing

Table 1 illustrates the address decoding for the internal elements and timer programming. Address line A2 distinquishes I/O registers from the timer. When A2 is low and  $\overline{\text{RS}}$  is high, the I/O registers are addressed. Once the I/O registers are addressed, address lines A1 and A0 decode the desired register.

When the timer is selected A1 and A0 decode the "divide-by" matrix. This decoding is defined in Table 1. In addition, . Address A3 is used to enable the interrupt flag to  $\overline{IRQ}$ .

| OPERATION                 | RS | R/W | A4 | A3   | A2 | A1  | A0  |
|---------------------------|----|-----|----|------|----|-----|-----|
| Write RAM                 | 0  | 0   | -  | -    | -  | _   | -   |
| Read RAM                  | 0  | 1   | -  | -    | -  | -   | -   |
| Write DDRA                | 1  | 0   | —  | -    | 0  | 0   | 1   |
| Read DDRA                 | 1  | 1   | -  | -    | 0  | 0   | 1   |
| Write DDRB                | 1  | 0   | -  | -    | 0  | 1   | 1   |
| Read DDRB                 | 1  | 1   | ÷  | -    | 0  | 1   | 1   |
| Write Output Reg A        | 1  | 0   | -  | -    | 0  | 0   | 0   |
| Read Output Reg A         | 1  | 1   | —  | -    | 0  | 0   | 0   |
| Write Output Reg B        | 1  | 0   | -  |      | 0  | 1   | 0   |
| Read Output Reg B         | 1  | 1   | -  | -    | 0  | 1   | 0   |
| Write Timer               |    |     |    |      |    |     |     |
| ÷1T                       | 1  | 0   | 1  | (a)  | 1  | 0   | 0   |
| ÷ 8T                      | 1  | 0   | 1  | (a)  | 1  | 0   | 1   |
| ÷ 64T                     | 1  | 0   | 1  | (a)  | 1  | 1   | 0   |
| ÷ 1024T                   | 1  | 0   | 1  | (a)  | -1 | 1   | 1   |
| Read Timer                | 1  | 1   | -  | (a ) | 1  | -   | 0   |
| Read Interrupt Flag       | 1  | 1   | -  | -    | 1  | -   | 1   |
| Write Edge Detect Control | 1  | 0   | 0  | -    | 1  | (b) | (c) |

- = Don't Care, "1" = High level ( $\geq 2.4V$ ), "0" = Low level ( $\leq 0.4V$ ) NOTES:

(a) A3 = 0 to disable interrupt from timer to IRQ

(c) A0 = 0 for negative edge-detect A0 = 1 for positive edge-detect

A3 = 1 to enable interrupt from timer to  $\overline{IRQ}$ (b) A1 = 0 to disable interrupt from PA7 to  $\overline{IRQ}$ 

A1 = 1 to enable interrupt from PA7 to  $\overline{IRQ}$ 

#### PACKAGE OUTLINE

**PIN DESIGNATION** 







# System 65 Microcomputer Development System

**SYSTEM 65**, the fully integrated microcomputer development system, built for expansion. START WITH IT, GROW WITH IT, STAY WITH IT.

#### SYSTEM 65

SYSTEM 65 is a new, easy to use, powerful, complete development system for the 6500 family of microcomputers. The basic configuration includes two builtin mini-floppy disc drives, 16K bytes of user memory and 16K bytes of resident operating system. Monitor commands are self-prompting whenever memory, peripheral, or disk file assignment is required. Text editor provides line, string, and character editing functions. A resident two-pass assembler and dynamic debug package complete the operating system. Both source and object code may be maintained in memory for fast editing, assembling, and checkout. Since the total monitor, editor debugger and assembler are resident in ROM, 100% of the disk storage and drive utilization is available to the user. The mini-floppy diskettes may be used as storage for source and object code and documentation. Each diskette has the capacity for 78K bytes of information in a maximum of 60 files.

**SYSTEM 65** supports a variety of terminals with serial data from 110 baud to 9600 baud. Connectors are provided for both RS-232C and current loop interfacing. Reader ON/OFF signals and RTS/CTS control signals are standard. Included is a parallel port providing automatic control to high speed printers, such as Diablo, Centronics, and Tally.

FUTURE GROWTH is the key to the SYSTEM 65 architecture and design philosophy. SYNERTEK realizes that requirements change and therefore we want the System to grow with you. That is why the System has been incorporated with extra card slots for systems expansion.



**GROWTH IS IN THE CARDS.** In coming months the following new optional printed circuit cards will become available: PROM Memory Module, PROM Programmer, ADD-ON Memory, System Evaluator Module and Card Extenders.

SYNERTEK is aware that major enhancements will be provided by the users themselves in the form of usergenerated software. That's why SYNERTEK has provided the flexible and versatile tools necessary to promote efficiency and productivity. Our DEBUG Monitor provides eight (8) software breakpoints, one hardware breakpoint with Scope Sync, a single-step feature, and a versatile TRACE output with OP Code mnemonics and Symbolic names. Other DEBUGGER features include Execution Path History, Register and memory display, as well as memory write protect. The System 65 resident text editor will provide the users with facilitated control at their fingertips.

The resident two-pass Assembler provides the programmer with powerful software tools. The Assembler gives the user control of the output which may optionally be spooled to the diskettes or print out only error messages or list the entire program. Errors in listings are "chained" together and highlighted by arrows. The user may optionally relocate the code to another location. A powerful link capability is also provided which will allow multiple files on different media to be treated as a single assembler.



CA 95052 • Telephone (408) 984-8900

• TWX: 910-338-0135

#### STANDARD PERIPHERAL INTERFACES

The System 65 offers the user the option to incorporate his own set of standard peripheral interfaces. The user then has the ability to place units of their own choosing and familiarity onto the system. The RS-232 port provides the capability for the placement of most Keyboard Printers or Display Terminals onto the System 65. If a high speed printer is required the parallel port connector located on the rear panel of the unit provides that interface flexibility. EASE OF USE is a major feature of the System 65. The front panel controls are minimal consisting of a RESET Switch, RUN/SINGLE-STEP Switch and a "power on" indicator. System operation is straight forward with the majority of command functions being entered from the terminal. A PROM socket conveniently located on the front panel allows programming of 2708/2716 erasable PROMS.



System 65



# KIM-1 Microcomputer Development Board

For: Educators/Students/Hobbyists/Engineers - - - for you!

#### MICROPROCESSOR APPLICATIONS

 Experimentation / Training / Engineering / Prototyping / Instrumentation / Testing

#### FEATURES

- Complete Fully-integrated, Microcomputer Development Board
- Ready-to-use (user merely provides the power)
- Multiple on-board Interval Timer
- 23-Key on-board Keyboard (including 6 function keys)
- 6-Digit on-board hexadecimal LED Display
- ROM-Resident operating program
- 1024 Bytes of Static Random access memory for data and program storage (Expandable to 65,536 bytes)
- High speed, high performance, 6502 Microprocessor, with powerful instruction set.
- Built-in Interfaces
  - Low Cost Audio Cassette
  - Full Duplex Teletype (20 mA loop)
  - Paper Tape Punch/Paper Tape Reader
- Connector included to interface to external equipment.
- Complete Documentation Manuals include: User, Programming, and Hardware Manual; Full Wall-Size Schematics.
- Full 90 day warranty against defects in materials and workmanship.
- Any table or counter top becomes a work bench for the KIM-1.
- Interface provided for Bus expansion.

#### **GENERAL DESCRIPTION**

 The KIM-1 Microcomputer Module is a fully integrated development board, that will allow the firsttime computer user "hands-on" experience within minutes after unpacking the unit.

A 5-volt power supply is all the user must supply to operate with the basic system. (12 volts are required if an audio cassette recorder is used.)



By following the easy-to-read, easy-to-understand USER'S MANUAL, supplied with each unit, the KIM-1 user will be guided through the use and understanding of Machine Language Programming and its relationship to the on-board microprocessor family. By using Machine Language Programming rather than higher-level language, the user achieves a better grasp and familiarization with both the microprocessor hardware and microprocessor system design, as he is closer to the inner workings of the system.

As the basic operating program is resident in on-board ROM, the user has at his disposal nearly 1024 bytes of **Static RAM** (expandable with additional memory). The KIM-1 is unique in that it allows the user to operate the system without the addition of any external peripherals. The KIM-1's advanced design, however, provides a direct interface to any low cost AUDIO CASSETTE RECORDER, which can then be used for file creation and storage. Other standard on-board interfaces include a 20-mA interface to a model 33 teletype (optionally equipped with paper tape reader and paper tape punch).

Synertek®

P.O. Box 552

Santa Clara, CA 95052

52 • Telephone (408) 984-8900

• TWX: 910-338-0135 •

#### MEMORY and I/O EXPANSION

In the KIM-1 system, the management of input/output data is handled exactly the same as transfers to or from any other memory location in the system. There are no instructions dealing specifically with input/output transfers. Instead, transfer of data is accomplished by reading from or writing to registers connected to the data bus and to I/O pins in specific I/O interface devices. These registers have a specific address in the system just as does any other memory location. Therefore, when speaking of expanding the memory of the KIM-1 system, we are defining the methods of expanding both the real memory (RAM, ROM, PROM, etc.) as well as the I/O ports, since they are treated alike as far as address assignments are concerned.

#### **USING THE KIM-1**

Stand-alone microcomputer: With the addition of a user-provided 5-volt power supply, the KIM-1 becomes a functional stand-alone microcomputer development system. In this configuration the user can select any Memory Addresses; Read/Modify Data, and execute or single-step programs.

Audio Tape Cassette: By providing a 12-volt power supply capability, together with any audio cassette recorder the user will have enhanced his system to include low-cost File Capability and External Memory Store. The KIM-1 user can Create Files, Block Data into Records on tape from KIM-1 Memory, Read Data records from tape into KIM-1 Memory (with error detection). The user can now maintain a **library** of pre-recorded programs. As the use of Audio Cassette recorders allows VOICE messages to be interspersed with Data records, by the single installation of an earphone or speaker, the user can have "Voice" messages automatically guide any operator through operation of a pre-recorded program.

TELEPRINTER INTERFACE: The standard 20-mA Teleprinter interface which is on-board KIM-1 allows for the easy installation of a Model 33 Teletype, or equivalent typeprinter. Once interfaced, the user can now LIST programs, and maintain permanent records of user's data. The use of the full Alpha-numeric keyboard expands the character set available to the user. The paper tape reader/punch options allow the user alternate methods for storing programs and data. The KIM-1 automatically adjusts for a variety of baud rates.



#### SPECIFICATIONS

| Operating Temp. Range 10° - 40°C               |
|------------------------------------------------|
| Power Supply Req.: +5 volts ±5% @ 1.2 amps     |
| If audio tape option: +12 volts ±5% @ 0.1 amps |
| Board Size                                     |
| Connectors Two 44-pin edge connectors          |
| (one external connector included)              |

Synertek<sup>®</sup> P.O. Box 552

Santa Clara, CA 95052

95052 • Teleph

Telephone (408) 984-8900 • TWX: 910-338-0135

# **Timekeeping Products**

0

01-09



- Single Button Operation (Display And Set)
- Six Digit Display (Two Alpha-Numeric)
- Automatic Calendar Update

- 12/24 Hour Display and European Date Option
- 32768 Hz Crystal Oscillator
- Silicon Gate C-MOS Technology

#### **GENERAL DESCRIPTION**

The Synertek SY5001 is a single button seven function low power CMOS watch circuit which counts and displays: seconds, minutes, hours, date, days of week, months and leap year. It is designed to drive a six digit, nine segment alpha-numeric liquid crystal (LCD) display.

This circuit has a bonding pad option that allows watch operation in the 12 hour counting system with AM/PM identification or alternative operation in the 24 hour counting system with the symbol HR displayed instead of AM/PM. 12 hour operation displays month, date, day, in that order, from left to right. 24 hour operation causes reversal of the display to

#### DISPLAY AND TIME SET

The display normally shows hours, minutes and seconds continuously. A button push causes display of month, date and day. This display will remain as long as the button is held pushed. Two seconds after release the display will return to its normal condition.

Pushing and releasing the button five times (with less than two seconds between pushes) puts the watch into the first set mode. The requirement for five pushes insures that the set mode will not be entered accidentally. Once the watch has entered the first set mode (months set), it will automatically advance through each subsequent set mode (date, day, hour, and minute). The watch will remain in each set mode show date, month, and day for European watch applications.

The SY5001 incorporates several features which simplify module design. The chip provides two outputs PULSE and PULSE for use with an external voltage doubler or tripler circuit. Button is activated when it touches the case. The case polarity (0.0V or -1.5V) is selected by the manufacturer. A bonding pad will relate this voltage to the internal circuit. No electrical connection is required to substrate (back of the die) so die mounting can be done using non-conductive material.

for six seconds unless the button is pushed. If the button is pushed and held during any set mode, then the displayed function will advance continuously at a 1 Hz rate. A single push and release of the button in the set mode will advance the displayed function by one count. If the button is not pushed for six seconds during a set mode, then the subsequent set mode will automatically appear.

The watch will return to its normal display condition after the minutes set mode. If the button was pushed during the minutes set mode, the next button push will clear the seconds to zero and suppress counting until the button is released.

#### **CIRCUIT TESTING**

Additional pads are provided for ease of testing. The TEST input will speed the counting sequence. The DT input when activated will turn on all segments of all digits for display testing. All internal counters are

reset to the initialized condition (MCL) by activating DT and BUT inputs simultaneously. Additional test details are available from Synertek.

Synertek<sup>®</sup> • P.O. Box 552

Santa Clara, CA 95052 6-3 Telephone (408) 984-8900 •

TWX: 910-338-0135



#### ABSOLUTE MAXIMUM RATINGS\*

Input and Output Voltages+.3V to -10VSupply Voltages+.3V to -10VStorage Temperature-55°C to 100°C

\* Exceeding the absolute maximum ratings may cause permanent damage to the device. Functional operation of the device at these or any other conditions not specified in section 3.0 is not implied. Extended periods of exposure to absolute maximum ratings may affect device reliability.

#### ELECTRICAL AND OPERATING CHARACTERISTICS

 $T_A = -20^{\circ}C$  to  $60^{\circ}C$ ,  $V_{BAT} = V_{REF} - 1.5V$ ,  $V_{DIS} = V_{REF} - 3.0V$  unless otherwise specified.

| Symbol         | Parameter                                                                      | Min      | Тур     | Max    | Unit    | Test Conditions                          |
|----------------|--------------------------------------------------------------------------------|----------|---------|--------|---------|------------------------------------------|
| VBAT           | Battery Operating Voltage                                                      | -1.35    |         | -1.60  | V       | Note 1                                   |
| IBAT           | Average Supply Current                                                         |          | -1.5    | -3.0   | μA      | VBAT = -1.6V                             |
|                |                                                                                |          |         |        |         | $T_A = 25^{\circ}C$ Note 1               |
| VDIS           | Display Operating Voltage                                                      | -2.2     |         | -4.5   | V       | Note 1                                   |
| DIS            | Average Supply Current                                                         |          | -0.3    | -0.5   | μA      | VDIS = -4.5V                             |
|                |                                                                                |          |         |        |         | $T_A = 25^{\circ}C$ Note 2               |
| IN (1)         | Input Current                                                                  |          | 0.5     | 1.5    | μA      | $V_{BAT}$ = 1.6V, CASE = $V_{IN}$ =      |
|                | (TEST, DT, BUT)                                                                |          |         |        |         | V <sub>REF</sub> , T <sub>A</sub> = 25°C |
| IN (0)         | Input Current                                                                  |          | -0.5    | -1.5   | μA      | $CASE = V_{BAT} = V_{IN} = -1.6V$        |
|                | (BUT)                                                                          |          |         |        |         | T <sub>A</sub> = 125°C                   |
| VPULSE (1)     | Output Voltage                                                                 |          | VREF    |        | V       | VBAT = -1.4V                             |
|                | (PULSE, PULSE)                                                                 |          |         |        |         |                                          |
| VPULSE(0)      | Output Voltage                                                                 |          | VBAT    |        | V       | $V_{BAT} = -1.4V$                        |
|                | (PULSE, PULSE)                                                                 |          |         |        |         |                                          |
| <b>f</b> PULSE | Output Frequency                                                               |          | 2048    |        | Hz      | 50% duty cycle                           |
|                | (PULSE, PULSE)                                                                 |          |         |        |         |                                          |
| L              | Input Leakage                                                                  |          | 0.1     | 0.5    | μA      | V <sub>IN</sub> = 1.6V,                  |
|                | (CASE, 12HR, OSC IN)                                                           |          |         |        |         | $T_A = 25^{\circ}$ Note 3                |
| Note 1:        | (CASE, 12HR, OSC IN)<br>Oscillator operating at 32<br>all other pins floating. | 768 Hz.  | 12 HR a | nd CAS | E input |                                          |
| Note 2:        | All LCD segment outputs                                                        | floating |         |        |         |                                          |

Note 3: OSC IN, CASE, 12 HR connect to VIN, all other pins grounded.



#### SET MODES

#### GENERAL

Set mode is entered by pressing button 5 times in succession. Flashing colon will appear on display until release of fifth button push. At release of fifth button push, first set mode is entered with present status of watch displayed with flashing colon. The next four set modes will be entered automatically at six second intervals. During the set intervals, button pushes will advance the time displayed and watch will stay in that set mode until six seconds has elapsed from last button push. If minutes were advanced during minutes set mode, seconds can be set and held at "00" for time synchronization if button is pushed and held once just after watch has advanced from minutes set mode to time of day. Release of button will start seconds counting from "00".

#### ENTERED BY

Button pushed 5 times (colon is flashing every second in all set modes)

Release of 5th button push. Warning: if button is pushed during any of the following set modes the displayed time will be advanced.

Automatically from above 6 seconds after any button release.

Automatically from above 6 seconds after any button release.

Automatically from above 6 seconds after any button release.

Automatically from above 6 seconds after any button release.

If button was pushed during minutes set mode the first push of button will clear and hold seconds at zero.

Release of first button push (seconds begin to count)

| DESCRIPTION                | TYPICAL DIS | PLAY        |
|----------------------------|-------------|-------------|
| Initiating Set Mode        |             |             |
| Month and Leap<br>Year Set |             |             |
| Date Set                   | :23         | ER          |
| Day Set                    |             |             |
| Hour Set                   |             | FIM         |
| Minute Set                 | : 34        | <b>T</b> [] |
| Hours - Min Sec.           |             |             |
| Hours - Min Sec.           |             |             |

Note 1: Months and leap year (1 through 4) are shown during months set mode. In leap year (4) February has 29 days instead of 28. The year advances every time the month rolls from 12 back to 1.

= Colon On

Note 2: 12 hour option shows AM or PM. 24 hour option shows HR instead.

Note 3: Leading zeros in hours, date and month are blanked.

= Colon Flashing





TIMEKEEPING PRODUCTS

5

P.O. Box 552 .

Santa Clara, CA 95052 . 6-6

Telephone (408) 984-8900

.





SY 5002

#### SEVEN FUNCTION LED WATCH CIRCUIT

(HOURS, MINUTES, SECONDS, MONTH, DATE, DAY, LEAP YEAR)

WATCH PRODUCTS



#### GENERAL DESCRIPTION

The Synertek 5002 is a single button seven function low power CMOS watch circuit which counts and displays; seconds, minutes, hours, date, days of the week, months and leap year. It is designed to drive a six digit, nine segment alpha-numeric light emitting diode (LED) display.

This circuit normally operates in the 12 hour counting system with AM/PM identification. A control pad allows 24 hour counting with the symbol HR instead of AM/PM. Also the circuit normally displays month, date, day, in that order, from left to right. A control pad allows reversal of the display to show date, month, day, for European watch applications.

The brightness of the display may be selected by the optional use of two control pads OP1 and  $\overline{AL}$ . Normally the display drivers activate each of the six digits sequentially giving a duty cycle of 1/6. One of the control pads can be used to shorten the width of the digit select pulse by a factor of 2. This will reduce the average display current by a factor of 2 and is useful for higher efficiency display and to conserve battery life. The other control pad shortens the width of the digit select pulse by a factor of 4. This pad can be driven by a phototransistor to reduce the display brightness in low ambient light conditions.

Additional pads are provided for ease of testing.  $\overline{LT}$  is used to turn all segments during any display mode.  $\overline{MCL}$  is used to initialize all FF's on the chip. Test is used to speed up the counting sequence. 1024 output provides a 1024 Hz pulse for trimming the oscillator input capacitor. Additional testing information is available from Synertek.

#### DISPLAY AND TIME SET

The display is normally blank. The first button push causes display of hours, minutes, seconds. A second button causes display of month, date, and day. Either display will remain as long as the button is held pushed, two seconds after release, display will return to its normal blank condition.

Pushing and releasing the button five times (with less than two seconds between pushes) puts the watch in the first setting condition or "set mode". The requirement for five pushes insures the "set mode" will not be entered accidentally. Once the watch has entered the first set mode (months) it will automatically advance through each subsequent set mode (calendar, day, hour and minute) remaining in each mode for 4/6/8 six second. If the button is pushed during any set mode the displayed time will be advanced. If the button is then not pushed for six seconds the subsequent "set mode" will automatically appear.

The watch will return to its normal blank condition after the minutes set mode. If the button was pushed during the minutes set mode, the next button push (to display hours, minutes, seconds) will clear the seconds to zero until the button is released.

#### ELECTRICAL SPECIFICATIONS

#### 1.0 VOLTAGE DEFINITION

VREF: Reference voltage, most positive voltage - connected to chip substrate (OV)

VBAT: Battery voltage (-2.6V to -3.2V)

V<sub>DS</sub>: Output voltage drop



| 2.0 | ABSOLUTE | MAXIMUM | RATINGS |
|-----|----------|---------|---------|
|     |          |         |         |

| VBAT            | + .3 to -4V    |
|-----------------|----------------|
| All inputs      | + .3 to -4V    |
| Operating temp. | -20°C to +60°C |
| Storage temp.   | –55°C to 100°C |

#### 3.0 ELECTRICAL CHARACTERISTICS (TA= 25°C)

Dimmest Display 2.1%

Duty Cycle

Duty Cycle

 $V_{BAT} = -2.6V$ 

| Parameter                       | Min | Тур | Max | Unit | Condition              |
|---------------------------------|-----|-----|-----|------|------------------------|
| Digit output current            | 1.5 | 2.0 |     | MA   | V <sub>DS</sub> = 1.1V |
| Segment output current          | 6   | 10  |     | MA   | V <sub>DS</sub> = .95V |
| Digit or segment output leakage |     | 1.0 |     | лιΑ  |                        |
| Switch input current            |     | 3.0 |     | ЛИА  | VIN = VBAT             |
| 1024 Output current             |     | 5.0 |     | AU   |                        |
| Total current (Display off)     |     | 1.5 | 10  | лиА  | VBAT = -3.0B           |

#### SET MODE ADVANCE FEATURE

A unique feature of this circuit is the ability to "single step" the count when setting time. When the circuit is in one of the time setting modes the button has two functions. When pushed repeatedly it will "single step" increasing the count, once for each push. If the button is pushed and not released for one second, the count will commence to automatically increase (roll) twice per second. The "single step" feature will then return whenever the button is released.

| Pad Name | Pad Condition                 | Option                             |
|----------|-------------------------------|------------------------------------|
| 12 HR    | Bonded to VR                  | 12 Hour operation (AM,PM)          |
| 12 HR    | Bonded to VB                  | 24 hour operation (HR)             |
| MDO      | Not Bonded                    | Month - Date - Day Display         |
| MDO      | Bonded to VB                  | Date - Month - Day Display         |
| OP1      | Not Bonded                    | Brickton Disclar 15 6% Duty Curls  |
| AL       | Bonded to VB or transistor on | Brightest Display 15.6% Duty Cycle |
| OP1      | Not Bonded                    | 4.2%                               |
| AL       | Not Bonded or transistor off  | Duty Cycle                         |
| OP1      | Bonded to VB                  | 8.3%                               |

Bonded to VB or transistor on

Not Bonded or transistor off

| PIN | MDO |
|-----|-----|
|     | MDO |
| ROI | OP1 |
| ≧⋴  | AL  |
| -   | OP1 |
|     | AL  |

AL

OP1

AL

TYPICAL EXTERNAL COMPONENTS

G

Bulova WA - 32 - 10 - 2A Crystal: Monsanto RV - 31 or Litronix RW - 62 (Alpha-numeric) Display: Drivers: Litronix LBC - 1060

Bonded to VB

TIMEKEEPING PRODUCTS

| DESCRIPTION                                                                                                                                                                  | ENTERED BY                                                                                                                                                                                                                                                                                                                                 | TYPICAL DISPLAY                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| HOURS - MIN SEC.                                                                                                                                                             | FIRST PUSH OF BUTTON                                                                                                                                                                                                                                                                                                                       |                                              |
| MONTH - DATE - DAY                                                                                                                                                           | SECTION PUSH OF BUTTON                                                                                                                                                                                                                                                                                                                     |                                              |
| BLANK                                                                                                                                                                        | FROM EITHER OF ABOVE STATES IF BUTTON NOT PUSHED FOR 2 SECONDS.                                                                                                                                                                                                                                                                            |                                              |
| BEGINNING SET MODE                                                                                                                                                           | BUTTON PUSHED 5 TIMES (COLON IS FLASHING EVERY<br>SECOND IN ALL SET MODES)                                                                                                                                                                                                                                                                 | 00                                           |
| MONTH AND LEAP YEAR SET                                                                                                                                                      | RELEASE OF 5TH BUTTON PUSH. WARNING: IF BUTTON IS PUSHED DURING ANY OF THE FOLLOWING SET MODES THE DISPLAYED TIME WILL BE ADVANCED.                                                                                                                                                                                                        |                                              |
| DATE SET                                                                                                                                                                     | AUTOMATICALLY FROM ABOVE 6 SECONDS AFTER ANY<br>BUTTON RELEASE.                                                                                                                                                                                                                                                                            |                                              |
| DAY SET                                                                                                                                                                      | AUTOMATICALLY FROM ABOVE 6 SECONDS AFTER ANY<br>BUTTON RELEASE.                                                                                                                                                                                                                                                                            | 00                                           |
| HOUR SET                                                                                                                                                                     | AUTOMATICALLY FROM ABOVE 6 SECONDS AFTER ANY<br>BUTTON RELEASE.                                                                                                                                                                                                                                                                            | 00                                           |
| MINUTE SET                                                                                                                                                                   | AUTOMATICALLY FROM ABOVE 6 SECONDS AFTER ANY<br>BUTTON RELEASE.                                                                                                                                                                                                                                                                            |                                              |
| BLANK                                                                                                                                                                        | AUTOMATICALLY FROM ABOVE & SECONDS AFTER ANY<br>BUTTON RELEASE.                                                                                                                                                                                                                                                                            |                                              |
| HOURS - MIN SEC.                                                                                                                                                             | IF BUTTON WAS PUSHED DURING MINUTES SET MODE THE FIRST PUSH<br>OF BUTTON WILL CLEAR AND HOLD SECONDS AT ZERO.                                                                                                                                                                                                                              |                                              |
| HOURS - MIN SEC.                                                                                                                                                             | RELEASE OF FIRST BUTTON PUSH (SECONDS BEGIN TO COUNT)                                                                                                                                                                                                                                                                                      |                                              |
| NOTE 1: Months and leap year (1 through 4)<br>the month rolls from 12 back to 1.<br>NOTE 2: 12 hour option shows AM or PM. 2<br>NOTE 3: Leading zero's in hours, date, and m | Months and leap year (1 through 4) are shown during months set mode. In leap year (4) February has 29 days instead of 28. The year advances everytime the month rolls from 12 back to 1.<br>12 hour option shows AM or PM. 24 hour option shows HR instead.<br>Leading zero's in hours, date, and month are blanked.<br>0 = Colon Flashing | s instead of 28. The year advances everytime |

OPERATING SEQUENCE

#### CHIP DIMENSIONS



TIMEKEEPING





#### PIN LIST

| 1.  | VREF     | 21. |
|-----|----------|-----|
| 2.  | SH       | 22. |
| 3.  | SC       | 23. |
| 4.  | SJ       | 24. |
| 5.  | SD       | 25. |
| 6.  | SE       | 26. |
| 7.  | MCL      | 27. |
| 8.  | AL       | 28. |
| 9.  | MDO      | 29. |
| 10. | OP1      |     |
| 11. | 12/24 HR | 31. |
| 12. | VBAT     | 32. |
| 13. | VBAT     | 33. |
| 14. | D1       | 34. |
| 15. | D2       | 35. |
| 16. | D3       | 36. |
| 17. | D5       | 37. |
| 18. | D6       | 38. |
| 19. | D4       | 39. |
| 20. | TEST     | 40. |
|     |          |     |

| 21. | OSO | 41. |
|-----|-----|-----|
| 22. | OSI | 42. |
| 23. | BUT | 43. |
| 24. | LT  | 44. |
| 25. | SF  | 45. |
| 26. | SG  | 46. |
| 27. | SA  | 47. |
| 28. | SB  | 48. |
| 29. |     | 49. |
| 30  |     | 50. |
| 31. |     | 51. |
| 32. |     | 52. |
| 33. |     | 53. |
| 34. |     | 54. |
| 35. |     | 55. |
| 36. |     | 56. |
| 37. |     | 57. |
| 38. |     | 58. |
| 39. |     | 59. |
| 40. |     | 60. |

# 5

Synertek<sup>®</sup>

# Frequency Divider and Stepper Motor Driver

# SY5008

## WATCH PRODUCTS

- One Button Synchronization
- On Chip Seconds Hand Stepping Motor Driver
   Optional 1/12 Hz Output For Watches Without Seconds Hand
- Mask Programmable Output Polarity And Pulse
  Width

The SY5008 divides a crystal oscillator frequncy of 32768 Hz to produce a two phase 1 Hz buffered output that can drive the seconds hand stepping motor of an analog watch. A two phase output of 1/12 Hz is available for watches without seconds hand and output pulse width and polarity can be selected by a metal mask option.

Low power operation is achieved by using a low current oscillator circuit and front dynamic dividers.

#### AVAILABLE 5008 OPTIONS

- 1. Pulse Width (0.5 to 125 msec)
- Output Polarity at Non-Active State [High (+V), Low (-V)]
- 3. Oscillator Output Adjustment Frequency (1024 Hz or 512 Hz)
- 4. Output Frequency (1 Hz or 1/12 Hz)

#### VOLTAGE DEFINITION

- V<sub>REF</sub>: Reference voltage, most positive voltage connected to chip substrate (ØV)
- VBAT: Battery voltage
- V<sub>DS</sub>: Voltage drop across output drivers

- 32768 Hz Crystal Frequency
- Low Power Oscillator Circuit And Front Dynamic Dividers
- On Chip Oscillator Capacitor And Feedback Resistor
- Single 1.5V Supply Voltage

The oscillator capacitor and feedback resistor are on the chip to reduce external component count. A 1024 Hz or 512 Hz output (DIV) is provided to facilitate adjusting the external trimmer capacitor.

A test input is also provided on the chip to permit rapid testing of the device. On chip substrate connection is provided, which eliminates the need for conductive die attach epoxy.

Available for sampling is the 5008 option 02 which incorporates the following:

Pulse Width 35 msec Output Polarity High (+V) Oscillator Output Adjustment Frequency 1024 Hz Output Frequency 1/12 Hz



#### ABSOLUTE MAXIMUM RATINGS

| VBAT                  | +.3 to -2V                         |
|-----------------------|------------------------------------|
| All Inputs            | +.3 to -2V                         |
| Operating Temperature | $-20^{\circ}$ C to $+60^{\circ}$ C |
| Storage Temperature   | -55°C to +100°C                    |

#### COMMENTS

Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

5

Santa Clara, CA 95052

Telephone (408) 984-8900 • TWX: 910-338-0135

6-13

#### ELECTRICAL CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{BAT} = 1.5V$  unless specified

| Parameter                     | Min   | Тур  | Max         | Unit        | Condition               |
|-------------------------------|-------|------|-------------|-------------|-------------------------|
| VBAT                          | -1.35 | -1.5 | -1.6        | V           |                         |
| IBAT                          |       | 1    | 3           | μΑ          | Outputs Floating        |
| lp                            | -340  |      |             | μA          | VBAT = -1.35; VDS = .1V |
| IN                            | +340  |      |             | μA          | VBAT = -1.35; VDS = .1V |
| Crown Input                   |       | .2   |             | μA          | $V_{IN} = 0V$           |
| Test Input                    |       | .6   |             | μA          | $V_{IN} = 0V$           |
| DIV                           |       | 15   | 1.1.1.1.1.1 | μΑ          |                         |
| Output Pulse Width            | 0.5   |      | 125.0       | msec        | Metal Mask Programmable |
| Oscillator Feedback Resistor  |       | 10   |             | $Meg\Omega$ |                         |
| Internal Oscillator Capacitor |       | 15   |             | pF          | Biased at 0.65V         |





**FIMEKEEPING** PRODUCTS



.

Synertek®

Santa Clara, CA 95052 P.O. Box 552 6-14 Telephone (408) 984-8900



### Multi-Function, Six Digit LCD SY5009A Watch Circuit With Alarm, Three Stopwatch Modes, and Event Counter

# Synertek<sup>®</sup>

## WATCH PRODUCTS

#### **BASIC FUNCTIONS**

- Six Digit LCD display (2 alphanumerics)
- Low power (one 1.5V battery operation)
- On chip voltage doubler and tripler
- Hours/minutes/seconds
- Month/date/day
- 100 year calendar - Automatic leap year update
- 12 and/or 24 hour operation
- Complete stopwatch functions
  - -Time accumulation (start/stop, start/stop . . . .)
  - Standard split

- -Taylor split
- Seconds/100 or minutes/100 resolution
- Event counter
- Alarm
  - Hours/minutes 24 hour alarm
  - 7 minutes snooze control
  - Momentary warning of pending alarm
  - Alarm output for either coil or ceramic resonator
- User adjustable frequency correction
- Single step and fast roll in set modes

The SY5009A is a six digit LCD drive chip containing the complete circuitry required for time display, chronograph/stop watch, event count and alarm functions. Additional functional flexibility is obtained by mask options allowing the customer to define a product most suitable for his unique requirements. The circuit is fabricated with Synertek's high density Silicon Gate CMOS process resulting in a reliable and cost effective product.

#### ADDITIONAL FEATURES

The following items may be programmed by a mask option:

- Order and number of set modes
- Crystal frequency
- European date option
- Stopwatch resolution (sec/100 or min/100)
- User selectable or mask preset 12/24 hour operation
- Month/date/day or promotional display
- Alarm frequency (250  $H_z$ , 500  $H_z$ , 1 KHz or 2 KHz)
- Alarm output polarity

Positive or negative case

- Additional segment identifiers
  - Stopwatch mode indicator
  - Alarm indicator
  - Month/date/day or promotional indicator
- Leading zero suppression on hours, month and date display
- No rollover in set mode
- Debounce protection on all button inputs

Five basic watches may be obtained by using only certain combinations of the four buttons available as follows:

#### **FEATURES**

Time + Date Time + Date + Stopwatch (no split) Time + Date + Alarm Time + Date + Stopwatch (with split) Time + Date + Alarm + Stopwatch (with split)

#### BUTTONS REQUIRED

Time (T), Set (S) Time (T), Set (S), Start/Stop (S/S) Time (T), Set (S), Split (C) Time (T), Set (S), Split (C), Start/Stop (S/S) Time (T), Set (S), Split (C), Start/Stop (S/S)

Svnertek

P.O. Box 552 Santa Clara, CA 95051

Telephone (408) 984-8900

TWX: 910-338-0135

# SY5009A

#### ELECTRICAL AND OPERATING CHARACTERISTICS

#### SUPPLY VOLTAGE DEFINITION

5



VREF: Reference Voltage - positive battery terminal

VBAT: Negative battery terminal

VDIS: Negative display operating voltage

#### ABSOLUTE MAXIMUM RATINGS\*

| Input and Output Voltages | +.3 to -5V     |  |  |
|---------------------------|----------------|--|--|
| Supply Voltages           | +.3 to -5V     |  |  |
| Storage Temperature       | -55°C to 100°C |  |  |

\* Exceeding the absolute maximum ratings may cause permanent damage to the device. Functional operation of the device at these or any other conditions not specified in section 3.0 is not implied. Extended periods of exposure to absolute maximum ratings may affect device reliabity.

| SYMBOL                          | PARAMETER                  | MIN   | TYP  | MAX  | UNIT | TEST CONDITION                                                     |
|---------------------------------|----------------------------|-------|------|------|------|--------------------------------------------------------------------|
| VBAT                            | Battery operating voltage  | -1.35 | -1.5 | -1.6 | V    |                                                                    |
| IBAT                            | Supply current             |       | -3.0 | -5.0 | μΑ   | Oscillator running at 32768 Hz<br>All inputs and outputs floating. |
| VDIS                            | Display operating voltage  | -2.2  | -3.0 | -5.0 | V    |                                                                    |
| DIS                             | On chip display<br>current |       | -1.0 |      | μA   | V <sub>DIS</sub> = -4.5V                                           |
| ۱ <sub>L</sub> , 0 <sub>L</sub> | Inputs/outputs<br>leakage  |       |      | 1.0  | μA   |                                                                    |
| ۱C                              | Input pull-up<br>current   |       | 1.0  |      | μA   | Inputs activated                                                   |
| VD                              | Doubler voltage            |       | -3.0 |      | V    |                                                                    |
| VT                              | Tripler voltage            |       | -4.5 |      | V    |                                                                    |
| VA                              | Alarm output<br>voltage    |       | 1.0  |      | V    |                                                                    |
| IA                              | Alarm output<br>current    |       | 1.0  |      | mA   | VA = 1.0V                                                          |

#### SYSTEM CONNECTIONS

#### VOLTAGE TRIPLER AND COIL ALARM



#### VOLTAGE DOUBLER AND CERAMIC RESONATOR ALARM





6-17

# SY5009A



#### FUNCTIONAL DESCRIPTION

#### **Basic Time Functions**



Continous display of hours, minutes, seconds, and colon. Alarm indicator will be shown only when buzzer is armed (see: Alarm Functions).

Push T button and hold

For as long as T is held, continous display of month, date, weekday and month/date/weekday identifier. Alarm identifier will be shown only when alarm is armed. As soon as T is released, the display will revert to (1).

#### Alarm Functions:



#### Continous time display

Push T button twice and hold

Continous display of alarm set time in hours and minutes, AM/ PM or HR indicator (on digits 5 and 6), and colon. Alarm indicator is flashing regardless of whether or not the buzzer is armed.

As soon as T is released, the display will revert to (3).

#### Arming and Disarming the Buzzer



During the display mode, if the alarm indicator is on the alarm mechanism (coil or piezoelectric disk) is armed and alarm will sound when preset time is reached.

Push C button once



#### Alarm indicator is turned off and buzzer is disarmed. Alarm will not go off at the preset time.

#### Push C button once

Alarm indicator is on again. Buzzer is armed and alarm will sound at preset time. Continous pushes of button "C" will toggle the watch between states (6) and (7).

At the preset time, and with buzzer armed, the alarm will sound in the following manner:

1 second beep - a warning that alarm is about to go off 7 seconds silence - allowing the user to turn off the alarm before it goes off If alarm was not turned off during the 7 seconds interval

– 60 seconds

| 1 second on   |                             | 20 |
|---------------|-----------------------------|----|
| 1 second off  |                             |    |
| 1 second on   |                             |    |
| 1 second off  |                             |    |
| 1 second on   | - For a total of 52 seconds |    |
| 1 second off  |                             |    |
| 1 second on   |                             |    |
| 1 second off  |                             |    |
| 1 second on / | ,                           | /  |

At any time after the first beep is heard, the user has three courses of action:

| 1. | Push button T once  | This will activate snooze<br>control. The alarm sound<br>will stop and the alarm<br>sequence will repeat 7 min-<br>utes later. This snooze se-<br>quence can be repeated<br>every 7 minutes for as ma-<br>ny times as desired. |
|----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2. | Push button C once  | Alarm sequence is termin-<br>ated and the buzzer is dis-<br>armed.                                                                                                                                                             |
|    | then                |                                                                                                                                                                                                                                |
|    | Push button C again | Buzzer rearmed. Alarm will<br>resound 24 hours later.                                                                                                                                                                          |
| 3. | No action           | The alarm mechanism will<br>complete the 60 seconds se-<br>quence and will then turn<br>itself off. Next alarm se-<br>quence will sound 24 hours<br>later, or at a newly preset<br>alarm time.                                 |

CUSTOM

# SY5009A

TIMEKEEPING

#### STOPWATCH FUNCTIONS

#### Basic Stopwatch Mode

Basic stopwatch (no split) capability is achieved through addition of the start/stop (S/S) button.





STOPWATCH - TAYLOR SPLIT MODE



Normal time of day display hours/minutes/seconds.

Hold down button "C" and push button S/S twice.

The display will indicate (TS on digits 5 and 6) that the watch is in Taylor Split Mode. Stopwatch indicator is on.

Push button S/S once (start).

The stopwatch starts counting. The display is showing the running time in minutes, seconds, and seconds/100.

Push button "C" once (capture).

The display will show captured time. The stopwatch is reset to zero and counting from zero again.

Push button "C" once (capture).

Again captured time is displayed indicating the time difference between this capture and the previous capture. The stopwatch again is reset to zero and counting up.

Any time "C" is pushed, a new capture time will be displayed showing the difference between the latest capture and the one preceding it.

Push S/S once (stop).

Stopwatch stops running. The display still shows last captured time.

Push C once.

The display will show the difference between the stopped time and last captured time.

Push T and S/S simultaneously (reset).

Stopwatch is reset to zero. The display reverts to the normal time of day.

As in the other stopwatch modes, the time of day display and month/date/weekday display can be obtained by using button T without interfering with the stopwatch operation. (see description: states 6,7, and 8 basic stopwatch model). Although the last captured time will be erased.

While in this stopwatch mode (anywhere in states 2

through 7), the time of day can be displayed using the T button in the manner shown in the flow chart of the basic stopwatch, states 5,6, and 7. This acquisition of time will not interfere with the stopwatch operation, but will erase the last captured time.

# SY5009A



#### FREQUENCY CORRECTION

During the Frequency correction set mode, the user may choose to speed up or slow down the watch to compensate for an inaccurate time keeping. The correction range is plus or minus 1 second per day and it is achieved as follows:

Each digit increment in this set mode will speed up the watch by 0.1 seconds per day. Each digit decrement will slow down the watch by the same amount.



#### Example

The user finds out that his watch is fast by 1 second in 5 days (or 0.2 seconds per day). When getting into the set mode the display indicates .7+; to slow down the watch by 0.2 seconds he must subtract two (2) increments from the display shown or change the setting to .5+. The user holds down button T for the following count and releases T when desired display is reached.



# SY5009A

#### SET MODES

#### General

Entering the set mode is achieved by using the set (S) button (normally recessed).

The SY5009 has 16 set states (not all being used). Since the order of the set states is programmable, the customer may place blank states anywhere in the sequence as well as determine the last set state at which the watch will return to the rest mode, i.e. time of day display. Modification of the set information is done by button T in either single step or fast roll manner (2HZ rate when T is held down. At any time during the set mode, a push on the "C" button will return the watch to the rest mode (time of day dis

| State No. | Mode                     | Typical Display                              | Comments                                                                                                                                                                                               |
|-----------|--------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0         | Rest                     | 12:48                                        | Time of day display — Hours/minutes/seconds                                                                                                                                                            |
| 1         | Set alarm<br>hours       | s<br><b>E:</b> c<br>⊢ AM                     | Display shows hours set for alarm (AM, PM or HR)<br>Colon and alarm indicator are flashing.                                                                                                            |
| 2         | Set alarm<br>minutes     | ↓s<br>:Ч5_c                                  | Display shows minutes set. MI indicator is on. Color<br>and alarm indicator are flashing.                                                                                                              |
| 3         | Blank                    |                                              | Flashing colon.                                                                                                                                                                                        |
| A         | Cotorent                 | ↓ S                                          |                                                                                                                                                                                                        |
| 4         | Set month                |                                              | Digits 1 and 2 display the month. Digit 4 displays the<br>year (in a 4 year cycle, leap year is number 4). Color<br>flashing. Rotate months through 12 to change year                                  |
| 5         | Set date                 | :27 <u>c</u>                                 | Display CA in digits 5 and 6 for calendar. Digits 3 and 4 show the date and colon is flashing.                                                                                                         |
| 6         | Set weekday              | ↓ s<br>· · · · · · · · · · · · · · · · · · · | Flashing colon. Digits 5 and 6 display weekday<br>Monday-MO Wednesday-WE Friday-FR Sunday-SL<br>Tuesday-TU Thursday-TH Saturday-SA                                                                     |
| 7         | Set hour                 | ↓s<br>9:                                     | Flashing colon. Digits 5 and 6 display AM, PM, or HF if the watch is in 24 hour mode.                                                                                                                  |
| 8         | Set minutes              | ♦ s<br>:57_c                                 | Flashing colon. Digits 5 and 6 indicates MI for "min<br>utes". For synchronization to a time standard, se<br>minutes to next minute and push "C" or "S" buttor<br>at time signal to set seconds to 00. |
| 9         | Blank                    | s<br>c                                       | Flashing colon.                                                                                                                                                                                        |
| 10        | Blank                    | s<br>C                                       | Flashing colon.                                                                                                                                                                                        |
| 11        | Set frequency correction | ↓s<br>:                                      | Flashing colon. Decimal point is on. Digit 5 will show a<br>number between 0 and 9. Digit 6 will show (+) or (-) signs<br>See instructions on preceeding page for set procedures                       |
| 12        | Blank                    | s<br>C                                       | Flashing colon.                                                                                                                                                                                        |
| 13        | Blank                    | s<br>c                                       | Flashing colon.                                                                                                                                                                                        |
| 14        | Blank                    | s<br>: _c                                    | Flashing colon.                                                                                                                                                                                        |
| 15        | Blank                    | s<br>c                                       | Flashing colon.                                                                                                                                                                                        |
|           |                          | s                                            |                                                                                                                                                                                                        |

Santa Clara, CA 95051 . 6-22

.

Telephone (408) 984-8900

.

# **Custom Capabilities**

66

S

0

7

7-2

4



Since the inception of the company, Synertek has played a very active role in the CUSTOM MOS marketplace. We have found that by maintaining a leadership position in high-technology standard products, we are able to offer our custom product customers the most competitive design/process solutions available in the industry. Our standard products employ the latest in design and process techniques in the P-Channel, N-Channel and CMOS silicon gate technologies including the use of ion implanted, depletion-mode devices and on-chip substrate bias generators. These same techniques allow the design of the most competitive custom circuits which in turn gives the desired overall result for our customer.... an advantage in his marketplace.

The use of custom MOS and CMOS circuits has been so pervasive that it is impossible to discuss the full range of potential applications. A sampling of Synertek's experience illustrates the extremes:

- Two different 16-bit microprocessors: one program's purpose was to reduce the cost of a top line Minicomputer, and the other for use in a Distributed Process Control System.
- A printer and keyboard controller in a microprocessor-based Word Processing System.
- All the digital logic for an electric utility twoway Load Management System.
- The CMOS logic for a Pocket Paging System.
- The analog and digital circuitry for a Tire Pressure Sensing System.
- The digital circuitry for a Bell-system approved Touch-Tone Receiver and Repertory Dialer.

This list could go on but the point is that CUSTOM MOS is being used in almost every sector of the electronics market and the applications are steadily advancing into the electromechanical and mechanical strongholds as well. If the production volume is sufficient, the lower cost and higher reliability of a custom MOS solution cannot be ignored.

There are several possible levels of interface between Synertek and our Customers in the design of a custom product. Some companies prefer that Synertek design the entire electronic subsystem so that they are free to concentrate on system design. Other companies have in-house MOS design groups and they prefer to provide us with working plates and test tapes. We prefer to work closely with each customer to evolve the best interface for a specific program at a specific point in time. The best interface point depends on many factors including (a) technical difficulty and performance requirements of the chip, (b) anticipated production volume, (c) availability of customer's design engineers when the program must begin, and so on. Synertek has the ability to work at any of the interface levels and indeed that is the first topic of discussion on any program. The flow chart on the next page shows the activities that must be executed promptly and accuratelv for a successful program. The amount of time required for each task depends on the complexity of the circuit; a realistic range is shown next to each activity. Before a program is begun, however, our customer knows the exact schedule for his particular circuit.

#### A. CONCEPT REVIEW

The initial step in the development of a custom circuit is a concept review meeting which consists of detailed discussions reviewing system requirements. The purpose of this meeting is to assure that Synertek's MOS-LSI Design Engineers fully understand all pertinent system requirements such as:

- Functional Operation.
- Subsystem, or chip, interface requirements, especially those that may determine which process (P, N, or CMOS), must be used.
- Environmental or packaging requirements.

#### **B. SYSTEM DEFINITION**

The block diagrams/flow charts and electrical specifications are established in this phase. These are a result of contributions by both Synertek and the customer.

#### C. LOGIC DESIGN

Conversion of the system functions to MOS logic implementation is done entirely by Synertek Design Engineers. This logic is optimized for the particular process and application involved and will differ substantially from any prior (e.g. TTL) implementation.



Telephone (408) 984-8900



CUSTOM

#### **D. CIRCUIT DESIGN**

During this phase the individual transistors are designed to implement the logic, to have the proper I/O characteristics, and to execute the intended function at the proper speed. Particular attention is paid to critical speed paths in this phase as well as in composite design.

#### E. COMPOSITE DESIGN

This is the most time-consuming phase since the overall chip size directly affects the cost of the final device. The composite is designed, usually at 1000X, "by hand" as opposed to using a computer aided placement and wiring program. Creative layout designers are still far superior to computers and the smaller chips result in very real production savings. Composite design and circuit design overlap somewhat, especially in the area of critical speed paths.

#### F. MASK FABRICATION

This phase actually consists of three separate critical activities.

**Digitizing** - As sections of the circuit become complete they are digitized on Synertek's Calma system. The digitized information is then used to generate check plots which then are compared to the original section of the composite to assure no errors. This is an iterative procedure which usually requires several interactions before the data base tape is approved for the entire composite.

Pattern Generation - All Synertek circuits are, and always have been, produced without the use of rubilith (rubies). We go directly from digitizing to reticle generation, or pattern generation. The reticle is usually manufactured at 10X. Photographic "blowbacks" are then compared, once again, to the original composite as one last check to assure that the tooling is correct.

Working Plate Manufacture - The approved reticle is then used to step-and-repeat a master plate which is ultimately used for generation of the working plates.

#### G. WAFER FABRICATION

Fabrication of wafers will be performed in one of Synertek's modern manufacturing areas. Exactly which area will be used for a particular device is determined mainly by the process technology involved. During the fabrication phase, numerous quality and electrical inspections are performed on each wafer to assure that each wafer run is within the allowable bounds of Synertek's manufacturing process.

#### H. TEST AND ASSEMBLY

Following the fabrication of devices, wafers are then tested using computer controlled state-of-the art LSI testers. Each of these machines contains its own mini-computer and, after being properly programmed, is capable of doing both functional and parametric tests. Initial prototype devices will then be assembled in Santa Clara and subjected to a complete final test prior to shipment.

#### I. BREADBOARD

Since many of our custom circuits contain on the order of 4,000 gates, a great deal of attention is required to assure that these chips work right the first time out. The checking required in composite design and mask fabrication was touched on above. We have found, however, that computer-aided programs for checking logic and circuit design are not adequate in verifying proper operation of the entire chip.

In parallel with the logic and circuit design, Synertek constructs a breadboard which is essentially a transistor-for-transistor duplicate of the circuit being designed. The breadboard is checked out by Synertek and then given to the customer for approval. The breadboard can be wired into the customer's system, for example, and the whole system can be checked out for proper performance. Perhaps features are added or deleted at this point, since the customer's engineering and marketing people get their first "hands on" exposure to this new product. After approval, the breadboard is then used by Synertek's Test Program Development group to generate and debug the test program prior to the time wafers are available.

To determine if your application is technically and/or economically a realistic candidate for Custom MOS implementation, Synertek can perform a preliminary analysis in approximately one week. Such items as functional specifications, logic diagrams if the equipment is already in production using standard components, and/or block diagrams improve the accuracy of the preliminary analysis. If the analysis is promising, Synertek will then issue a firm quotation.



Telephone (408) 984-8900

CUSTOM

٩

# **General Information**
#### ORDERING INFORMATION



For specially programmed devices (ROM's, 6530 Combo, etc.) Synertek will assign a special custom number. This number must be used when ordering these devices.

EXAMPLE: SYP 2316B, C28000: 2048 x 8 Read Only Memory, plastic 24 pin Dip, 0°C to +70°C, bit pattern as defined by C28000.

8-3

GENERAL





Plastic Dual In-Line - 8 Leads





Ceramic Dual In-Line - 16 Leads

Plastic Dual In-Line - 16 Leads



Plastic Dual In-Line - 18 Leads



Ceramic Dual In-Line - 18 Leads



Plastic Dual In-Line - 22 Leads



Ceramic Dual In-Line - 22 Leads

GENERAL



Plastic Dual In-Line - 24 Leads



Ceramic Dual In-Line - 24 Leads



Plastic Dual In-Line - 28 Lead



Plastic Dual In-Line - 40 Lead







Cerdip Dual In-Line - 16 Lead



Cerdip Dual In-Line – 18 Lead





Metal Can - 8 Leads

#### Notes



ynertek<sup>®</sup> P.O

P.O. Box 552 • Sa

Santa Clara, CA 95052 🔹 🔹

Telephone (408) 984-8900

• TWX: 910-338-0135

#### Notes

.

P.O. Box 552

.

•

.

