## NEC

# MOS INTEGRATED CIRCUIT $\mu$ PD16432B

### 1/8, 1/15 DUTY LCD CONTROLLER/DRIVER

### DESCRIPTION

The  $\mu$ PD16432B is a controller/driver with 1/8 and 1/15 duty dot matrix LCD display capability. It has 60 segment outputs, 10 common outputs, and 5 dual segment/common outputs, giving a maximum display capability of 12 columns × 2 lines (at 1/15 duty).

LED drive outputs, key scanning key source outputs, and key data inputs are also provided, making it ideal for use in a car stereo front panel, etc.

### FEATURES

- Dot matrix LCD controller/driver
- Pictograph display segment drive capability (max. 64)
- LCD driver unit power supply VLCD independently settable (Max. 10 V)
- On-chip key scan circuit (8 × 4 matrix)
- Alphanumeric character and symbol display capability provided by on-chip ROM (5 × 7 dots) 240 characters + 16 user-defined characters
- Display contents

1/8 duty: 13 columns × 1 line, 64 pictograph displays, 4 LEDs

1/15 duty: 12 columns × 2 lines, 60 pictograph displays, 4 LEDs

- Serial data input/output (SCK, STB, DATA)
- On-chip oscillator
- Reduced power consumption possible using standby mode

### ORDERING INFORMATION

| Part Number         | Package                                                             |
|---------------------|---------------------------------------------------------------------|
| μPD16432BGC-001-9EU | 100-pin plastic QFP (0.5 pitch, $14 \times 14$ ), Standard ROM code |

**BLOCK DIAGRAM** 



### PIN CONFIGURATION

NEC



### PIN DESCRIPTIONS

| Pin Symbol                    | Pin Name                                            | Pin No.   | Function                                                                                                                                                                                                                                                                                  |
|-------------------------------|-----------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEG₁/KS₁ to<br>SEGଃ/KSଃ       | Segment output/key source output dual-function pins | 26 to 33  | Pins with dual function as dot matrix LCD segment outputs and key scanning key source outputs                                                                                                                                                                                             |
| SEG9 to SEG60                 | Segment outputs                                     | 34 to 85  | Dot matrix LCD segment outputs                                                                                                                                                                                                                                                            |
| SEG61/COM14 to<br>SEG85/COM10 | Segment output/common output dual-function pins     | 86 to 90  | Switchable to either dot matrix LCD segment outputs or com-<br>mon outputs                                                                                                                                                                                                                |
| COM₀ to COM <sub>9</sub>      | Common outputs                                      | 91 to 100 | Dot matrix LCD common outputs                                                                                                                                                                                                                                                             |
| LED1 to LED4                  | LED output pins                                     | 1 to 4    | LED outputs are Nch open-drain.                                                                                                                                                                                                                                                           |
| SCK                           | Shift clock input                                   | 17        | Data shift clock<br>Data is read on rising edge, and output on falling edge.                                                                                                                                                                                                              |
| DATA                          | Data input/output                                   | 18        | Performs input of commands, key data, etc., and key data<br>output. Input is performed from the MSB on the rise of the shift<br>clock, and the first 8 bits are recognized as a command. Output<br>is performed from the MSB on the fall of the shift clock.<br>Output is Nch open-drain. |
| STB                           | Strobe input                                        | 19        | Data input is enabled when "H". Command processing is performed on a fall.                                                                                                                                                                                                                |
| KEY REQ                       | Key request output                                  | 16        | "H" if there is key data, "L" if there is none. Key data can be read irrespective of the state of this pin. Output is CMOS output.                                                                                                                                                        |
| RESET                         | Reset input                                         | 15        | Initial state is set when "L".                                                                                                                                                                                                                                                            |
| LCD OFF                       | LCD off input                                       | 14        | When "L", a forced LCD off operation is performed, and SEGn & COMn output the unselected waveform.                                                                                                                                                                                        |
| SYNC                          | Synchro                                             | 13        | Synchronization signal input/output pin. When 2 or more chips are used, wired-OR connection is made to each chip. A pull-up resistor is also required when one chip is used.                                                                                                              |
| OSCIN                         | Oscillation pins                                    | 20        | Connect oscillator resistor.                                                                                                                                                                                                                                                              |
| <b>OSC</b> oரா                |                                                     | 21        |                                                                                                                                                                                                                                                                                           |
| KEY1 to KEY4                  | Key data inputs                                     | 22 to 25  | Key scanning key data inputs.                                                                                                                                                                                                                                                             |
| Vdd                           | Logic power supply pin                              | 12        | Internal logic power supply pin                                                                                                                                                                                                                                                           |
| Vss                           | GND pin                                             | 5         | GND pin                                                                                                                                                                                                                                                                                   |
| VLCD                          | LCD drive voltage pin                               | 11        | LCD drive power supply pin                                                                                                                                                                                                                                                                |
| VLC1 to VLC5                  | LCD drive power supply                              | 10 to 6   | Dot matrix LCD drive power supply                                                                                                                                                                                                                                                         |

### LCD DISPLAY

In the  $\mu$ PD16432B LCD display, a 5 × 7-segment display and pictograph display segments can be driven. The pictograph display segment common output is allocated to COM<sub>0</sub>, and up to 64 can be driven.

### (1) Example of 1/8 duty connections



(2) Example of 1/15 duty connections



60 Pictograph Segments

### CHARACTER CODES AND CHARACTER PATTERNS

The relation between character codes and character patterns is shown below. Character codes 00H to 0FH are allocated to CGRAM.

Character codes 10H to 1FH and E0H to FFH are undefined.

| Higher<br>Bits<br>Lower<br>Bits | охн        | 1XH | 2XH | зхн | 4XH | 5ХН | 6ХН | 7ХН | 8ХН | эхн | АХН | вхн | схн | DXH | EXH | FXH |
|---------------------------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| XOHRAM                          | CG<br>(1)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X1HRAM                          | CG<br>(2)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X2HRAM                          | CG<br>(3)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X3HRAM                          | CG<br>(4)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X4HRAM                          | CG<br>(5)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X5HRAM                          | CG<br>(6)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X6HRAM                          | CG<br>(7)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X7HRAM                          | CG<br>(8)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X8HRAM                          | CG<br>(9)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| X9HRAM                          | CG<br>(10) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XAHRAM                          | CG<br>(11) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XBHRAM                          | CG<br>(12) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XCHRAM                          | CG<br>(13) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XDHRAM                          | CG<br>(14) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XEHRAM                          | CG<br>(15) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| XFHRAM                          | CG<br>(16) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

### NEC

### **DISPLAY RAM ADDRESSES**

Display RAM addresses are allocated as shown below irrespective of the display mode.

| Column No. | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  |
|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Line 1     | 00H | 01H | 02H | 03H | 04H | 05H | 06H | 07H | 08H | 09H | 0AH | овн | осн |
| Line 2     | 0DH | 0EH | 0FH | 10H | 11H | 12H | 13H | 14H | 15H | 16H | 17H | 18H |     |

### PICTOGRAPH DISPLAY RAM ADDRESSES

Pictograph display RAM addresses are allocated as shown below.

| Address |    |    | Seg   | ment ( | Dutput | No. |    |    |
|---------|----|----|-------|--------|--------|-----|----|----|
| Address | b7 | b6 | b6 b5 |        | b3     | b2  | b1 | b0 |
| оон     | 1  | 2  | 3     | 4      | 5      | 6   | 7  | 8  |
| 01H     | 9  | 10 | 11    | 12     | 13     | 14  | 15 | 16 |
| 02H     | 17 | 18 | 19    | 20     | 21     | 22  | 23 | 24 |
| 03H     | 25 | 26 | 27    | 28     | 29     | 30  | 31 | 32 |
| 04H     | 33 | 34 | 35    | 36     | 37     | 38  | 39 | 40 |
| 05H     | 41 | 42 | 43    | 44     | 45     | 46  | 47 | 48 |
| 06H     | 49 | 50 | 51    | 52     | 53     | 54  | 55 | 56 |
| 07H     | 57 | 58 | 59    | 60     | 61     | 62  | 63 | 64 |

Note When 1/15 duty is used (12 columns  $\times$  2 lines), 61 to 64 are disabled.

### **CGRAM COLUMN ADDRESSES**

NEC

A maximum of any sixteen  $5 \times 7$ -dot characters can be written in CGRAM. The row address within one character is allocated as shown below, and is specified by bits b7 to b5.

The character code for which a write is to be performed must be specified beforehand with an address setting command.

| Row     |     |       |      | Dot          | Data |           |     |    |
|---------|-----|-------|------|--------------|------|-----------|-----|----|
| Address | b7  | b6    | b5   | b4           | b3   | b2        | b1  | b0 |
| 00H     | 0   | 0     | 0    | $\checkmark$ |      |           |     | *  |
| 01H     | 0   | 0     | 1    | ×            | ×    | ×         |     | ×  |
| 02H     | 0   | 1     | 0    | $\checkmark$ | /    | ×         |     | ×  |
| 03H     | 0   | 1     | 1    | $\checkmark$ |      |           |     | ×  |
| 04H     | 1   | 0     | 0    |              |      | ×         |     | ×  |
| 05H     | 1   | 0     | 1    | /            |      | ×         |     | ×  |
| 06H     | 1   | 1     | 0    |              | ×    | ×         |     | ×  |
|         | J   | ~     |      | /            |      | $\langle$ |     |    |
|         | Ro۱ | w Add | ress |              | F    | ont Da    | ita |    |
|         |     |       |      | (5 × 7 Dots) |      |           |     |    |

\* Font data (1: on, 0: off)

### KEY MATRIX AND KEY DATA RAM CONFIGURATION

The key matrix has an  $8 \times 4$  configuration, as shown below.



Key data is stored as shown below, and is read in MSB-first order by a read command.



### Key Input Equivalent Circuit



• In the event of key source output, the pull-up control signal becomes "H", and the pull-up transistor is turned on.



### **KEY REQUEST (KEY REQ)**

A key request is output as shown below according to the state.

| State                                                 |                                                                 | Key Scan Internal Pull-Up Resistor        |
|-------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|
| In key scan operation                                 | High level is output while any key data is "1". <sup>Note</sup> | During key scan:ON<br>During display :OFF |
| In standby mode or when SEGn & COMn are fixed at VLc5 | High level is output in case of key input only.                 | Always ON                                 |
| When key scanning is stopped                          | Fixed at low level                                              | Always OFF                                |

**Note** KEY REQ does not become low until the key data is all "0". (It is not synchronized with the key data reads.)

### LED OUTPUT LATCH CONFIGURATION

The low-order 4 bits of the LED output latch are enabled, and the high-order 4 bits disabled, as shown below.



### COMMANDS

Commands set the display mode and status.

The first byte after a rise edge on the STB pin is regarded as a command.

If STB is driven low during command/data transfer, serial communication is initialized and the command/data being transferred is invalidated. (However, a command or data that has already been transferred is valid.)

### (1) Display Setting Command

This command initializes the  $\mu$ PD16432B<sup>Note</sup>, and sets the duty, number of segments, number of commons, master/slave operation, and the drive voltage supply method.

The state set when this command is executed is: LCD off, LED on, key scanning stopped. To restart the display, it is necessary to execute "status command" normal operation. However, nothing is done if the same mode is selected.



**Note** When multiple chips are used, only the chip that sent the command is enabled. If initialization is performed during display, the display may be affected (especially when multiple chips are used).

### (2) Data Setting Command

Sets the data write mode, read mode, and address increment mode.



### (3) Address Setting Command

Sets the display data RAM or character display RAM address.



**Note** If an unspecified address is set, data cannot be written until a correct address is next set. The address is not incremented even in increment mode.

(4) Status Command

Controls the status of the  $\mu$ PD16432.



**Note** The following states are use prohibited modes, and key scanning does not operate if these states are set.





### STANDBY MODE

If standby mode is selected with bit b4 of the status command, the following state is set irrespective of bits b3 to b0 of the status command.

- (1) LCD forced off (SEGn,  $COMn = V_{LC5}$ )
- (2) LED forced off
- (3) Key scanning stopped (but KEYn = key input wait)
- (4) OSC stopped

There are two ways of releasing standby mode, as follows:

### (1) Using Status Command

Select normal operation with bit b4 of the status command.

### Example of Use of Status Command

|   | lterre                  | STB |    |    | Co | omma | nd/Da | ita |    |    | Description                                                                                                              |
|---|-------------------------|-----|----|----|----|------|-------|-----|----|----|--------------------------------------------------------------------------------------------------------------------------|
|   | ltem                    | 218 | b7 | b6 | b5 | b4   | b3    | b2  | b1 | b0 | Description                                                                                                              |
|   | Standby mode            | L   |    |    |    |      |       |     |    |    |                                                                                                                          |
|   | Status command          | Н   | 1  | 1  | 0  | 0    | 0     | 0   | 0  | 0  | Standby release (OSC oscillation start), LCD control off (SEGn, COMn = $V_{LC5}$ ), LED forced off, key scanning stopped |
|   | Standby transition time | L   |    |    |    |      |       |     |    |    | 10 $\mu s^{Note}$                                                                                                        |
|   | Status command          | Н   | 1  | 1  | 0  | 0    | 1     | 1   | 1  | 0  | Normal operation                                                                                                         |
| V | End                     | L   |    |    |    |      |       |     |    |    |                                                                                                                          |

**Note** If LCD normal operation or key scan operation is initiated within the standby transition time, the LCD may flicker.

### (2) Using KEYn

If any key is set to the ON state, the standby mode is released and OSC oscillation starts. Also, KEY REQ is set to "H", informing the microcomputer that a key has been pressed and standby mode has been released. In this state, the key data is not memorized, and therefore it is necessary to set key scanning to the normal state after the standby transition time, and fetch the key data.

| ltem                    | STB |    | -  | Co | omma | nd/Da | ata |    | -  | Description                                                                 |
|-------------------------|-----|----|----|----|------|-------|-----|----|----|-----------------------------------------------------------------------------|
| nem                     | 315 | b7 | b6 | b5 | b4   | b3    | b2  | b1 | b0 | Description                                                                 |
| Standby mode            | L   |    |    |    |      |       |     |    |    |                                                                             |
| Key data present        | L   |    |    |    |      |       |     |    |    | Standby release (KEY REQ = H,<br>OSC oscillation start)                     |
| Standby transition time | L   |    |    |    |      |       |     |    |    | 10 µs <sup>Note</sup>                                                       |
| Status command          | н   | 1  | 1  | 0  | 0    | 1     | 0   | 0  | 1  | LCD forced off (unselected waveform),<br>LED forced off, key scan operation |
| Key scan                | L   |    |    |    |      |       |     |    |    | 1 frame or more                                                             |
| Data setting command    | н   | 0  | 1  | 0  | 0    | 0     | 1   | 0  | 0  | Key data read, address increment                                            |
| Key data                | н   | *  | *  | *  | *    | *     | *   | *  | *  | For KSℓ, KS7                                                                |
| Key data                | н   | *  | *  | *  | *    | *     | *   | *  | *  | For KS₀, KS₅                                                                |
| Key data                | н   | *  | *  | *  | *    | *     | *   | *  | *  | For KS4, KS3                                                                |
| Key data                | Н   | *  | *  | *  | *    | *     | *   | *  | *  | For KS <sub>2</sub> , KS <sub>1</sub>                                       |
| End                     | L   |    |    |    |      |       |     |    |    | Key distinction                                                             |

### Example of Use of KEYn

**Note** If LCD normal operation or key scan operation is initiated within the standby transition time, the LCD may flicker.

### SERIAL COMMUNICATION FORMATS

(1) Reception (Command/Data Write)



### (2) Transmission (Command/Data Read)



Caution As the DATA pin is an Nch open-drain output, a pull-up resistor must be connected externally. (1 k $\Omega$  to 10 k $\Omega$ )

### ABSOLUTE MAXIMUM RATINGS ( $T_A = 25^{\circ}C$ , $V_{SS} = 0$ V)

| Parameter                                  | Symbol       | Rating              | Unit |
|--------------------------------------------|--------------|---------------------|------|
| Logic supply voltage                       | Vdd          | -0.3 to +7.0        | V    |
| Logic input voltage                        | Vin          | -0.3 to +Vpd + 0.3  | V    |
| Logic output voltage (Dout, LED)           | Vour         | -0.3 to +7.0        | V    |
| LCD drive supply voltage                   | VLCD         | -0.3 to +12.0       | V    |
| LCD drive power supply input voltage       | VLC1 to VLC5 | -0.3 to +VLCD + 0.3 | V    |
| Driver output voltage<br>(Segment, Common) | Vout2        | -0.3 to +VLCD + 0.3 | V    |
| LED drive current                          | lol1         | 20                  | mA   |
| Package allowable dissipation              | Рт           | 1000                | mW   |
| Operating ambient temperature              | TA           | -40 to +85          | °C   |
| Storage temperature range                  | Tstg         | –55 to +150         | °C   |

### **RECOMMENDED OPERATING RANGES**

| Parameter                | Symbol         | MIN. | TYP. | MAX. | Unit |
|--------------------------|----------------|------|------|------|------|
| Logic supply voltage     | Vdd            | 2.7  | 5.0  | 5.5  | V    |
| LCD drive supply voltage | VLCD           | Vdd  | 8.0  | 10.0 | V    |
| Logic input voltage      | Vin            | 0    |      | Vdd  | V    |
| Driver input voltage     | VLCD1 to VLCD5 | 0    |      | VLCD | V    |
| LED drive current        | lol1           |      |      | 15   | mA   |

### ELECTRICAL SPECIFICATIONS (UNLESS SPECIFIED OTHERWISE, $T_A = -40$ to $+85^{\circ}$ C, $V_{DD} = 5$ V $\pm 10\%$ , $V_{LCD} = 8$ V $\pm 10\%$ )

| Parameter                        | Symbol | Test Conditions                                                                 | MIN.    | TYP. | MAX.    | Unit |
|----------------------------------|--------|---------------------------------------------------------------------------------|---------|------|---------|------|
| High-level input voltage         | Vін    |                                                                                 | 0.7 VDD |      | Vdd     | V    |
| Low-level input voltage          | VIL    |                                                                                 | 0       |      | 0.3 VDD | V    |
| High-level input current         | Ін     | SCK, STB, LCDOFF, RESET, KEY1 to KEY4                                           |         |      | 1       | μΑ   |
| Low-level input current          | lι∟    | SCK, STB, LCDOFF, RESET, KEY1 to KEY4                                           |         |      | -1      | μΑ   |
| Low-level output voltage         | Vol1   | LED1 to LED4, loL1 = 15 mA                                                      |         |      | 1.0     | V    |
| High-level output voltage        | Vон2   | OSCout, KEY REQ, IoH2 = –1 mA                                                   | 0.9 VDD |      |         | V    |
| Low-level output voltage         | Vol2   | DATA, OSCout, SYNC, lol2 = 4 mA                                                 |         |      | 0.1 VDD | V    |
| High-level leak current          | ILOH2  | DATA, SYNC, VINKOUT = VDD                                                       |         |      | 1       | μΑ   |
| Low-level leak current           |        | DATA, SYNC, VIN/OUT = Vss                                                       |         |      | -1      | μΑ   |
| Common output ON-<br>resistance  | Rсом   | VLCD to VLC5 $\rightarrow$ COM0 to COM14,   lo   = 100 $\mu$ A                  |         |      | 2.4     | kΩ   |
| Segment output ON-<br>resistance | Rseg   | VLCD to VLC5 $\rightarrow$ SEG1 to SEG60, I Io I = 100 $\mu$ A                  |         |      | 4.0     | kΩ   |
| Current consumption<br>(Logic)   | IDD1   | Normal operation <sup>№e</sup> , Vi = V <sub>DD</sub> or Vss,<br>fosc = 250 kHz |         |      | 500     | μΑ   |
|                                  | IDD2   | Standby mode, VI = VDD or Vss, fosc stopped                                     |         |      | 5       | μΑ   |
| Current consumption              |        | Normal operation, internal bias selected, no load                               |         |      | 1 000   | μΑ   |
| (Driver)                         | LCD2   | Standby mode, internal bias used, no load                                       |         |      | 5       | μΑ   |

**Note** Normal operation:  $V_{DD} = 5 V$ ,  $V_{LCD} = 8 V$ 

**Remarks** TYP. values are reference values for  $T_A = 25^{\circ}C$ .

### SWITCHING SPECIFICATIONS

(UNLESS SPECIFIED OTHERWISE, TA = -40 to +85°C, VDD = VLCD = 5 V ±10%, RL = 5 k $\Omega$ , CL = 150 pF)

| Parameter              | Symbol         | Test Conditions                    | MIN. | TYP. | MAX. | Unit |
|------------------------|----------------|------------------------------------|------|------|------|------|
| Oscillator frequency   | fosc           | R = 100 kΩ                         | 175  | 250  | 325  | kHz  |
| Output data delay time | <b>t</b> PZL   | $SCK\downarrow \to DATA\downarrow$ |      |      | 100  | ns   |
| Output data delay time | <b>t</b> plz   | SCK ↓ → DATA ↑                     |      |      | 300  | ns   |
| SYNC delay time        | <b>t</b> dsync |                                    |      |      | 1.5  | μs   |

**Note** The time for one frame is found as follows.

1 frame =  $1/fosc \times 128 clocks \times duty number + 1/fosc \times 64 clocks$ 

If fosc = 250 kHz and duty = 1/15, 1 frame = 4  $\mu$ s × 128 × 15 + 4  $\mu$ s × 64 = 7.94 ms

### **REQUIRED TIMING CONDITIONS**

(UNLESS SPECIFIED OTHERWISE, TA = -40 to +85°C, VDD = 5 V ±10%, VLCD = 8 V ±10%, RL = 5 k $\Omega$ , CL = 150 pF)

| Parameter                          | Symbol        | Test Conditions                                                    | MIN. | TYP. | MAX. | Unit |
|------------------------------------|---------------|--------------------------------------------------------------------|------|------|------|------|
| Clock frequency                    | fosc          | OSCiℕ external clock                                               | 100  |      | 500  | kHz  |
| High-level clock pulse width       | twнc          | OSCiℕ external clock                                               | 1    |      | 5    | μs   |
| Low-level clock pulse width        | twLc          | OSCiℕ external clock                                               | 1    |      | 5    | μs   |
| Shift-clock cycle                  | <b>t</b> сүк  | SCK                                                                | 900  |      |      | ns   |
| High-level shift clock pulse width | twнк          | SCK                                                                | 400  |      |      | ns   |
| Low-level shift clock pulse width  | tw∟ĸ          | SCK                                                                | 400  |      |      | ns   |
| Shift clock hold time              | tнятвк        | STB ↑ → SCK ↓                                                      | 1.5  |      |      | μs   |
| Data setup time                    | tos           | DATA → SCK ↑                                                       | 100  |      |      | ns   |
| Data hold time                     | tон           | SCK ↑ → DATA                                                       | 200  |      |      | ns   |
| STB hold time                      | tнкsтв        | SCK ↑ → STB ↓                                                      | 1    |      |      | μs   |
| STB hold time                      | twsтв         |                                                                    | 1    |      |      | μs   |
| Wait time                          | <b>t</b> WAIT | 8th SCK $\uparrow \rightarrow$ 9th SCK $\downarrow$ , in data read | 1    |      |      | μs   |
| SYNC removal time                  | <b>t</b> srem |                                                                    | 250  |      |      | ns   |
| Standby transition time            | <b>t</b> PSTB |                                                                    | 10   |      |      | μs   |
| Reset pulse width                  | twrs          | RESET                                                              | 0.1  |      |      | μs   |
| Power-ON reset time                | <b>t</b> PON  | From Power-ON                                                      | 4    |      |      | CLK  |

### OUTPUT LOAD CIRCUIT



### SWITCHING SPECIFICATION WAVEFORM DIAGRAMS





### SWITCHING SPECIFICATION WAVEFORM DIAGRAMS



RESET



### **OUTPUT WAVEFORMS**

(1) 1/8 Duty (1/4 Bias: VLC2: VLC3)



22

### **Enlargement of Key Scan Period**



(2) 1/15 Duty (1/5 Bias)

NEC



### **Enlargement of Key Scan Period**



### ACCESS PROCEDURES

Access procedures are illustrated below by means of flowcharts and timing charts.

#### 1. Initialization

### (1) Flowchart







NEC

### 2. Display Data Rewrite (Address Setting)

### (1) Flowchart





- 3. Key Data Read
  - (1) Flowchart





- Cautions 1. Wait time twar (1  $\mu$ s) is necessary from the rise of the 8th shift clock of command 1 until the fall of the 1st shift clock of data 1.
  - 2. KEY REQ does not become low until the key data is all "0". (It is not synchronized with the key data reads.)

### 4. CGRAM Write

### (1) Flowchart





5. Standby (Released by Status Command)

### (1) Flowchart





NEC

### 6. Standby (Released by KEYN)

### (1) Flowchart





### PACKAGE INFORMATION (UNIT: mm)

### 100 PIN PLASTIC TQFP (FINE PITCH) ( 14)







### NOTE

Each lead centerline is located within 0.10 mm (0.004 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS               | INCHES                                |  |  |
|------|---------------------------|---------------------------------------|--|--|
| Α    | 16.0±0.2                  | $0.630 \pm 0.008$                     |  |  |
| В    | 14.0±0.2                  | $0.551\substack{+0.009\\-0.008}$      |  |  |
| С    | 14.0±0.2                  | $0.551\substack{+0.009\\-0.008}$      |  |  |
| D    | 16.0±0.2                  | $0.630 \pm 0.008$                     |  |  |
| F    | 1.0                       | 0.039                                 |  |  |
| G    | 1.0                       | 0.039                                 |  |  |
| Н    | $0.22^{+0.05}_{-0.04}$    | 0.009±0.002                           |  |  |
| I    | 0.10                      | 0.004                                 |  |  |
| J    | 0.5 (T.P.)                | 0.020 (T.P.)                          |  |  |
| к    | 1.0±0.2                   | $0.039\substack{+0.009\\-0.008}$      |  |  |
| L    | 0.5±0.2                   | $0.020\substack{+0.008\\-0.009}$      |  |  |
| М    | $0.145^{+0.055}_{-0.045}$ | 0.006±0.002                           |  |  |
| N    | 0.10                      | 0.004                                 |  |  |
| Р    | 1.0±0.1                   | $0.039^{+0.005}_{-0.004}$             |  |  |
| Q    | 0.1±0.05                  | 0.004±0.002                           |  |  |
| R    | 3°+7°<br>-3°              | $3^{\circ}^{+7^{\circ}}_{-3^{\circ}}$ |  |  |
| S    | 1.27 MAX.                 | 0.050 MAX.                            |  |  |
|      |                           | S100GC-50-9EU-1                       |  |  |

### **REFERENCE DOCUMENTS**

NEC Semiconductor Device Reliability/Quality Control System(IEI-1212)Semiconductor Device Mounting Technology Manual(C10535E)

[MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.